

## **GENERAL DESCRIPTION**

HT2269 is a highly integrated current mode PWM control IC optimized for high performance, low standby power and cost effective offline flyback converter applications.

PWM switching frequency at normal operation is externally programmable and trimmed to tight range. At no load or light load condition, the IC operates in extended 'burst mode' to minimize switching loss. Lower standby power and higher conversion efficiency is thus achieved.

VDD low startup current and low operating current contribute to a reliable power on startup design with HT2269. A large value resistor could thus be used in the startup circuit to minimize the standby power.

The internal slope compensation improves system large signal stability and reduces the possible sub-harmonic oscillation at high PWM duty cycle output. Leading-edge blanking on current sense input removes the signal glitch due to snubber circuit diode reverse recovery. This greatly helps to reduce the external component count and system cost in application.

HT2269 offers complete protection coverage with automatic self-recovery feature including Cycle-by-Cycle current limiting (OCP), over load protection (OLP), over temperature protection (OTP), VDD over voltage protection (OVP) and under voltage lockout (UVLO). The Gate-drive output is clamped at 18V to protect the power MOSFET.

In HT2269, OCP threshold slope is internally optimized to reach constant output power limit over universal AC input range.

Excellent EMI performance is achieved

frequency shuffling technique together with soft switching control at the totem pole gate drive output.

The tone energy at below 20KHZ is minimized in operation. Consequently, audio noise erformance is greatly improved. HT2269 is offered in both SOP-8 and DIP-8 packages.

## **FEATURES**

- Extended Burst Mode Control For Improved Efficiency and Minimum Standby Power Design.
- Audio Noise Free Operation
- External Programmable PWM Switching Frequency
- Internal Synchronized Slope Compensation
- Low VIN/VDD Startup Current(6.5uA) and Low Operating Current (2.3mA)
- Leading Edge Blanking on Current Sense Input
- Complete Protection Coverage With Auto Self-Recovery
- External Programmable Over Temperature Protection (OTP)
- On-chip VDD OVP for System OVP Under Voltage Lockout with Hysteresis (UVLO)
- Gate Output Maximum Voltage Clamp (18V)
- Line Compensated Cycle-by-Cycle Over-current Threshold Setting For Constant Output Current Limiting Over Universal Input Voltage Range (OCP)
- Over Load Protection. (OLP)

### **APPLICATIONS**

- Laptop Power Adaptor
- PC/TV/Set-Top Box Power
- Supplies Open-frame SMPS
- Battery Charge



# **TYPICAL APPLICATION**



## **PIN CONFIGURATION**

|                            | Pin Name | Pin Num | Description                                                                                                              |
|----------------------------|----------|---------|--------------------------------------------------------------------------------------------------------------------------|
|                            | GND      | 1       | Ground                                                                                                                   |
|                            | FB       | 2       | Feedback input pin. PWM duty cycle is determined by voltage level into this pin and current-sense signal level at Pin 6. |
| 1 GND GATE 8               | VIN      | 3       | Connected through a large value resistor to rectified line input for Startup IC supply and line voltage sensing.         |
| 2 FB VDD 7   3 VIN SENSE 6 | RI       | 4       | Internal Oscillator frequency setting pin. A resistor connected between RI and GND sets the PWM frequency.               |
| 4 RI RT 5                  | RT       | 5       | Temperature sensing input pin. Connected through a NTC resistor to GND.                                                  |
|                            | SENSE    | 6       | Current sense input pin. Connected to MOSFET current sensing resistor node.                                              |
|                            | VDD      | 7       | DC power supply pin.                                                                                                     |
|                            | GATE     | 8       | Totem-pole gate drive output for power MOSFET.                                                                           |

# PACKAGE DISSIPATION RATING

| Package | R0JA (°C/W) |
|---------|-------------|
| DIP8    | 90          |
| SOP8    | 150         |



## ABSOLUTE MAXIMUM RATINGS

| Parameter                                    | Value           |
|----------------------------------------------|-----------------|
| VDD/VIN DC Supply Voltage                    | 30 V            |
| VDD Zener Clamp Voltage <sup>Note</sup>      | VDD_Clamp+ 0.1V |
| VDD Clamp Continuous Current                 | 10 mA           |
| V <sub>FB</sub> Input Voltage                | -0.3 to 7V      |
| V <sub>SENSE</sub> Input Voltage to ense Pin | -0.3 to 7V      |
| V <sub>RT</sub> Input Voltage to RT Pin      | -0.3 to 7V      |
| V <sub>RI</sub> Input Voltage to RI Pin      | -0.3 to 7V      |
| Min/Max Operating Junction Temperature TJ    | -20 to 150 C    |
| Min/Max Storage Temperature T <sub>stg</sub> | -55 to 150 °C   |
| Lead Temperature (Soldering,10secs)          | 260°C           |

Note: VDD\_Clamp has a nominal value of 35V.

Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute maximum-rated conditions for extended periods may affect device reliability.

## **BLOCK DIAGRAM**





## **RECOMMENDED OPERATING CONDITION**

| Symbol         | Parameter                     | Min | Max | Unit |
|----------------|-------------------------------|-----|-----|------|
| VDD            | VDD Supply Voltage            | 12  | 23  | V    |
| RI             | RI Resistor Value             | 24  | 31  | Kohm |
| T <sub>A</sub> | Operating Ambient Temperature | -20 | 85  | С    |

### ESD INFORMATION

| Symbol | Parameter                    | Test Conditions | Min | Тур | Max | Unit |
|--------|------------------------------|-----------------|-----|-----|-----|------|
|        | Human Body Model on All Pins |                 |     |     |     |      |
| HBM    | Except VIN and VDD           | MIL-STD         |     | 3   |     | KV   |
| MM     | Machine Model on All Pins    | JEDEC-STD       |     | 250 |     | V    |

Note: HBM all pins pass 3KV except High Voltage Input pin. The details are VIN passes 1kV, VDD passes 1.5KV, all other I/Os pass 3KV. In system application, High Voltage Input pin is either a high impedance input or connected to a cap. The lower rating has minimum impacts on system ESD performance.

### ELECTRICAL CHARACTERISTICS (TA = 25°C, VDD=16V, RI=24Kohm if not otherwise noted)

| Symbol                        | Parameter                                         | Test Conditions                         | Min  | Тур  | Max  | Unit |
|-------------------------------|---------------------------------------------------|-----------------------------------------|------|------|------|------|
| Supply Voltage (VDI           | ))                                                |                                         |      |      |      |      |
| I_VDD_Startup                 | VDD Start up<br>Current                           | VDD =15V,<br>Measurecurrent<br>into VDD |      | 6.5  | 20   | uA   |
| I_VDD_Operation               | Operation Current                                 | V <sub>FB</sub> =3V                     |      | 2.3  |      | mA   |
| UVLO(Enter)                   | VDD Under Voltage<br>Lockout Enter                |                                         | 9.5  | 10.5 | 11.5 | V    |
| UVLO(Exit)                    | VDD Under Voltage<br>Lockout Exit<br>(Startup)    |                                         | 16   | 17   | 18   | V    |
| OVP(ON) <sup>*Optional</sup>  | VDD Over Voltage<br>Protection Enter              |                                         | 23.5 | 25   | 26.5 | V    |
| OVP(OFF)* <sup>Optional</sup> | VDD Over Voltage<br>Protection Exit<br>(Recovery) |                                         | 21.5 | 23.2 | 24.7 | V    |
| OVP_Hys <sup>*Optional</sup>  | OVP Hysteresis                                    | OVP(ON)-<br>OVP(OFF)                    |      | 2    |      | V    |
| T <sub>D</sub> _OVP           | VDD OVP<br>Debounce time                          |                                         |      | 80   |      | uSec |
| V <sub>DD</sub> _Clamp        | V <sub>DD</sub> Zener Clamp<br>Voltage            | I(V <sub>DD</sub> ) =5mA                |      | 36   |      | V    |



| Feedback Input Section(FB Pin) |                                                     |                                            |    |      |      |      |  |
|--------------------------------|-----------------------------------------------------|--------------------------------------------|----|------|------|------|--|
| AVCS                           | PWM Input Gain                                      | $	riangle V_{FB} / 	riangle V_{CS}$        |    | 2.6  |      | V/V  |  |
| V <sub>FB</sub> Open           | V <sub>FB</sub> Open Voltage                        |                                            |    | 6    |      | V    |  |
| I <sub>FB</sub> _Short         | FB pin short circuit current                        | Short FB pin to<br>GND,<br>measure current |    | 0.8  |      | mA   |  |
| V <sub>TH</sub> _0D            | Zero Duty Cycle FB<br>Threshold Voltage             |                                            |    |      | 0.95 | V    |  |
| V <sub>TH</sub> _BM            | Burst Mode FB<br>Threshold Voltage                  |                                            |    | 1.7  |      | V    |  |
| V <sub>TH</sub> _PL            | Power Limiting FB<br>Threshold Voltage              |                                            |    | 4.4  |      | V    |  |
| T <sub>D</sub> _PL             | Power limiting<br>Debounce Time                     |                                            |    | 80   |      | mSec |  |
| Z <sub>FB</sub> IN             | Input Impedance                                     |                                            |    | 7.5  |      | Kohm |  |
| Current Sense Input(Sense Pin) |                                                     |                                            |    |      |      |      |  |
| T_blanking                     | Sense Input Leading<br>Edge Blanking Time           |                                            |    | 300  |      | nS   |  |
| Z <sub>SENSE</sub> IN          | Sense Input<br>Impedance                            |                                            |    | 39   |      | Kohm |  |
| TD_OC                          | Over Current<br>Detection and<br>Control Delay      | CL=1nf at<br>GATE,                         |    | 120  |      | nSec |  |
| VTH_OC_0                       | Current Limiting<br>Threshold at No<br>Compensation | I(VIN) = 0uA                               |    | 0.9  | 0.95 | V    |  |
| VTH_OC_1                       | Current Limiting<br>Threshold at<br>Compensation    | I(VIN) = 150uA                             |    | 0.81 |      | V    |  |
| Oscillator                     |                                                     |                                            |    |      | ·    |      |  |
| F <sub>osc</sub>               | Normal Oscillation<br>Frequency                     |                                            | 60 | 65   | 70   | KHZ  |  |
| ∆f_Temp                        | Frequency<br>Temperature<br>Stability               | -20℃ to 100℃                               |    | 2    |      | %    |  |



| ∆f_VDD                   | Frequency Voltage<br>Stability                   | VDD = 12-25V |    | 2     |      | %    |
|--------------------------|--------------------------------------------------|--------------|----|-------|------|------|
| RI_range                 | Operating RI Range                               |              | 12 | 24    | 60   | Kohm |
| V_RI_open                | RI open voltage                                  |              |    | 2     |      | V    |
| F_BM                     | Burst Mode Base<br>Frequency                     |              |    | 22    |      | KHZ  |
| DC_max                   | Maxmum Duty<br>Cycle                             |              | 75 | 80    | 85   | %    |
| DC_min                   | Minimum Duty<br>Cycle                            |              | I  |       | 0    | %    |
| Gate Drive Output        |                                                  |              |    |       |      |      |
| VOL                      | Output Low Level                                 | lo = -20 mA  |    |       | 0.3  | V    |
| VOH                      | Output High Level                                | lo = +20 mA  | 11 |       |      | V    |
| VG_Clamp                 | Output Clamp<br>Voltage Level                    | VDD=20V      |    | 18    |      | V    |
| T_r                      | Output Rising Time                               | CL = 1nf     |    | 120   |      | nSec |
| T_f                      | Output Falling Time                              | CL = 1nf     |    | 50    |      | nSec |
| Over Temperature P       | rotection                                        |              |    |       |      |      |
| I_RT                     | Output Current of RT pin                         |              |    | 70    |      | uA   |
| V <sub>TH</sub> OTP      | OTP Threshold<br>Voltage                         |              | 1  | 1.065 | 1.13 | V    |
| V <sub>TH</sub> _OTP_off | OTP Recovery<br>Threshold Voltage                |              |    | 1.165 |      | V    |
| T <sub>D</sub> OTP       | OTP De-bounce<br>Time                            |              |    | 100   |      | uSec |
| V_RT_Open                | RT Pin Open<br>Voltage                           |              |    | 3.5   |      | V    |
| Frequency Shuffling      |                                                  |              |    |       |      |      |
| ∆f_OSC                   | Frequency<br>Modulation range<br>/Base frequency |              | -3 |       | 3    | %    |
| Freq_Shuffling           | Shuffling Frequency                              | RI = 24Kohm  |    | 32    |      | HZ   |



HT2269 Current Mode PWM Controller

## **CHARACTERIZATION PLOTS**











# OPERATION DESCRIPTION Startup Current and Start up Control

Startup current of HT2269 is designed to be very low so that VDD could be charged up above UVLO(exit) threshold level and device starts up quickly. A large value startup resistor can herefore be used to minimize the power loss yet reliable startup in application. For a typical AC/DC adaptor with universal input range design, a 2 M $\Omega$ , 1/8 W startup resistor could be used together with a VDD capacitor to provide a fast startup and yet low power dissipation design solution.

### **Operating Current**

The Operating current of HT2269 is low at 2.3mA. Good efficiency is achieved with B2269C low operating current together with extended burst mode control schemes

# Frequency shuffling for EMI improvement

The frequency Shuffling/jittering (switching frequency modulation) is implemented in HT2269. The oscillation frequency is modulated with a internally generated random source so that the tone energy is evenly spread out. The spread spectrum minimizes the conduction band EMI and therefore eases the system design in meeting stringent EMI requirement.

#### **Burst Mode Operation**

At zero load or light load condition, most of the

www.hotchip.com.cn

## HT2269 Current Mode PWM Controller



power dissipation in a switching mode power supply is from switching loss on the MOSFET transistor, the core loss of the transformer and the loss on the snubber circuit. The magnitude of power loss is in proportion to the number of switching events within a fixed period of time.

Reducing switching events leads to the reduction on the power loss and thus conserves the energy.

HT2269 self adjusts the switching mode according to the loading condition. At from no load to light/medium load condition, the FB input drops below burst mode threshold level (1.8V). Device enters Burst Mode control. The Gate drive output switches only when VDD voltage drops below a preset level and FB input is active to output an on state. Otherwise the gate drive remains at off stateto minimize the switching loss thus reduce thestandby power consumption to the greatest extend.

The nature of high frequency switching also reduces the audio noise at any loading conditions.

### **Oscillator Operation**

A resistor connected between RI and GND sets the constant current source to charge/discharge the internal cap and thus the PWM oscillator frequency is determined.

The relationship between RI and switching frequency follows the below equation within the specified RI in Kohm range at nominal loading operational condition.

$$Focs = \frac{1560}{RI(Kohm)}(Khz)$$

# Current Sensing and Leading Edge Blanking

Cycle-by-Cycle current limiting is offered in HT2269 current mode PWM control. The switch current is detected by a sense resistor into the sense pin. An internal leading edge blanking circuit chops off the sense voltage spike at initial MOSFET on state due to snubber diode reverse recovery so that the external RC filtering on sense input is no longer required. The current limit comparator is disabled and thus cannot turn off the external MOSFET during the blanking period. PWM duty cycle is determined by the current sense input voltage and the FB input voltage.

## Internal Synchronized Slope Compensation

Built-in slope compensation circuit adds voltage ramp onto the current sense input voltage for PWM generation. This greatly improves the close loop stability at CCM and prevents the sub-harmonic oscillation and thus reduces the output ripple voltage.

### **Over Temperature Protection**

A NTC resistor in series with a regular resistor should connect between RT and GND for temperature sensing and protection. NTC resistor value becomes lower when the ambient temperature rises.

With the fixed internal current IRT flowing through the resistors, the voltage at RT pin becomes lower at high temperature. The internal



OTP circuit is triggered and shutdown the MOSFET when the sensed input voltage is lower than VTH\_OTP.

### **Gate Drive**

HT2269 Gate is connected to the Gate of an external MOSFET for power switch control. Too weak the gate drive strength results in higher conduction and switch loss of MOSFET while too strong gate drive output compromises the EMI. Good tradeoff is achieved through the built-in totem pole gate drive design with right output strength and dead time control. The low idle loss and good EMI system design is easier to achieve with this dedicated control scheme. An internal 18V clamp is added for MOSFET gate protection at higher than expected VDD input.

#### **Protection Controls**

Good system reliability is achieved with HT2269's rich protection features including Cycleby-Cycle current limiting (OCP), Over Load Protection (OLP), over temperature protection (OTP), on-chip VDD over voltage protection (OVP, optional) and under voltage lockout (UVLO).The OCP threshold value is self adjusted lower at higher current into VIN pin. This OCP threshold slope adjustment helps to compensate the increased output power limit at higher AC voltage caused by inherent Over-Current sensing and control delay. A constant output power limit is achieved with recommended OCP compensation scheme on HT2269.

At output overload condition, FB voltage is biased higher. When FB input exceeds power limit threshold value for more than 80mS, control circuit reacts to turnoff the power MOSFET. Similarly, control circuit shutdowns the power MOSFET when an Over Temperature condition is detected. HT2269 resumes the operation when temperature drops below the hysteresis value.

VDD is supplied with transformer auxiliary winding output. It is clamped when VDD is higher than 35V. MOSFET is shut down when VDD drops below UVLO(enter) limit and device enters power on startup sequence thereafter.

## **ESD** protection measures

The MOS circuits are electrostatic sensitive devices, they need to take the following precautions in the production and transport to effectively prevent damages to the MOS circuits due to the electrostatic discharge:

1. The operator must touchdown by the anti-static hand strap;

2. The housing of production equipments must be grounded;

3. The tools used during the assembly must be grounded;

4.Packaging or transport must be packed by conductive or antistatic packaging materials.



# Package Information







| Symbol | Dimensions In Milimeters |           |       | Dimensions In Inches |           |       |  |
|--------|--------------------------|-----------|-------|----------------------|-----------|-------|--|
| Symbol | Min                      | Тур.      | Max   | Min                  | Тур.      | Max   |  |
| A      | 1.346                    |           | 1.752 | 0.053                |           | 0.069 |  |
| A1     | 0.101                    |           | 0.254 | 0.004                |           | 0.010 |  |
| b      |                          | 0.406     |       |                      | 0.016     |       |  |
| С      |                          | 0.203     |       |                      | 0.008     |       |  |
| D      | 4.648                    |           | 4.978 | 0.183                |           | 0.196 |  |
| E      | 3.810                    |           | 3.987 | 0.150                |           | 0.157 |  |
| е      | 1.016                    | 1.270     | 1.524 | 0.040                | 0.050     | 0.060 |  |
| F      |                          | 0.381*45° |       |                      | 0.015*45° |       |  |
| Н      | 5.791                    |           | 6.197 | 0.228                |           | 0.244 |  |
| L      | 0.406                    |           | 1.270 | 0.016                |           | 0.050 |  |
| θ°     | 0°                       |           | 8°    | 0°                   |           | 8°    |  |





|        | Dimensions I | n Milimeters | Dimensior  | ns In Inches |  |
|--------|--------------|--------------|------------|--------------|--|
| Symbol | Min          | Мах          | Min        | Мах          |  |
| A      | 3.710        | 4.310        | 0.146      | 0.170        |  |
| A1     | 0.500        |              | 0.020      |              |  |
| A2     | 3.200        | 3.600        | 0.126      | 0.142        |  |
| В      | 0.350        | 0.650        | 0.014      | 0.026        |  |
| B1     | 1.524(       | BSC)         | 0.060(BSC) |              |  |
| С      | 0.204        | 0.360        | 0.008      | 0.014        |  |
| D      | 9.000        | 9.500        | 0.354      | 0.374        |  |
| E      | 6.200        | 6.600        | 0.244      | 0.260        |  |
| E1     | 7.320        | 7.920        | 0.288      | 0.312        |  |
| e      | 2.540(BSC)   |              | 0.100      | D(BSC)       |  |
| L      | 3.000        | 3.600        | 0.118      | 0.142        |  |
| E2     | 8.200        | 9.000        | 0.323      | 0.354        |  |



# **Ordering Information**

Device Identification and Ordering



### **Important Disclaimers**

- The Shenzhen Hotchip Technology Co.,Ltd reserves the rights to amend or alter the content of manua lwithout prior notice, all content will be subject to the descriptive information provided by Hotchip official website.
- The Shenzhen Hotchip Technology Co.,Ltd takes no responsibility for the issues relevant to industrial standard, patent and rights of 3rd party, which caused by the description of circuit and charts.
- Export may require permissions from relevant sectors of government when the product and derivatives are against the regulation of Wassenaar Arrangement or any other international agreements.
- Any unauthorized copy of this descriptive information serving for other purposes are strictly prohibited.
- Without the written permission from The Shenzhen Hotchip Technology Co.,Ltd, no descriptive information contained herein may be used for the equipment related to human body, e.g.sports facilities, medical device, security system, fuel gas equipment and aero planes (or any other vehicles).
- While the Company endeavors to ensure the quality and accountability of products, the failure or malfunction may still possibly happen. Users should take careful actions to achieve security design, including redundant design, fireproof design, failure-proof design, in case of secondary accident, fire or relevant damage.
- There is no boundary for product improvement, we will always be dedicated to offer better.