

# **Power Tool Controller 8-Bit Flash MCU**

HT45F3630

Revision: V1.00 Date: March 03, 2016

www.holtek.com



# **Table of Contents**

| Features                                                                                                                                                                                                                                                                                  | 6                                |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|
| CPU Features                                                                                                                                                                                                                                                                              | 6                                |
| Peripheral Features                                                                                                                                                                                                                                                                       | 6                                |
| General Description                                                                                                                                                                                                                                                                       | 7                                |
| Block Diagram                                                                                                                                                                                                                                                                             |                                  |
| Pin Assignment                                                                                                                                                                                                                                                                            | 8                                |
| Pin Description                                                                                                                                                                                                                                                                           | 8                                |
| Absolute Maximum Ratings                                                                                                                                                                                                                                                                  | 10                               |
| D.C. Characteristics                                                                                                                                                                                                                                                                      | 10                               |
| A.C. Characteristics                                                                                                                                                                                                                                                                      | 11                               |
| HIRC Characteristics                                                                                                                                                                                                                                                                      | 12                               |
| I <sup>2</sup> C A.C. Characteristics                                                                                                                                                                                                                                                     | 12                               |
| A/D Converter Electrical Characteristics                                                                                                                                                                                                                                                  | 12                               |
| LVD/LVR Electrical Characteristics                                                                                                                                                                                                                                                        | 13                               |
| Reference Voltage Characteristics                                                                                                                                                                                                                                                         | 13                               |
| Over Current Protection Electrical Characteristics                                                                                                                                                                                                                                        | 14                               |
|                                                                                                                                                                                                                                                                                           |                                  |
| High Voltage Output Characteristics                                                                                                                                                                                                                                                       | 15                               |
| High Voltage Output Characteristics  Power-on Reset Characteristics                                                                                                                                                                                                                       |                                  |
|                                                                                                                                                                                                                                                                                           | 15                               |
| Power-on Reset Characteristics                                                                                                                                                                                                                                                            | 15<br>16                         |
| Power-on Reset Characteristics  System Architecture  Clocking and Pipelining  Program Counter                                                                                                                                                                                             | <b>15 16</b> 16                  |
| Power-on Reset Characteristics  System Architecture  Clocking and Pipelining  Program Counter.  Stack                                                                                                                                                                                     | <b>15 16</b> 16 17               |
| Power-on Reset Characteristics  System Architecture  Clocking and Pipelining  Program Counter                                                                                                                                                                                             | <b>15 16</b> 16 17               |
| Power-on Reset Characteristics  System Architecture  Clocking and Pipelining  Program Counter  Stack  Arithmetic and Logic Unit – ALU  Flash Program Memory                                                                                                                               | 15 16 17 18 18                   |
| Power-on Reset Characteristics  System Architecture  Clocking and Pipelining  Program Counter  Stack  Arithmetic and Logic Unit – ALU  Flash Program Memory  Structure                                                                                                                    | 15<br>16<br>17<br>18<br>18<br>19 |
| Power-on Reset Characteristics  System Architecture  Clocking and Pipelining  Program Counter  Stack  Arithmetic and Logic Unit – ALU  Flash Program Memory  Structure  Special Vectors                                                                                                   | 1516181819                       |
| Power-on Reset Characteristics  System Architecture  Clocking and Pipelining  Program Counter  Stack  Arithmetic and Logic Unit – ALU  Flash Program Memory  Structure  Special Vectors  Look-up Table                                                                                    | 15161718181919                   |
| Power-on Reset Characteristics  System Architecture  Clocking and Pipelining  Program Counter  Stack  Arithmetic and Logic Unit – ALU  Flash Program Memory  Structure  Special Vectors  Look-up Table  Table Program Example                                                             | 15161718191919                   |
| Power-on Reset Characteristics  System Architecture  Clocking and Pipelining  Program Counter  Stack  Arithmetic and Logic Unit – ALU  Flash Program Memory  Structure  Special Vectors  Look-up Table  Table Program Example  In Circuit Programming – ICP                               | 15161819191919                   |
| Power-on Reset Characteristics  System Architecture  Clocking and Pipelining  Program Counter  Stack  Arithmetic and Logic Unit – ALU  Flash Program Memory  Structure  Special Vectors  Look-up Table  Table Program Example  In Circuit Programming – ICP  On Chip Debug Support – OCDS | 1516181919191920                 |
| Power-on Reset Characteristics  System Architecture  Clocking and Pipelining                                                                                                                                                                                                              | 151618191919202122               |
| Power-on Reset Characteristics  System Architecture                                                                                                                                                                                                                                       | 15161819191919202222             |
| Power-on Reset Characteristics  System Architecture  Clocking and Pipelining                                                                                                                                                                                                              | 15161819191920222222             |



| Special Function Register Description            | 24 |
|--------------------------------------------------|----|
| Indirect Addressing Registers – IAR0, IAR1, IAR2 | 24 |
| Memory Pointers – MP0, MP1L, MP1H, MP2L, MP2H    | 24 |
| Accumulator – ACC                                | 25 |
| Program Counter Low Register – PCL               | 26 |
| Look-up Table Registers – TBLP, TBHP, TBLH       | 26 |
| Status Register – STATUS                         | 26 |
| EEPROM Data Memory                               | 28 |
| EEPROM Data Memory Structure                     |    |
| EEPROM Registers                                 | 28 |
| Reading Data from the EEPROM                     | 30 |
| Writing Data to the EEPROM                       | 30 |
| Write Protection                                 | 30 |
| EEPROM Interrupt                                 | 30 |
| Programming Considerations                       | 31 |
| Oscillators                                      | 32 |
| Oscillator Overview                              |    |
| System Clock Configurations                      |    |
| Internal RC Oscillator – HIRC                    |    |
| Internal 32kHz Oscillator – LIRC                 |    |
| Operating Modes and System Clocks                |    |
| System Clocks                                    |    |
| System Operation Modes                           |    |
| Control Register                                 |    |
| Operating Mode Switching                         |    |
| Standby Current Considerations                   |    |
| Wake-up                                          |    |
| Watchdog Timer                                   |    |
| Watchdog Timer Clock Source                      |    |
| Watchdog Timer Control Register                  |    |
| Watchdog Timer Operation                         |    |
| Reset and Initialisation                         |    |
| Reset Functions                                  |    |
| Reset Initial Conditions                         |    |
|                                                  |    |
| Input/Output Ports                               |    |
| Pull-high Resistors                              |    |
| Port A Wake-up                                   |    |
| I/O Port Control Registers                       |    |
| I/O Port Source Current Control                  |    |
| Pin-shared Functions                             |    |
| I/O Pin Structures                               |    |
| Programming Considerations                       | 55 |



| Timer Modules – TM                                    | 55 |
|-------------------------------------------------------|----|
| Introduction                                          | 55 |
| TM Operation                                          | 55 |
| TM Clock Source                                       | 56 |
| TM Interrupts                                         | 56 |
| TM External Pins                                      | 56 |
| TM Input/Output Pin Selection                         | 56 |
| Programming Considerations                            | 57 |
| Periodic Type TM – PTM                                | 58 |
| Periodic TM Operation                                 |    |
| Periodic Type TM Register Description                 | 58 |
| Periodic Type TM Operating Modes                      | 63 |
| Analog to Digital Converter                           | 72 |
| A/D Converter Overview                                |    |
| A/D Converter Register Description                    |    |
| A/D Converter Data Registers – SADOL, SADOH           |    |
| A/D Converter Control Registers – SADC0, SADC1        |    |
| A/D Converter Operation                               |    |
| A/D Converter Reference Voltage                       |    |
| A/D Converter Input Signals                           |    |
| Conversion Rate and Timing Diagram                    |    |
| Summary of A/D Conversion Steps                       |    |
| Programming Considerations                            |    |
| A/D Conversion Function                               | 80 |
| A/D Conversion Programming Examples                   | 80 |
| Over Current Protection                               | 82 |
| Over Current Protection Operation                     |    |
| Over Current Protection Control Registers             |    |
| Input Voltage Range                                   |    |
| Offset Calibration                                    |    |
| High Voltage Output                                   | 87 |
| Functional Description                                |    |
| Protection Mechanism                                  |    |
| Control Registers                                     |    |
| I <sup>2</sup> C Interface                            |    |
| I <sup>2</sup> C Interface Operation                  |    |
| I <sup>2</sup> C Registers                            |    |
| I <sup>2</sup> C Bus Communication                    |    |
| I <sup>2</sup> C Bus Start Signal                     |    |
| Slave Address                                         |    |
| I <sup>2</sup> C Bus Read/Write Signal                |    |
| I <sup>2</sup> C Bus Slave Address Acknowledge Signal |    |
| I <sup>2</sup> C Bus Data and Acknowledge Signal      |    |
| I <sup>2</sup> C Time-out Control                     |    |
|                                                       |    |



| Interrupts                              | 98  |
|-----------------------------------------|-----|
| Interrupt Registers                     | 98  |
| Interrupt Operation                     | 103 |
| External Interrupt                      | 104 |
| Over Current Protection Interrupt       | 105 |
| Time Base Interrupts                    | 105 |
| I <sup>2</sup> C Interrupt              | 107 |
| A/D Converter Interrupt                 | 107 |
| LVD Interrupt                           | 107 |
| EEPROM Interrupt                        | 107 |
| Multi-function Interrupt                | 108 |
| TM Interrupts                           | 108 |
| Interrupt Wake-up Function              | 108 |
| Programming Considerations              | 109 |
| Low Voltage Detector – LVD              | 110 |
| LVD Register                            |     |
| LVD Operation                           | 111 |
| Application Circuits                    | 112 |
| Instruction Set                         |     |
| Introduction                            |     |
| Instruction Timing                      |     |
| Moving and Transferring Data            |     |
| Arithmetic Operations                   |     |
| Logical and Rotate Operation            |     |
| Branches and Control Transfer           |     |
| Bit Operations                          |     |
| Table Read Operations                   | 114 |
| Other Operations                        | 114 |
| Instruction Set Summary                 | 115 |
| Table Conventions                       |     |
| Extended Instruction Set                | 117 |
| Instruction Definition                  | 119 |
| Extended Instruction Definition         |     |
| Package Information                     | 135 |
| 16-nin SSOP (150mil) Outline Dimensions |     |



### **Features**

#### **CPU Features**

- · Operating voltage
  - Vcc: 12V (Maximum)
  - f<sub>SYS</sub>=8MHz: 2.2V~5.5V
- Up to  $0.5\mu s$  instruction cycle with 8MHz system clock at  $V_{DD}=5V$
- Power down and wake-up functions to reduce power consumption
- · Oscillator type
  - Internal High Speed RC HIRC
  - Internal Low Speed 32kHz RC LIRC
- Multi-mode operation: NORMAL, SLOW, IDLE and SLEEP
- Fully integrated internal 8MHz oscillator requires no external components
- All instructions executed in 1~3 instruction cycles
- · Table read instructions
- 115 powerful instructions
- 6-level subroutine nesting
- · Bit manipulation instruction

#### **Peripheral Features**

- Flash Program Memory: 2K×16
- RAM Data Memory: 64×8
- EEPROM Memory: 32×8
- · Watchdog Timer function
- 12 bidirectional I/O lines
- Programmable I/O port source current for LED applications
- Dual pin-shared external interrupts
- Over Current Protection (OCP) function with interrupt
- High Voltage Output (HVO) function
- · Level shift function
- Multiple Timer Modules for time measure, input capture, compare match output, PWM output or single pulse output function
- Dual Time-Base functions for generation of fixed time interrupt signals
- 8-channel 12-bit resolution A/D converter
- I<sup>2</sup>C Interface
- · Low voltage reset function
- · Low voltage detect function
- Flash program memory can be re-programmed up to 100,000 times
- Flash program memory data retention > 10 years
- EEPROM data memory can be re-programmed up to 1,000,000 times
- EEPROM data memory data retention > 10 years
- Package type: 16-pin SSOP

Rev. 1.00 6 March 03, 2016



# **General Description**

The device is a Flash Memory A/D type 8-bit high performance RISC architecture microcontroller with a high voltage driver of up to 12V, which is specifically designed for power tool controller applications. Offering users the convenience of Flash Memory multi-programming features, this device also includes a wide range of functions and features. Other memory includes an area of RAM Data Memory as well as an area of EEPROM memory for storage of non-volatile data such as serial numbers, calibration data etc.

Analog features include a multi-channel 12-bit A/D converter, an over current protection function and a level shift function. Multiple and extremely flexible Timer Modules provide timing, pulse generation and PWM generation functions. Easy communication with the outside world is provided using the internal fully integrated I<sup>2</sup>C interface, this popular interface which provides designers with a means of easy communication with external peripheral hardware. Protective features such as an internal Watchdog Timer, Low Voltage Reset and Low Voltage Detector coupled with excellent noise immunity and ESD protection ensure that reliable operation is maintained in hostile electrical environments.

A full choice of various internal high and low oscillator functions is provided including a fully integrated system oscillator which requires no external components for its implementation. The ability to operate and switch dynamically between a range of operating modes using different clock sources gives users the ability to optimise microcontroller operation and minimise power consumption.

This device contains a programmable I/O port source current function which is used to implement LED driving function. Also the inclusion of flexible I/O programming features, Time-Base functions along with many other features further enhance device functionality and flexibility for wide range of application possibilities.

# **Block Diagram**





# **Pin Assignment**



Note: 1. If the pin-shared pin functions have multiple outputs simultaneously, the desired pin-shared function is determined by the corresponding software control bits.

2. The OCDSDA and OCDSCK pins are supplied for the OCDS dedicated pins and as such only available for the HT45V3630 device which is the OCDS EV chip for the HT45F3630 device.

# **Pin Description**

With the exception of the power pins and some relevant transformer control pins, all pins on the device can be referenced by their Port name, e.g. PA0, PA1 etc., which refer to the digital I/O function of the pins. However these Port pins are also shared with other function such as the Analog to Digital Converter, Timer Module pins etc. The function of each pin is listed in the following table, however the details behind how each pin is configured is contained in other sections of the datasheet.

| Pin Name        | Function                     | ОРТ                  | I/T | O/T  | Descriptions                                               |
|-----------------|------------------------------|----------------------|-----|------|------------------------------------------------------------|
|                 | PA0                          | PAPU<br>PAWU<br>PAS0 | ST  | CMOS | General purpose I/O. Register enabled pull-up and wake-up. |
| PA0/ICPDA/PTP0/ | ICPDA                        | _                    | ST  | CMOS | ICP address/data                                           |
| AN0/OCDSDA      | PIPO PASO — CMOS PIMO output |                      |     |      |                                                            |
|                 | ANO P                        |                      |     |      | ADC input channel 0                                        |
|                 | OCDSDA                       | _                    | ST  | CMOS | OCDS address/data - for EV chip only.                      |
|                 | PA1                          | PAPU<br>PAWU<br>PAS0 | ST  | CMOS | General purpose I/O. Register enabled pull-up and wake-up. |
| PA1/OCPI/PTCK0/ | OCPI                         | PAS0                 | AN  | _    | OCP input                                                  |
| PTP0B/AN1       | PTCK0                        | PAS0                 | ST  | _    | PTM0 clock input                                           |
|                 | PTP0B                        | PAS0                 | _   | CMOS | PTM0 inverting output                                      |
|                 | AN1                          | PAS0                 | AN  | _    | ADC input channel 1                                        |
|                 | PA2                          | PAPU<br>PAWU<br>PAS0 | ST  | CMOS | General purpose I/O. Register enabled pull-up and wake-up. |
| PA2/OCDSCK/     | OCDSCK                       | _                    | ST  | _    | OCDS clock - for EV chip only.                             |
| ICPCK/PTP0I/AN2 | ICPCK                        | _                    | ST  |      | ICP clock                                                  |
|                 | PTP0I                        | PAS0                 | ST  | _    | PTM0 capture input                                         |
|                 | AN2                          | PAS0                 | AN  | _    | ADC input channel 2                                        |
| PA3/VREF/AN3    | PA3                          | PAPU<br>PAWU<br>PAS0 | ST  | CMOS | General purpose I/O. Register enabled pull-up and wake-up. |
|                 | VREF                         | PAS0                 | AN  | _    | ADC and OCP (DAC) reference voltage input                  |
|                 | AN3                          | PAS0                 | AN  | _    | ADC input channel 3                                        |

Rev. 1.00 8 March 03, 2016



| Pin Name                                                                         | Function | ОРТ                    | I/T | O/T  | Descriptions                                                   |
|----------------------------------------------------------------------------------|----------|------------------------|-----|------|----------------------------------------------------------------|
|                                                                                  | PA4      | PAPU<br>PAWU<br>PAS1   | ST  | CMOS | General purpose I/O. Register enabled pull-up and wake-up. up. |
| PA4/AN4/INT0                                                                     | AN4      | PAS1                   | AN  | _    | ADC input channel 4                                            |
|                                                                                  | INT0     | PAS1<br>INTEG<br>INTC0 | ST  | _    | External Interrupt 0 input                                     |
| PA5/AN5  PA5 PAWU ST CMOS General purpose I/O. Register enable                   |          |                        |     |      | General purpose I/O. Register enabled pull-up and wake-up.     |
|                                                                                  | AN5      | PAS1                   | AN  | _    | ADC input channel 5                                            |
| PAPU PAWU ST CMOS General purpose I/O. Register enabled pull-up at PA6/AN6/PTCK1 |          |                        |     |      | General purpose I/O. Register enabled pull-up and wake-up.     |
|                                                                                  | AN6      | PAS1                   | AN  | _    | ADC input channel 6                                            |
|                                                                                  | PTCK1    | PAS1                   | ST  | _    | PTM1 clock input                                               |
| PA7/AN7/PTP1I                                                                    | PA7      | PAPU<br>PAWU<br>PAS1   | ST  | CMOS | General purpose I/O. Register enabled pull-up and wake-up.     |
|                                                                                  | AN7      | PAS1                   | AN  | _    | ADC input channel 7                                            |
|                                                                                  | PTP1I    | PAS1                   | ST  | _    | PTM1 capture input                                             |
|                                                                                  | PB0      | PBPU<br>PBS0           | ST  | CMOS | General purpose I/O. Register enabled pull-up.                 |
| PB0/INT1/PTP1                                                                    | INT1     | PBS0<br>INTEG<br>INTC0 | ST  | _    | External Interrupt 1 input                                     |
|                                                                                  | PTP1     | PBS0                   | _   | CMOS | PTM1 output                                                    |
| PB1/PTP1B                                                                        | PB1      | PBPU<br>PBS0           | ST  | CMOS | General purpose I/O. Register enabled pull-up.                 |
|                                                                                  | PTP1B    | PBS0                   | _   | CMOS | PTM1 inverting output                                          |
| PB2/SDA                                                                          | PB2      | PBPU<br>PBS0           | ST  | CMOS | General purpose I/O. Register enabled pull-up.                 |
|                                                                                  | SDA      | PBS0                   | ST  | NMOS | I <sup>2</sup> C data line                                     |
| PB3/SCL                                                                          | PB3      | PBPU<br>PBS0           | ST  | CMOS | General purpose I/O. Register enabled pull-up.                 |
|                                                                                  | SCL      | PBS0                   | ST  | NMOS | I <sup>2</sup> C clock line                                    |
| HVO                                                                              | HVO      | _                      | _   | PWR  | Level shift output                                             |
| VCC                                                                              | VCC      | _                      | PWR | _    | Level shift positive power input                               |
| \/DD/A\/DD*                                                                      | VDD      | _                      | PWR | _    | Digital positive power supply                                  |
| VDD/AVDD*                                                                        | AVDD     | _                      | PWR | _    | Analog positive power supply                                   |
|                                                                                  | VSS      | _                      | PWR | _    | Digital negative power supply                                  |
| VSS/AVSS/VSSH**                                                                  | AVSS     | _                      | PWR | _    | Analog negative power supply                                   |
|                                                                                  | VSSH     | _                      | PWR | _    | High voltage device negative power supply                      |

Legend: I/T: Input type; O/T: Output type;
OPT: Optional by register option; PWR: Power;
ST: Schmitt Trigger input; CMOS: CMOS output;
NMOS: NMOS output; AN: Analog signal;

Rev. 1.00 9 March 03, 2016

<sup>\*:</sup> VDD is the device power supply while AVDD is the ADC power supply. The AVDD pin is bonded together internally with VDD.

<sup>\*\*:</sup> VSS is the device ground pin while AVSS is the ADC ground pin and VSSH is the high voltage device ground pin. The AVSS pin and VSSH pin are bonded together internally with VSS.



# **Absolute Maximum Ratings**

| Supply Voltage for V <sub>CC</sub> | V <sub>DD</sub> to 12V           |
|------------------------------------|----------------------------------|
| Supply Voltage for V <sub>DD</sub> | $V_{SS}$ -0.3V to $V_{SS}$ +6.0V |
| Input Voltage                      | $V_{SS}$ -0.3V to $V_{DD}$ +0.3V |
| Storage Temperature                | 50°C to 125°C                    |
| Operating Temperature              | -40°C to 85°C                    |
| I <sub>OL</sub> Total              | 80mA                             |
| loн Total                          | -80mA                            |
| Total Power Dissipation            | 500mW                            |

Note: These are stress ratings only. Stresses exceeding the range specified under "Absolute Maximum Ratings" may cause substantial damage to the device. Functional operation of this device at other conditions beyond those listed in the specification is not implied and prolonged exposure to extreme conditions may affect device reliability.

# D.C. Characteristics

Ta=25°C

| Comple ed        | Parameter                     |                 | Test Conditions                                                            | Min. | Tren | Max. | Unit |
|------------------|-------------------------------|-----------------|----------------------------------------------------------------------------|------|------|------|------|
| Symbol           | Parameter                     | V <sub>DD</sub> | Conditions                                                                 | win. | Тур. | wax. | Unit |
| $V_{DD}$         | Operating Voltage (HIRC)      | -               | f <sub>SYS</sub> =f <sub>HIRC</sub> =8MHz                                  | 2.2  | _    | 5.5  | V    |
| $V_{DD}$         | Operating Voltage (LIRC)      | -               | f <sub>SYS</sub> =f <sub>LIRC</sub> =32kHz                                 | 2.2  | _    | 5.5  | V    |
|                  | Operating Current (HIRC)      | 3V              | No load, all peripherals off,                                              | _    | 0.8  | 1.2  | mA   |
| I <sub>DD</sub>  | Operating Current (TIINC)     | 5V              | f <sub>SYS</sub> =f <sub>HIRC</sub> =8MHz                                  | _    | 1.6  | 2.4  | mA   |
|                  | Operating Current (LIRC)      | 3V              | No load, all peripherals off,                                              | _    | 10   | 20   | μΑ   |
|                  | Operating Ourient (Envo)      | 5V              | f <sub>SYS</sub> =f <sub>LIRC</sub> =32kHz                                 | _    | 30   | 50   | μA   |
|                  | Standby Current               | 3V              | No load, all peripherals off, WDT off                                      | _    | 0.2  | 0.8  | μA   |
|                  | (SLEEP Mode)                  | 5V              | Tre load, all periprierals on, VVD 1 on                                    | _    | 0.5  | 1    | μA   |
|                  | Standby Current               | 3V              | No load, all peripherals off, WDT on                                       |      | 1.5  | 3    | μA   |
| I <sub>STB</sub> | (SLEEP Mode)                  | 5V              | The load, all periphorals on, TET on                                       | _    | 3    | 5    | μA   |
|                  | Standby Current               | 3V              | → No load all peripherals off fsup on →                                    |      | 3    | 5    | μA   |
|                  | (IDLE0 Mode)                  | 5V              |                                                                            |      | 5    | 10   | μA   |
|                  | Standby Current               | 3V              | No load, all peripherals off, f <sub>SUB</sub> on,                         | _    | 360  | 500  | μA   |
|                  | (IDLE1 Mode, HIRC)            | 5V              | f <sub>SYS</sub> =f <sub>HIRC</sub> =8MHz                                  |      | 600  | 800  | μA   |
|                  |                               | 3V              | V <sub>OH</sub> =0.9V <sub>DD</sub> , SLEDC[m+1, m]=00B<br>(m=0 or 2 or 4) | -0.7 | 1.5  | _    | mA   |
|                  |                               | 5V              | V <sub>OH</sub> =0.9V <sub>DD</sub> , SLEDC[m+1, m]=00B<br>(m=0 or 2 or 4) | -1.5 | 2.9  | _    | mA   |
|                  |                               | 3V              | V <sub>OH</sub> =0.9V <sub>DD</sub> , SLEDC[m+1, m]=01B<br>(m=0 or 2 or 4) | -1.3 | 2.5  | _    | mA   |
|                  | Occurs Occurs to the NO Boots | 5V              | V <sub>OH</sub> =0.9V <sub>DD</sub> , SLEDC[m+1, m]=01B<br>(m=0 or 2 or 4) | -2.5 | 5.1  | _    | mA   |
| Іон              | Source Current for I/O Ports  | 3V              | V <sub>OH</sub> =0.9V <sub>DD</sub> , SLEDC[m+1, m]=10B<br>(m=0 or 2 or 4) | -1.8 | 3.6  | _    | mA   |
|                  |                               | 5V              | V <sub>OH</sub> =0.9V <sub>DD</sub> , SLEDC[m+1, m]=10B<br>(m=0 or 2 or 4) | -3.6 | 7.3  | _    | mA   |
|                  |                               | 3V              | V <sub>OH</sub> =0.9V <sub>DD</sub> , SLEDC[m+1, m]=11B<br>(m=0 or 2 or 4) | -4.0 | 8    | _    | mA   |
|                  |                               | 5V              | V <sub>OH</sub> =0.9V <sub>DD</sub> , SLEDC[m+1, m]=11B<br>(m=0 or 2 or 4) | -8.0 | 16   | _    | mA   |

Rev. 1.00 10 March 03, 2016



| Symphol                       | Parameter                          |                            | Test Conditions                                                      | Min.               | Turn | Max.               | Unit |
|-------------------------------|------------------------------------|----------------------------|----------------------------------------------------------------------|--------------------|------|--------------------|------|
| Symbol                        | r arameter                         | V <sub>DD</sub> Conditions |                                                                      |                    | Тур. | IVIAX.             | Unit |
| VIL                           | Input Low Voltage for I/O Ports    | 5V                         | _                                                                    | 0                  | _    | 1.5                | V    |
| VIL                           | Input Low Voltage for 1/O Forts    | _                          | _                                                                    | 0                  | _    | 0.2V <sub>DD</sub> | V    |
| VIH                           | Input High Voltage for I/O Ports   | 5V                         | _                                                                    | 3.5                | _    | 5                  | V    |
| VIH                           | Input High voltage for 1/O Ports   | _                          | _                                                                    | 0.8V <sub>DD</sub> | _    | $V_{DD}$           | V    |
| IoL                           | Sink Current for I/O Port          | 3V                         | V <sub>OL</sub> =0.1V <sub>DD</sub>                                  | 16                 | 32   | _                  | mA   |
| IOL                           |                                    | 5V                         | $V_{OL}$ =0.1 $V_{DD}$                                               | 32                 | 64   | _                  | mA   |
| R <sub>PH</sub>               | Pull-high Resistance for I/O Ports | 3V                         | _                                                                    | 20                 | 60   | 100                | kΩ   |
| I TOPH                        | Full-High Resistance for 1/O Ports | 5V                         | _                                                                    | 10                 | 30   | 50                 | kΩ   |
| I <sub>LEAK</sub>             | Input Leakage Current              | 5V                         | V <sub>IN</sub> =V <sub>DD</sub> or V <sub>IN</sub> =V <sub>SS</sub> | _                  | _    | ±1                 | μA   |
| V                             | Output High Voltage for I/O Ports  | 3V                         | I <sub>OH</sub> =-5.5mA                                              | 2.7                | _    | _                  | V    |
| V <sub>OH</sub> Output High \ | Output High Voltage for 1/O Ports  | 5V                         | I <sub>OH</sub> =-11mA                                               | 4.5                | _    | _                  | V    |
| V                             | Output Law Voltage for I/O Porte   | 3V                         | I <sub>OL</sub> =16mA                                                | _                  | _    | 0.3                | V    |
| VoL                           | Output Low Voltage for I/O Ports   | 5V                         | I <sub>OL</sub> =32mA                                                | _                  | _    | 0.5                | V    |

# A.C. Characteristics

Ta=25°C

|                   |                                                                                                            |                 | st Conditions                                              |      |      |      |                   |
|-------------------|------------------------------------------------------------------------------------------------------------|-----------------|------------------------------------------------------------|------|------|------|-------------------|
| Symbol            | Parameter                                                                                                  | V <sub>DD</sub> | Conditions                                                 | Min. | Тур. | Max. | Unit              |
| f <sub>SYS</sub>  | System Clock (LIRC)                                                                                        | 2.2V~<br>5.5V   | f <sub>SYS</sub> =f <sub>LIRC</sub> =32kHz                 | _    | 32   | _    | kHz               |
| £                 | Law Chand Internal DC Conflictor (LIDC)                                                                    | 3V              | Ta=25°C                                                    | -10% | 32   | +10% | kHz               |
| f <sub>LIRC</sub> | Low Speed Internal RC Oscillator (LIRC)                                                                    | 5V              | Ta=25°C                                                    | -10% | 32   | +10% | kHz               |
| <b>t</b> rstd     | System Reset Delay Time<br>(Power-on Reset, LVR Hardware Reset,<br>LVR Software Reset, WDT Software Reset) | _               | _                                                          | 25   | 50   | 100  | ms                |
|                   | System Reset Delay Time<br>(WDT Time-Out Hardware Cold Reset)                                              | _               | _                                                          | 8.3  | 16.7 | 33.3 | ms                |
|                   | System Start-up Timer Period (Wake-up from Power Down Mode and f <sub>SYS</sub> off)                       | _               | f <sub>SYS</sub> =f <sub>HIRC</sub> ~f <sub>HIRC</sub> /64 | 16   | _    | _    | t <sub>HIRC</sub> |
|                   |                                                                                                            | _               | f <sub>SYS</sub> =f <sub>LIRC</sub>                        | 2    | _    | _    | tLIRC             |
|                   | System Start-Up Timer Period (Slow Mode ↔ Normal Mode)                                                     | _               | $f_{HIRC}$ off $\rightarrow$ on (HIRCF=1)                  | 16   | _    | _    | t <sub>HIRC</sub> |
| tsst              | System Start-Up Timer Period (Wake-Up From Power Down Mode and f <sub>SYS</sub> on)                        | _               | f <sub>SYS</sub> =f <sub>HIRC</sub> ~f <sub>HIRC</sub> /64 | 2    | _    | _    | t <sub>HIRC</sub> |
|                   |                                                                                                            | _               | f <sub>SYS</sub> =f <sub>LIRC</sub>                        | 2    | _    | _    | t <sub>LIRC</sub> |
|                   | System Start-Up Timer Period (WDT Time-out Hardware Cold Reset)                                            | _               | _                                                          | 0    | _    | _    | t <sub>H</sub>    |
| t <sub>INT</sub>  | External Interrupt Minimum Pulse Width                                                                     | _               | _                                                          | 10   | _    | _    | μs                |
| t <sub>TCK</sub>  | PTCKn Input Pin Minimum Pulse Width                                                                        | _               | _                                                          | 0.3  | _    | _    | μs                |
| t <sub>TPI</sub>  | PTPnI Input Pin Minimum Pulse Width                                                                        | _               | _                                                          | 0.3  | _    | _    | μs                |
| teerd             | EEPROM read time                                                                                           | _               | _                                                          | _    | _    | 4    | tsys              |
| t <sub>EEWR</sub> | EEPROM write time                                                                                          | _               | _                                                          | _    | 2    | 4    | ms                |



# **HIRC Characteristics**

#### Frequency Accuracy Trimmed at $V_{\text{DD}}$ =3V

| Symbol            | Parameter                                | Tes       | Min.            | Turn    | Max. | Unit   |       |
|-------------------|------------------------------------------|-----------|-----------------|---------|------|--------|-------|
|                   | Parameter                                | $V_{DD}$  | Conditions      | IVIIII. | Тур. | IVIAX. | Ullit |
| f <sub>HIRC</sub> | High Speed Internal RC Oscillator (HIRC) | 3V        | Ta=25°C         | -2%     | 8    | +2%    | MHz   |
|                   |                                          | 3V        | Ta=0°C ~ 70°C   | -5%     | 8    | +5%    | MHz   |
|                   |                                          | 2.2V~5.5V | Ta=0°C ~ 70°C   | -7%     | 8    | +7%    | MHz   |
|                   |                                          | 2.2V~5.5V | Ta=-40°C ~ 85°C | -10%    | 8    | +10%   | MHz   |

# Frequency Accuracy Trimmed at $V_{\text{DD}}$ =5V

| Symbol            | Parameter                                | Test                   | Min.            | Typ.    | Max. | Unit   |       |
|-------------------|------------------------------------------|------------------------|-----------------|---------|------|--------|-------|
|                   |                                          | <b>V</b> <sub>DD</sub> | Conditions      | IVIIII. | Typ. | IVIAX. | Ullit |
| f <sub>HIRC</sub> | High Speed Internal RC Oscillator (HIRC) | 5V                     | Ta=25°C         | -2%     | 8    | +2%    | MHz   |
|                   |                                          | 5V                     | Ta=0°C ~ 70°C   | -5%     | 8    | +5%    | MHz   |
|                   |                                          | 2.2V~5.5V              | Ta=0°C ~ 70°C   | -7%     | 8    | +7%    | MHz   |
|                   |                                          | 2.2V~5.5V              | Ta=-40°C ~ 85°C | -10%    | 8    | +10%   | MHz   |

# I<sup>2</sup>C A.C. Characteristics

#### Ta=25°C

| Symbol           | Symbol Parameter                        |                        | Test Conditions         |      | Tyn  | Max. | Unit |
|------------------|-----------------------------------------|------------------------|-------------------------|------|------|------|------|
| Symbol           | Parameter                               | <b>V</b> <sub>DD</sub> | Conditions              | Min. | Тур. | wax. | Unit |
|                  | I <sup>2</sup> C Standard Mode (100kHz) | _                      | No clock debounce       | 2    | _    | _    | MHz  |
|                  |                                         | _                      | 2 system clock debounce | 4    | _    | _    | MHz  |
| f <sub>I2C</sub> | ists i requeriey                        | _                      | 4 system clock debounce | 8    | _    | _    | MHz  |
| II2C             | I <sup>2</sup> C Fast Mode (400kHz)     | _                      | No clock debounce       | 5    | _    | _    | MHz  |
|                  |                                         | _                      | 2 system clock debounce | 10   | _    | _    | MHz  |
|                  | isis i requerioy                        |                        | 4 system clock debounce | 20   |      | _    | MHz  |

# A/D Converter Electrical Characteristics

Ta=25°C

| Symbol             | Parameter                                             | Test Conditions            |                                                              | Min.    | Tym  | Max.            | Unit              |
|--------------------|-------------------------------------------------------|----------------------------|--------------------------------------------------------------|---------|------|-----------------|-------------------|
| Symbol             | Farameter                                             | V <sub>DD</sub> Conditions |                                                              | IVIIII. | Тур. | IVIAX.          | Ullit             |
| $V_{DD}$           | Operating Voltage                                     | _                          | _                                                            | 2.7     | _    | 5.5             | V                 |
| V <sub>ADI</sub>   | Input Voltage                                         | _                          | _                                                            | 0       | _    | $V_{REF}$       | V                 |
| $V_{REF}$          | Reference Voltage                                     | _                          | _                                                            | 2       | _    | V <sub>DD</sub> | V                 |
|                    |                                                       |                            | V <sub>REF</sub> =V <sub>DD</sub> , t <sub>ADCK</sub> =0.5µs |         |      |                 |                   |
| DNL                | Differential Nonlinearity                             | 5V                         | V <sub>REF</sub> =V <sub>DD</sub> , t <sub>ADCK</sub> =0.5µs |         |      | ±3              | LSB               |
| DINL               | Differential Northinearity                            | 3V                         | V <sub>REF</sub> =V <sub>DD</sub> , t <sub>ADCK</sub> =10µs  | _       | _    | ±S              | LOD               |
|                    |                                                       | 5V                         | V <sub>REF</sub> =V <sub>DD</sub> , t <sub>ADCK</sub> =10µs  |         |      |                 |                   |
|                    |                                                       | 3V                         | V <sub>REF</sub> =V <sub>DD</sub> , t <sub>ADCK</sub> =0.5µs |         |      | ±4              |                   |
| INL                | Integral Nonlinearity                                 | 5V                         | V <sub>REF</sub> =V <sub>DD</sub> , t <sub>ADCK</sub> =0.5µs |         |      |                 | LSB               |
| IINL               |                                                       | 3V                         | V <sub>REF</sub> =V <sub>DD</sub> , t <sub>ADCK</sub> =10µs  | _       | _    | ±4              | LOD               |
|                    |                                                       | 5V                         | V <sub>REF</sub> =V <sub>DD</sub> , t <sub>ADCK</sub> =10µs  |         |      |                 |                   |
|                    | Additional Current for A/D Converter Enable           | 3V                         | No load, t <sub>ADCK</sub> =0.5µs                            | _       | 1    | 2               | mA                |
| I <sub>ADC</sub>   | Additional Current for A/D Converter Enable           | 5V                         | No load, tadck=0.5µs                                         | _       | 1.5  | 3               | mA                |
| tadck              | Clock Period                                          | _                          | _                                                            | 0.5     | _    | 10              | μs                |
| t <sub>ON2ST</sub> | A/D Converter On-to-Start Time                        | _                          | _                                                            | 4       | _    | _               | μs                |
| t <sub>ADS</sub>   | Sampling Time                                         | _                          | _                                                            | _       | 4    | _               | tadck             |
| t <sub>ADC</sub>   | Conversion Time<br>(Include A/D Sample and Hold Time) | _                          | _                                                            | _       | 16   | _               | t <sub>ADCK</sub> |

Rev. 1.00 12 March 03, 2016



# **LVD/LVR Electrical Characteristics**

Ta=25°C

| Cymhal            | Downwater                         | Parameter Test Conditions |                                           | Min  | Turn | Max. | I Imia   |
|-------------------|-----------------------------------|---------------------------|-------------------------------------------|------|------|------|----------|
|                   |                                   | V <sub>DD</sub>           | Conditions                                | Min. | Тур. | wax. | Unit     |
|                   |                                   | _                         | LVR enable, voltage select 2.1V           | -5%  | 2.1  | +5%  |          |
| $V_{LVR}$         | Low Voltage Depart Voltage        | _                         | LVR enable, voltage select 2.55V          | -5%  | 2.55 | +5%  | V        |
|                   | Low Voltage Reset Voltage         | _                         | LVR enable, voltage select 3.15V          | -5%  | 3.15 | +5%  | <b>'</b> |
|                   |                                   | _                         | LVR enable, voltage select 3.8V           | -5%  | 3.8  | +5%  |          |
|                   |                                   | _                         | LVD enable, voltage select 2.0V           | -5%  | 2.0  | +5%  |          |
|                   |                                   | _                         | LVD enable, voltage select 2.2V           | -5%  | 2.2  | +5%  |          |
|                   |                                   | _                         | LVD enable, voltage select 2.4V           | -5%  | 2.4  | +5%  |          |
| VIVD              | Low Voltage Detection Voltage     | _                         | LVD enable, voltage select 2.7V           | -5%  | 2.7  | +5%  | V        |
| <b>V</b> LVD      | Low Voltage Detection Voltage     | _                         | LVD enable, voltage select 3.0V           | -5%  | 3.0  | +5%  | \ \      |
|                   |                                   | _                         | LVD enable, voltage select 3.3V           | -5%  | 3.3  | +5%  |          |
|                   |                                   | _                         | LVD enable, voltage select 3.6V           | -5%  | 3.6  | +5%  |          |
|                   |                                   | _                         | LVD enable, voltage select 4.0V           | -5%  | 4.0  | +5%  |          |
|                   |                                   | 3V                        | LVD enable, LVR enable, VBGEN=0           | _    | _    | 15   | μΑ       |
|                   | Operating Current                 | 5V                        | LVD enable, LVR enable, VBGEN=0           | _    | 20   | 25   | μA       |
| ILVRLVDBG         | Operating Current                 | 3V                        | LVD enable, LVR enable, VBGEN=1           | _    | _    | 150  | μΑ       |
|                   |                                   | 5V                        | LVD enable, LVR enable, VBGEN=1           | _    | 180  | 200  | μA       |
|                   |                                   |                           | For LVR enable, VBGEN=0,<br>LVD off → on  | _    | _    | 15   | μs       |
| t <sub>LVDS</sub> | LVDO Stable Time                  | _                         | For LVR disable, VBGEN=0,<br>LVD off → on | _    | _    | 150  | μs       |
| I <sub>LVR</sub>  | Additional Current for LVR Enable | _                         | LVD disable, VBGEN=0                      | _    | _    | TBD  | μΑ       |
| I <sub>LVD</sub>  | Additional Current for LVD Enable | _                         | LVR disable, VBGEN=0                      | _    | _    | TBD  | μΑ       |

# **Reference Voltage Characteristics**

Ta=25°C

| Cumbal           | Parameter                                          |                 | Test Conditions          | Min.    | Tim  | Max. | Unit |
|------------------|----------------------------------------------------|-----------------|--------------------------|---------|------|------|------|
| Symbol           | Parameter                                          | V <sub>DD</sub> | Conditions               | IVIIII. | Тур. | wax. | Unit |
| $V_{BG}$         | Bandgap Reference Voltage                          | _               | _                        | -5%     | 1.04 | +5%  | V    |
| t <sub>BGS</sub> | V <sub>BG</sub> Turn On Stable Time                | _               | No load                  | _       | _    | 150  | μs   |
| I <sub>BG</sub>  | Additional Current for Bandgap<br>Reference Enable | _               | LVR disable, LVD disable | _       |      | TBD  | μA   |

Note: The  $V_{\text{BG}}$  voltage is used as the A/D converter internal signal input.

Rev. 1.00 13 March 03, 2016



# **Over Current Protection Electrical Characteristics**

Ta=25°C

| Coursels al         | Paramotor                             |    | Test Conditions                               | Min.                 | T    | Max.                 | Unit |
|---------------------|---------------------------------------|----|-----------------------------------------------|----------------------|------|----------------------|------|
| Symbol              | ol Parameter                          |    | Conditions                                    | Wiin.                | Тур. | IVIAX.               | Unit |
|                     | Operating Current                     | 3V | OCPEN[1:0]=01B,<br>DAC V <sub>REF</sub> =2.5V | _                    | _    | 625                  | μA   |
| I <sub>OCP</sub>    | Operating Current                     | 5V | OCPEN[1:0]=01B,<br>DAC V <sub>REF</sub> =2.5V | _                    | 730  | 1250                 | μA   |
|                     |                                       | 3V | Without calibration (OCPCOF[4:0]=10000B)      | -15                  | _    | 15                   | mV   |
| V <sub>OS_CMP</sub> | Comparator Input Offset Voltage       | 5V | Without calibration (OCPCOF[4:0]=10000B)      | -15                  | _    | 15                   | mV   |
|                     |                                       | 3V | With calibration                              | -4                   | _    | 4                    | mV   |
|                     |                                       | 5V | With calibration                              | -4                   | _    | 4                    | mV   |
| V <sub>HYS</sub>    | Hyptorogia                            | 3V | _                                             | 20                   | 40   | 60                   | mV   |
| VHYS                | Hysteresis                            | 5V | _                                             | 20                   | 40   | 60                   | mV   |
| \/                  | Comparator Common Mode Voltage        | 3V | _                                             | V <sub>SS</sub>      | _    | V <sub>DD</sub> -1.4 | V    |
| V <sub>CM_CMP</sub> | Range                                 | 5V | _                                             | Vss                  | _    | V <sub>DD</sub> -1.4 | V    |
|                     | OPA Input Offset Voltage              | 3V | Without calibration (OCPOOF[5:0]=100000B)     | -15                  | _    | 15                   | mV   |
| Vos_opa             |                                       | 5V | Without calibration (OCPOOF[5:0]=100000B)     | -15                  | _    | 15                   | mV   |
|                     |                                       | 3V | With calibration                              | -4                   | _    | 4                    | mV   |
|                     |                                       | 5V | With calibration                              | -4                   | _    | 4                    | mV   |
| .,                  | ODA Commercial Manda Walteria Barrara | 3V | _                                             | Vss                  | _    | V <sub>DD</sub> -1.4 | V    |
| V <sub>CM_OPA</sub> | OPA Common Mode Voltage Range         | 5V | _                                             | Vss                  | _    | V <sub>DD</sub> -1.4 | V    |
| .,                  | ODA Mariana Outrativata Barra         | 3V | _                                             | V <sub>SS</sub> +0.1 | _    | V <sub>DD</sub> -0.1 | V    |
| Vor                 | OPA Maximum Output Voltage Range      | 5V | _                                             | V <sub>SS</sub> +0.1 | _    | V <sub>DD</sub> -0.1 | V    |
| 0-                  | DOA O-i A                             | 3V | All gain                                      | -5                   | _    | 5                    | %    |
| Ga                  | PGA Gain Accuracy                     | 5V | All gain                                      | -5                   | _    | 5                    | %    |
| DNII                | Differential Namina suits             | 3V | DAC V <sub>REF</sub> =V <sub>DD</sub>         | _                    | _    | ±1                   | LSB  |
| DNL                 | Differential Nonlinearity             | 5V | DAC V <sub>REF</sub> =V <sub>DD</sub>         | _                    | _    | ±1                   | LSB  |
| INII                | Interval Nantina suite.               | 3V | DAC V <sub>REF</sub> =V <sub>DD</sub>         | _                    | _    | ±1.5                 | LSB  |
| INL                 | Integral Nonlinearity                 | 5V | DAC V <sub>REF</sub> =V <sub>DD</sub>         | _                    | _    | ±1.5                 | LSB  |

Rev. 1.00 14 March 03, 2016



# **High Voltage Output Characteristics**

Ta=25°C

| Council of      | Downworton                 | Test Conditions        |                                          | Min.     | Тур. | Max. | Unit  |
|-----------------|----------------------------|------------------------|------------------------------------------|----------|------|------|-------|
| Symbol          | Parameter                  | <b>V</b> <sub>DD</sub> | Conditions                               | win.     | тур. | Wax. | Ullit |
| V <sub>IN</sub> | Input Voltage              | _                      | _                                        | $V_{DD}$ | _    | 12   | V     |
| Іон             | Source Current for HVO Pin | _                      | $V_{OH}$ =0.9 × $V_{IN}$ , $V_{IN}$ =10V | -100     | _    | _    | mA    |
| I <sub>OL</sub> | Sink Current for HVO Pin   | _                      | $V_{OL}$ =0.1 × $V_{IN}$ , $V_{IN}$ =10V | 100      | _    | _    | mA    |
| t <sub>R</sub>  | HVO Output Rising Time     | _                      | V <sub>IN</sub> =10V                     | _        | _    | 0.5  | μs    |
| t <sub>F</sub>  | HVO Output Falling Time    | _                      | V <sub>IN</sub> =10V                     | _        | _    | 0.5  | μs    |

# **Power-on Reset Characteristics**

Ta=25°C

| Cumbal           | Dovemeter                                                                           | Test                   | t Conditions | Min.  | Tres | Max. | Unit |
|------------------|-------------------------------------------------------------------------------------|------------------------|--------------|-------|------|------|------|
| Symbol           | Parameter                                                                           | <b>V</b> <sub>DD</sub> | Conditions   | WIII. | Тур. | wax. | Unit |
| $V_{POR}$        | V <sub>DD</sub> Start Voltage to Ensure Power-on Reset                              | _                      | _            | _     | _    | 100  | mV   |
| RRPOR            | V <sub>DD</sub> Raising Rate to Ensure Power-on Reset                               | _                      | _            | 0.035 | _    | _    | V/ms |
| t <sub>POR</sub> | Minimum Time for V <sub>DD</sub> Stays at V <sub>POR</sub> to Ensure Power-on Reset | _                      | _            | 1     | _    | _    | ms   |



Rev. 1.00 15 March 03, 2016



# **System Architecture**

A key factor in the high-performance features of the Holtek range of microcontrollers is attributed to their internal system architecture. The range of the device take advantage of the usual features found within RISC microcontrollers providing increased speed of operation and enhanced performance. The pipelining scheme is implemented in such a way that instruction fetching and instruction execution are overlapped, hence instructions are effectively executed in one or two cycles for most of the standard or extended instructions respectively. The exceptions to this are branch or call instructions which need one more cycle. An 8-bit wide ALU is used in practically all instruction set operations, which carries out arithmetic operations, logic operations, rotation, increment, decrement, branch decisions, etc. The internal data path is simplified by moving data through the Accumulator and the ALU. Certain internal registers are implemented in the Data Memory and can be directly or indirectly addressed. The simple addressing methods of these registers along with additional architectural features ensure that a minimum of external components is required to provide a functional I/O and A/D control system with maximum reliability and flexibility. This makes the device suitable for low-cost, high-volume production for controller applications.

#### **Clocking and Pipelining**

The main system clock, derived from either a HIRC or LIRC oscillator is subdivided into four internally generated non-overlapping clocks, T1~T4. The Program Counter is incremented at the beginning of the T1 clock during which time a new instruction is fetched. The remaining T2~T4 clocks carry out the decoding and execution functions. In this way, one T1~T4 clock cycle forms one instruction cycle. Although the fetching and execution of instructions takes place in consecutive instruction cycles, the pipelining structure of the microcontroller ensures that instructions are effectively executed in one instruction cycle. The exception to this are instructions where the contents of the Program Counter are changed, such as subroutine calls or jumps, in which case the instruction will take one more instruction cycle to execute.



System Clocking and Pipelining

Rev. 1.00 16 March 03, 2016



For instructions involving branches, such as jump or call instructions, two machine cycles are required to complete instruction execution. An extra cycle is required as the program takes one cycle to first obtain the actual jump or call address and then another cycle to actually execute the branch. The requirement for this extra cycle should be taken into account by programmers in timing sensitive applications.



Instruction Fetching

#### **Program Counter**

During program execution, the Program Counter is used to keep track of the address of the next instruction to be executed. It is automatically incremented by one each time an instruction is executed except for instructions, such as "JMP" or "CALL" that demands a jump to a non-consecutive Program Memory address. Only the lower 8 bits, known as the Program Counter Low Register, are directly addressable by the application program.

When executing instructions requiring jumps to non-consecutive addresses such as a jump instruction, a subroutine call, interrupt or reset, etc., the microcontroller manages program control by loading the required address into the Program Counter. For conditional skip instructions, once the condition has been met, the next instruction, which has already been fetched during the present instruction execution, is discarded and a dummy cycle takes its place while the correct instruction is obtained.

| Program Counter                        |           |  |  |  |  |  |  |
|----------------------------------------|-----------|--|--|--|--|--|--|
| Program Counter High Byte PCL Register |           |  |  |  |  |  |  |
| PC10~PC8                               | PCL7~PCL0 |  |  |  |  |  |  |

**Program Counter** 

The lower byte of the Program Counter, known as the Program Counter Low register or PCL, is available for program control and is a readable and writeable register. By transferring data directly into this register, a short program jump can be executed directly; however, as only this low byte is available for manipulation, the jumps are limited to the present page of memory that is 256 locations. When such program jumps are executed it should also be noted that a dummy cycle will be inserted. Manipulating the PCL register may cause program branching, so an extra cycle is needed to pre-fetch.

Rev. 1.00 17 March 03, 2016



#### **Stack**

This is a special part of the memory which is used to save the contents of the Program Counter only. The stack is organized into 6 levels and neither part of the data nor part of the program space, and is neither readable nor writeable. The activated level is indexed by the Stack Pointer, and is neither readable nor writeable. At a subroutine call or interrupt acknowledge signal, the contents of the Program Counter are pushed onto the stack. At the end of a subroutine or an interrupt routine, signaled by a return instruction, RET or RETI, the Program Counter is restored to its previous value from the stack. After a device reset, the Stack Pointer will point to the top of the stack.

If the stack is full and an enabled interrupt takes place, the interrupt request flag will be recorded but the acknowledge signal will be inhibited. When the Stack Pointer is decremented, by RET or RETI, the interrupt will be serviced. This feature prevents stack overflow allowing the programmer to use the structure more easily. However, when the stack is full, a CALL subroutine instruction can still be executed which will result in a stack overflow. Precautions should be taken to avoid such cases which might cause unpredictable program branching.

If the stack is overflow, the first Program Counter save in the stack will be lost.



#### Arithmetic and Logic Unit - ALU

The arithmetic-logic unit or ALU is a critical area of the microcontroller that carries out arithmetic and logic operations of the instruction set. Connected to the main microcontroller data bus, the ALU receives related instruction codes and performs the required arithmetic or logical operations after which the result will be placed in the specified register. As these ALU calculation or operations may result in carry, borrow or other status changes, the status register will be correspondingly updated to reflect these changes. The ALU supports the following functions:

- Arithmetic operations: ADD, ADDM, ADC, ADCM, SUB, SUBM, SBC, SBCM, DAA, LADD, LADDM, LADC, LADCM, LSUB, LSUBM, LSBC, LSBCM, LDAA
- Logic operations: AND, OR, XOR, ANDM, ORM, XORM, CPL, CPLA, LAND, LANDM, LOR, LORM, LXOR, LXORM, LCPL, LCPLA
- Rotation RRA, RR, RRCA, RRC, RLA, RL, RLCA, RLC, LRR, LRRA, LRRCA, LRRC, LRLA, LRL, LRLCA, LRLC
- Increment and Decrement INCA, INC, DECA, DEC, LINCA, LINC, LDECA, LDEC
- Branch decision, JMP, SZ, SZA, SNZ, SIZ, SDZ, SIZA, SDZA, CALL, RET, RETI, LSNZ, LSZ, LSZA, LSIZ, LSDZ, LSDZA

Rev. 1.00 18 March 03, 2016



# **Flash Program Memory**

The Program Memory is the location where the user code or program is stored. For this device the Program Memory is Flash type, which means it can be programmed and re-programmed a large number of times, allowing the user the convenience of code modification on the same device. By using the appropriate programming tools, this Flash device offers users the flexibility to conveniently debug and develop their applications while also offering a means of field programming and updating.

#### **Structure**

The Program Memory has a capacity of  $2K \times 16$  bits. The Program Memory is addressed by the Program Counter and also contains data, table information and interrupt entries. Table data, which can be setup in any location within the Program Memory, is addressed by a separate table pointer register.



**Program Memory Structure** 

#### **Special Vectors**

Within the Program Memory, certain locations are reserved for the reset and interrupts. The location 000H is reserved for use by the device reset for program initialisation. After a device reset is initiated, the program will jump to this location and begin execution.

#### Look-up Table

Any location within the Program Memory can be defined as a look-up table where programmers can store fixed data. To use the look-up table, the table pointer must first be setup by placing the address of the look up data to be retrieved in the table pointer register, TBLP and TBHP. These registers define the total address of the look-up table.

After setting up the table pointer, the table data can be retrieved from the Program Memory using the corresponding table read instruction such as "TABRD [m]" or "TABRDL [m]" respectively when the memory [m] is located in sector 0. If the memory [m] is located in other sectors, the data can be retrieved from the program memory using the corresponding extended table read instruction such as "LTABRD [m]" or "LTABRDL [m]" respectively. When the instruction is executed, the lower order table byte from the Program Memory will be transferred to the user defined Data Memory register [m] as specified in the instruction. The higher order table data byte from the Program Memory will be transferred to the TBLH special register.

Rev. 1.00 19 March 03, 2016



The accompanying diagram illustrates the addressing data flow of the look-up table.



#### **Table Program Example**

The following example shows how the table pointer and table data is defined and retrieved from the microcontroller. This example uses raw table data located in the Program Memory which is stored there using the ORG statement. The value at this ORG statement is "0700H" which refers to the start address of the last page within the 2K Program Memory of the microcontroller. The table pointer low byte register is setup here to have an initial value of "06H". This will ensure that the first data read from the data table will be at the Program Memory address "0706H" or 6 locations after the start of the last page. Note that the value for the table pointer is referenced to the first address specified by TBLP and TBHP if the "TABRD [m]" or "LTABRD [m]" instruction is being used. The high byte of the table data which in this case is equal to zero will be transferred to the TBLH register automatically when the "TABRD [m]" or "LTABRD [m]" instruction is executed.

Because the TBLH register is a read/write register and can be restored, care should be taken to ensure its protection if both the main routine and Interrupt Service Routine use table read instructions. If using the table read instructions, the Interrupt Service Routines may change the value of the TBLH and subsequently cause errors if used again by the main routine. As a rule it is recommended that simultaneous use of the table read instructions should be avoided. However, in situations where simultaneous use cannot be avoided, the interrupts should be disabled prior to the execution of any main routine table-read instructions. Note that all table related instructions require two instruction cycles to complete their operation.

### **Table Read Program Example**

```
tempreg1 db ? ; temporary register #1
tempreg2 db ? ; temporary register #2
mov a,06h
               ; initialise low table pointer - note that this address is referenced
mov tblp,a
               ; to the last page or the page that tbhp pointed
mov a,07h
               ; initialise high table pointer
mov tbhp, a
tabrd tempreg1 ; transfers value in table referenced by table pointer data at program
               ; memory address "0706H" transferred to tempreg1 and TBLH
dec tblp
               ; reduce value of table pointer by one
tabrd tempreg2; transfers value in table referenced by table pointer
               ; data at program memory address "0705H" transferred to
               ; tempreg2 and TBLH in this example the data "1AH" is
               ; transferred to tempreg1 and data "OFH" to register tempreg2
               ; sets initial address of program memory
dc 00Ah, 00Bh, 00Ch, 00Dh, 00Eh, 00Fh, 01Ah, 01Bh
:
```

Rev. 1.00 20 March 03, 2016



# In Circuit Programming - ICP

The provision of Flash type Program Memory provides the user with a means of convenient and easy upgrades and modifications to their programs on the same device. As an additional convenience, Holtek has provided a means of programming the microcontroller in-circuit using a 4-pin interface. This provides manufacturers with the possibility of manufacturing their circuit boards complete with a programmed or un-programmed microcontroller, and then programming or upgrading the program at a later stage. This enables product manufacturers to easily keep their manufactured products supplied with the latest program releases without removal and re-insertion of the device.

The Holtek Flash MCU to Writer Programming Pin correspondence table is as follows:

| Holtek Writer Pins | MCU Programming Pins | Pin Description                 |
|--------------------|----------------------|---------------------------------|
| ICPDA              | PA0                  | Programming Serial Data/Address |
| ICPCK              | PA2                  | Programming Clock               |
| VDD                | VDD                  | Power Supply                    |
| VSS                | VSS                  | Ground                          |

The Program Memory and EEPROM Data Memory can be programmed serially in-circuit using this 4-wire interface. Data is downloaded and uploaded serially on a single pin with an additional line for the clock. Two additional lines are required for the power supply. The technical details regarding the in-circuit programming of the device are beyond the scope of this document and will be supplied in supplementary literature.

During the programming process, taking control of the ICPDA and ICPCK pins for data and clock programming purposes. The user must there take care to ensure that no other outputs are connected to these two pins.



Note: \* may be resistor or capacitor. The resistance of \* must be greater than 1k or the capacitance of \* must be less than 1nF.

Rev. 1.00 21 March 03, 2016



## On Chip Debug Support - OCDS

There is an EV chip named HT45V3630 which is used to emulate the HT45F3630 device. The EV chip device also provides an "On-Chip Debug" function to debug the real MCU device during the development process. The EV chip and the real MCU device are almost functionally compatible except for "On-Chip Debug" function. Users can use the EV chip device to emulate the real chip device behavior by connecting the OCDSDA and OCDSCK pins to the Holtek HT-IDE development tools. The OCDSDA pin is the OCDS Data/Address input/output pin while the OCDSCK pin is the OCDS clock input pin. When users use the EV chip for debugging, other functions which are shared with the OCDSDA and OCDSCK pins in the device will have no effect in the EV chip. However, the two OCDS pins which are pin-shared with the ICP programming pins are still used as the Flash Memory programming pins for ICP. For more detailed OCDS information, refer to the corresponding document named "Holtek e-Link for 8-bit MCU OCDS User's Guide".

| Holtek e-Link Pins | EV Chip Pins | Pin Description                                 |  |  |  |
|--------------------|--------------|-------------------------------------------------|--|--|--|
| OCDSDA             | OCDSDA       | On-Chip Debug Support Data/Address input/output |  |  |  |
| OCDSCK             | OCDSCK       | On-Chip Debug Support Clock input               |  |  |  |
| VDD                | VDD          | Power Supply                                    |  |  |  |
| VSS                | VSS          | Ground                                          |  |  |  |

# **Data Memory**

The Data Memory is a volatile area of 8-bit wide RAM internal memory and is the location where temporary information is stored.

Categorized into two types, the first of these is an area of RAM where special function registers are located. These registers have fixed locations and are necessary for correct operation of the device. Many of these registers can be read from and written to directly under program control, however, some remain protected from user manipulation. The second area of Data Memory is reserved for general purpose use. All locations within this area are read and write accessible under program control.

#### Structure

The Data Memory is subdivided into several sectors, all of which are implemented in 8-bit wide RAM. Each of the Data Memory Sector is categorized into two types, the special Purpose Data Memory and the General Purpose Data Memory. The Special Purpose Data Memory registers are accessible in sector 0, with the exception of the EEC register at address 40H, which is only accessible in sector 1. Switching between the different Data Memory sectors is achieved by setting the Memory Pointers to the correct value. The start address of the Data Memory is the address 00H.

| Special Purpose Data Memory | General Purpose Data Memory |            |  |  |  |
|-----------------------------|-----------------------------|------------|--|--|--|
| Sector: Address             | Capacity Sector: Address    |            |  |  |  |
| 0: 00H~7FH<br>1: 40H        | 64×8                        | 0: 80H~BFH |  |  |  |



**Data Memory Structure** 

Rev. 1.00 22 March 03, 2016



## **General Purpose Data Memory**

There are 64 bytes of general purpose data memory which are arranged in 80H~BFH of Sector 0. All microcontroller programs require an area of read/write memory where temporary data can be stored and retrieved for use later. It is this area of RAM memory that is known as General Purpose Data Memory. This area of Data Memory is fully accessible by the user programing for both reading and writing operations. By using the bit operation instructions individual bits can be set or reset under program control giving the user a large range of flexibility for bit manipulation in the Data Memory.

#### **Special Purpose Data Memory**

This area of Data Memory is where registers, necessary for the correct operation of the microcontroller, are stored. Most of the registers are both readable and writeable but some are protected and are readable only, the details of which are located under the relevant Special Function Register section. Note that for locations that are unused, any read instruction to these addresses will return the value "00H".

| ARO MPO AR1 P1L P1H CC PCL BLP BLH BHP ATUS AR2 P2L |                                      | 29H<br>2AH<br>2BH<br>2CH<br>2DH<br>2EH<br>30H<br>31H     | I IICC1 I IICD I IICA I IICTOC I INTC0 I INTC1 I INTC2 |                       |
|-----------------------------------------------------|--------------------------------------|----------------------------------------------------------|--------------------------------------------------------|-----------------------|
| AR1 P1L P1H CCC PCL BLP BLH BHP ATUS                |                                      | 2BH<br>2CH<br>2DH<br>2EH<br>2FH<br>30H<br>31H            | I IICD I IICA I IICTOC I INTCO I INTC1 I INTC2         | -<br>-<br>-<br>-<br>- |
| P1L P1H CCC PCL BLP BLH BHP ATUS                    |                                      | 2CH<br>2DH<br>2EH<br>2FH<br>30H<br>31H                   | I IICA I IICTOC I INTCO I INTC1 I INTC2                | -                     |
| P1H CCC PCL BLP BLH BHP ATUS                        |                                      | 2DH<br>2EH<br>2FH<br>30H<br>31H                          | I IICTOC I INTCO I INTC1 I INTC2                       | -                     |
| CC<br>PCL<br>BLP<br>BLH<br>BHP<br>ATUS              |                                      | 2EH<br>2FH<br>30H<br>31H                                 | I INTC0<br>I INTC1<br>I INTC2                          |                       |
| PCL<br>BLP<br>BLH<br>BHP<br>ATUS                    |                                      | 2FH<br>30H<br>31H                                        | I INTC1 I INTC2                                        |                       |
| BLP<br>BLH<br>BHP<br>ATUS                           |                                      | 30H<br>31H                                               | I INTC2                                                |                       |
| BLH<br>BHP<br>ATUS                                  |                                      | 31H                                                      |                                                        |                       |
| AR2                                                 |                                      |                                                          |                                                        |                       |
| ATUS<br>AR2                                         |                                      | 32H                                                      | I MFI0                                                 |                       |
| AR2                                                 |                                      |                                                          | MFI1                                                   |                       |
|                                                     |                                      | 33H                                                      | I PSCR                                                 |                       |
|                                                     |                                      | 34H                                                      | TB0C                                                   |                       |
| P2L                                                 |                                      | 35H                                                      | TB1C                                                   |                       |
|                                                     |                                      | 36H                                                      | I WDTC                                                 |                       |
| P2H                                                 |                                      | 37H                                                      | I PTM0C0                                               |                       |
| STFC                                                |                                      | 38H                                                      | I PTM0C1                                               |                       |
| РВ                                                  |                                      | 39H                                                      | I PTM0DL                                               |                       |
| ВС                                                  |                                      | 3AH                                                      | I PTM0DH                                               |                       |
| BPU                                                 |                                      | 3BH                                                      | I PTM0AL                                               |                       |
| BS0                                                 |                                      | 3CH                                                      | I PTM0AH                                               |                       |
| PA                                                  |                                      | 3DH                                                      | I PTM0RPL                                              |                       |
| PAC                                                 |                                      | 3EH                                                      | I PTM0RPH                                              |                       |
| APU                                                 |                                      | 3FH                                                      |                                                        |                       |
| WU                                                  |                                      | 40H                                                      |                                                        | EEC                   |
| AS0                                                 |                                      | 41H                                                      | I EEA                                                  |                       |
| AS1                                                 |                                      | 42H                                                      | I EED                                                  |                       |
| CC                                                  |                                      | 43H                                                      | I PTM1C0                                               |                       |
| RCC                                                 |                                      | 44H                                                      | PTM1C1                                                 |                       |
| DOL                                                 |                                      | 45H                                                      | PTM1DL                                                 |                       |
| DOH                                                 |                                      | 46H                                                      | I PTM1DH                                               |                       |
| DC0                                                 |                                      | 47H                                                      | I PTM1AL                                               |                       |
| DC1                                                 |                                      | 48H                                                      | I PTM1AH                                               |                       |
| EDC                                                 |                                      | 49H                                                      | I PTM1RPL                                              |                       |
| TEG                                                 |                                      | 4AH                                                      | I PTM1RPH                                              |                       |
| /RC                                                 |                                      | 4BH                                                      | I HVOC                                                 |                       |
| /DC                                                 |                                      | 4CH                                                      | I HVOPC                                                |                       |
| PC0                                                 |                                      | 4DH                                                      |                                                        |                       |
| PC1                                                 |                                      |                                                          |                                                        |                       |
| , 51                                                |                                      |                                                          | ≉                                                      | ≉ ∻                   |
| PDA                                                 |                                      | '                                                        |                                                        |                       |
|                                                     |                                      | 7FH                                                      |                                                        |                       |
| D<br>EI<br>TE<br>/F                                 | CC1 DC EG RC DC CC0 PC1 DA DCAL CCAL | CC1 DC DC EG RC DC DC DC DC DC DC DC DC DC DCA DCAL DCAL | C1                                                     | C1                    |

**Special Purpose Data Memory** 



# **Special Function Register Description**

Most of the Special Function Register details will be described in the relevant functional section, however several registers require a separate description in this section.

### Indirect Addressing Registers - IAR0, IAR1, IAR2

The Indirect Addressing Registers, IAR0, IAR1 and IAR2, although having their locations in normal RAM register space, do not actually physically exist as normal registers. The method of indirect addressing for RAM data manipulation uses these Indirect Addressing Registers and Memory Pointers, in contrast to direct memory addressing, where the actual memory address is specified. Actions on the IAR0, IAR1 and IAR2 registers will result in no actual read or write operation to these registers but rather to the memory location specified by their corresponding Memory Pointers, MP0, MP1L/MP1H or MP2L/MP2H. Acting as a pair, IAR0 and MP0 can together access data only from Sector 0 while the IAR1 register together with the MP1L/MP1H register pair and IAR2 register together with the MP2L/MP2H register pair can access data from any Data Memory Sector. As the Indirect Addressing Registers are not physically implemented, reading the Indirect Addressing Registers will return a result of "00H" and writing to the registers will result in no operation.

#### Memory Pointers - MP0, MP1L, MP1H, MP2L, MP2H

Five Memory Pointers, known as MP0, MP1L, MP1H, MP2L, MP2H, are provided. These Memory Pointers are physically implemented in the Data Memory and can be manipulated in the same way as normal registers providing a convenient way with which to address and track data. When any operation to the relevant Indirect Addressing Registers is carried out, the actual address that the microcontroller is directed to is the address specified by the related Memory Pointer. MP0, together with Indirect Addressing Register, IAR0, are used to access data from Sector 0, while MP1L/MP1H together with IAR1 and MP2L/MP2H together with IAR2 are used to access data from all sectors according to the corresponding MP1H or MP2H register. Direct Addressing can be used in all sectors using the corresponding instruction which can address all available data memory space.

The following example shows how to clear a section of four Data Memory locations already defined as locations adres1 to adres4.

#### **Indirect Addressing Program Example 1**

```
data .section 'data
adres1 db?
adres2
        db?
adres3
        db?
adres4 db?
       db?
block
code .section at 0 'code'
org 00h
start:
    mov a, 04h
                        ; setup size of block
    mov block, a
    mov a, offset adres1; Accumulator loaded with first RAM address
    mov mp0, a
                        ; setup memory pointer with first RAM address
loop:
    clr IAR0
                         ; clear the data at address defined by MPO
     inc mp0
                         ; increment memory pointer
                         ; check if last memory location has been cleared
     sdz block
     jmp loop
continue:
```

Rev. 1.00 24 March 03, 2016



#### **Indirect Addressing Program Example 2**

```
data .section 'data'
adres1 db?
adres2 db?
adres3 db?
adres4 db?
block db?
code .section at 0 'code'
org 00h
start:
    mov a, 04h
                          ; setup size of block
    mov block, a
    mov a, 01h
                          ; setup the memory sector
    mov mp1h, a
    mov a, offset adres1 ; Accumulator loaded with first RAM address
    mov mp11, a
                           ; setup memory pointer with first RAM address
loop:
    clr IAR1
                          ; clear the data at address defined by MP1L
    inc mp11
                          ; increment memory pointer MP1L
    sdz block
                          ; check if last memory location has been cleared
    jmp loop
continue:
```

The important point to note here is that in the example shown above, no reference is made to specific Data Memory addresses.

#### **Direct Addressing Program Example using extended instructions**

```
data .section 'data'
temp db?
code .section at 0 'code'
org 00h
start:
                          ; move [m] data to acc
    lmov a, [m]
    lsub a, [m+1]
                          ; compare [m] and [m+1] data
    snz c
                           ; [m]>[m+1]?
     jmp continue
                          ; no
    lmov a, [m]
                           ; yes, exchange [m] and [m+1] data
    mov temp, a
    lmov a, [m+1]
    lmov [m], a
    mov a, temp
    lmov [m+1], a
```

Note: here "m" is a data memory address located in any data memory sectors. For example, m=1F0H, it indicates address 0F0H in Sector 1.

#### Accumulator - ACC

The Accumulator is central to the operation of any microcontroller and is closely related with operations carried out by the ALU. The Accumulator is the place where all intermediate results from the ALU are stored. Without the Accumulator it would be necessary to write the result of each calculation or logical operation such as addition, subtraction, shift, etc., to the Data Memory resulting in higher programming and timing overheads. Data transfer operations usually involve the temporary storage function of the Accumulator; for example, when transferring data between one user-defined register and another, it is necessary to do this by passing the data through the Accumulator as no direct transfer between two registers is permitted.



#### Program Counter Low Register - PCL

To provide additional program control functions, the low byte of the Program Counter is made accessible to programmers by locating it within the Special Purpose area of the Data Memory. By manipulating this register, direct jumps to other program locations are easily implemented. Loading a value directly into this PCL register will cause a jump to the specified Program Memory location, however, as the register is only 8-bit wide, only jumps within the current Program Memory page are permitted. When such operations are used, note that a dummy cycle will be inserted.

#### Look-up Table Registers - TBLP, TBHP, TBLH

These three special function registers are used to control operation of the look-up table which is stored in the Program Memory. TBLP and TBHP are the table pointers and indicate the location where the table data is located. Their value must be setup before any table read commands are executed. Their value can be changed, for example using the "INC" or "DEC" instructions, allowing for easy table data pointing and reading. TBLH is the location where the high order byte of the table data is stored after a table read data instruction has been executed. Note that the lower order table data byte is transferred to a user defined location.

#### Status Register – STATUS

This 8-bit register contains the SC flag, CZ flag, zero flag (Z), carry flag (C), auxiliary carry flag (AC), overflow flag (OV), power down flag (PDF), and watchdog time-out flag (TO). These arithmetic/logical operation and system management flags are used to record the status and operation of the microcontroller.

With the exception of the TO and PDF flags, bits in the status register can be altered by instructions like most other registers. Any data written into the status register will not change the TO or PDF flag. In addition, operations related to the status register may give different results due to the different instruction operations. The TO flag can be affected only by a system power-up, a WDT time-out or by executing the "CLR WDT" or "HALT" instruction. The PDF flag is affected only by executing the "HALT" or "CLR WDT" instruction or during a system power-up.

The Z, OV, AC, C, SC and CZ flags generally reflect the status of the latest operations.

- C is set if an operation results in a carry during an addition operation or if a borrow does not take place during a subtraction operation; otherwise C is cleared. C is also affected by a rotate through carry instruction.
- AC is set if an operation results in a carry out of the low nibbles in addition, or no borrow from the high nibble into the low nibble in subtraction; otherwise AC is cleared.
- Z is set if the result of an arithmetic or logical operation is zero; otherwise Z is cleared.
- OV is set if an operation results in a carry into the highest-order bit but not a carry out of the highest-order bit, or vice versa; otherwise OV is cleared.
- PDF is cleared by a system power-up or executing the "CLR WDT" instruction. PDF is set by executing the "HALT" instruction.
- TO is cleared by a system power-up or executing the "CLR WDT" or "HALT" instruction. TO is set by a WDT time-out.
- CZ is the operational result of different flags for different instructions. Refer to register definitions for more details.
- SC is the result of the "XOR" operation which is performed by the OV flag and the MSB of the current instruction operation result.

Rev. 1.00 26 March 03, 2016



In addition, on entering an interrupt sequence or executing a subroutine call, the status register will not be pushed onto the stack automatically. If the contents of the status registers are important and if the subroutine can corrupt the status register, precautions must be taken to correctly save it.

#### **STATUS Register**

| Bit  | 7  | 6  | 5  | 4   | 3   | 2   | 1   | 0   |
|------|----|----|----|-----|-----|-----|-----|-----|
| Name | SC | CZ | TO | PDF | OV  | Z   | AC  | С   |
| R/W  | R  | R  | R  | R   | R/W | R/W | R/W | R/W |
| POR  | х  | х  | 0  | 0   | х   | х   | Х   | Х   |

"x" unknown

Bit 7 SC: XOR operation result - performed by the OV flag and the MSB of the instruction operation result.

Bit 6 **CZ**: Operational result of different flags for different instructions.

For SUB/SUBM/LSUB/LSUBM instructions, the CZ flag is equal to the Z flag.

For SBC/ SBCM/ LSBC/ LSBCM instructions, the CZ flag is the "AND" operation result which is performed by the previous operation CZ flag and current operation zero flag

For other instructions, the CZ flag will not be affected.

Bit 5 **TO**: Watchdog Time-Out flag

0: After power up or executing the "CLR WDT" or "HALT" instruction

1: A watchdog time-out occurred.

Bit 4 **PDF**: Power down flag

0: After power up or executing the "CLR WDT" instruction

1: By executing the "HALT" instruction

Bit 3 **OV**: Overflow flag

0: No overflow

1: An operation results in a carry into the highest-order bit but not a carry out of the highest-order bit or vice versa.

Bit 2 Z: Zero flag

0: The result of an arithmetic or logical operation is not zero

1: The result of an arithmetic or logical operation is zero

Bit 1 AC: Auxiliary flag

0: No auxiliary carry

1: An operation results in a carry out of the low nibbles in addition, or no borrow from the high nibble into the low nibble in subtraction

Bit 0 C: Carry flag

0: No carry-out

1: An operation results in a carry during an addition operation or if a borrow does not take place during a subtraction operation

C is also affected by a rotate through carry instruction.



# **EEPROM Data Memory**

This device contains an area of internal EEPROM Data Memory. EEPROM, which stands for Electrically Erasable Programmable Read Only Memory, is by its nature a non-volatile form of re-programmable memory, with data retention even when its power supply is removed. By incorporating this kind of data memory, a whole new host of application possibilities are made available to the designer. The availability of EEPROM storage allows information such as product identification numbers, calibration values, specific user data, system setup data or other product information to be stored directly within the product microcontroller. The process of reading and writing data to the EEPROM memory has been reduced to a very trivial affair.

#### **EEPROM Data Memory Structure**

The EEPROM Data Memory capacity is 32×8 bits for the device. Unlike the Program Memory and RAM Data Memory, the EEPROM Data Memory is not directly mapped into memory space and is therefore not directly addressable in the same way as the other types of memory. Read and Write operations to the EEPROM are carried out in single byte operations using an address and a data register in Sector 0 and a single control register in Sector 1.

#### **EEPROM Registers**

Three registers control the overall operation of the internal EEPROM Data Memory. These are the address register, EEA, the data register, EED and a single control register, EEC. As both the EEA and EED registers are located in Sector 0, they can be directly accessed in the same was as any other Special Function Register. The EEC register however, being located in Sector 1, can be read from or written to indirectly using the MP1L/MP1H or MP2L/MP2H Memory Pointer and Indirect Addressing Register, IAR1/IAR2. Because the EEC control register is located at address 40H in Sector 1, the MP1L or MP2L Memory Pointer must first be set to the value 40H and the MP1H or MP2H Memory Pointer high byte set to the value, 01H, before any operations on the EEC register are executed.

| Register |      | Bit  |      |      |      |      |      |      |  |  |  |  |
|----------|------|------|------|------|------|------|------|------|--|--|--|--|
| Name     | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |  |  |  |  |
| EEA      | _    | _    | _    | EEA4 | EEA3 | EEA2 | EEA1 | EEA0 |  |  |  |  |
| EED      | EED7 | EED6 | EED5 | EED4 | EED3 | EED2 | EED1 | EED0 |  |  |  |  |
| EEC      | _    | _    | _    | _    | WREN | WR   | RDEN | RD   |  |  |  |  |

**EEPROM Register List** 

#### **EEA Register**

| Bit  | 7 | 6 | 5 | 4    | 3    | 2    | 1    | 0    |
|------|---|---|---|------|------|------|------|------|
| Name | _ | _ | _ | EEA4 | EEA3 | EEA2 | EEA1 | EEA0 |
| R/W  | _ | _ | _ | R/W  | R/W  | R/W  | R/W  | R/W  |
| POR  | _ | _ | _ | 0    | 0    | 0    | 0    | 0    |

Bit 7~5 Unimplemented, read as "0"

Bit 4~0 **EEA4~EEA0**: Data EEPROM address Data EEPROM address bit 4 ~ bit 0

Rev. 1.00 28 March 03, 2016



#### **EED Register**

| Bit  | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|------|------|------|------|------|------|------|------|------|
| Name | EED7 | EED6 | EED5 | EED4 | EED3 | EED2 | EED1 | EED0 |
| R/W  |
| POR  | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

Bit 7~0 **EED7~EED0**: Data EEPROM data Data EEPROM data bit 7 ~ bit 0

#### **EEC Register**

| Bit  | 7 | 6 | 5 | 4 | 3    | 2   | 1    | 0   |
|------|---|---|---|---|------|-----|------|-----|
| Name | _ | _ | _ | _ | WREN | WR  | RDEN | RD  |
| R/W  | _ | _ | _ | _ | R/W  | R/W | R/W  | R/W |
| POR  | _ | _ | _ | _ | 0    | 0   | 0    | 0   |

Bit 7~4 Unimplemented, read as "0"

Bit 3 WREN: Data EEPROM Write Enable

0: Disable 1: Enable

This is the Data EEPROM Write Enable Bit which must be set high before Data EEPROM write operations are carried out. Clearing this bit to zero will inhibit Data EEPROM write operations.

Bit 2 WR: EEPROM Write Control

0: Write cycle has finished1: Activate a write cycle

This is the Data EEPROM Write Control Bit and when set high by the application program will activate a write cycle. This bit will be automatically reset to zero by the hardware after the write cycle has finished. Setting this bit high will have no effect if the WREN has not first been set high.

Bit 1 RDEN: Data EEPROM Read Enable

0: Disable 1: Enable

This is the Data EEPROM Read Enable Bit which must be set high before Data EEPROM read operations are carried out. Clearing this bit to zero will inhibit Data EEPROM read operations.

Bit 0 **RD**: EEPROM Read Control

0: Read cycle has finished1: Activate a read cycle

This is the Data EEPROM Read Control Bit and when set high by the application program will activate a read cycle. This bit will be automatically reset to zero by the hardware after the read cycle has finished. Setting this bit high will have no effect if the RDEN has not first been set high.

Note: The WREN, WR, RDEN and RD cannot be set high at the same time in one instruction. The WR and RD cannot be set high at the same time.

Rev. 1.00 29 March 03, 2016



## Reading Data from the EEPROM

To read data from the EEPROM, the read enable bit, RDEN, in the EEC register must first be set high to enable the read function. The EEPROM address of the data to be read must then be placed in the EEA register. If the RD bit in the EEC register is now set high, a read cycle will be initiated. Setting the RD bit high will not initiate a read operation if the RDEN bit has not been set. When the read cycle terminates, the RD bit will be automatically cleared to zero, after which the data can be read from the EED register. The data will remain in the EED register until another read or write operation is executed. The application program can poll the RD bit to determine when the data is valid for reading.

### Writing Data to the EEPROM

The EEPROM address of the data to be written must first be placed in the EEA register and the data placed in the EED register. To write data to the EEPROM, the write enable bit, WREN, in the EEC register must first be set high to enable the write function. After this, the WR bit in the EEC register must be immediately set high to initiate a write cycle. These two instructions must be executed consecutively. The global interrupt bit EMI should also first be cleared before implementing any write operations, and then set again after the write cycle has started. Note that setting the WR bit high will not initiate a write cycle if the WREN bit has not been set. As the EEPROM write cycle is controlled using an internal timer whose operation is asynchronous to microcontroller system clock, a certain time will elapse before the data will have been written into the EEPROM. Detecting when the write cycle has finished can be implemented either by polling the WR bit in the EEC register or by using the EEPROM interrupt. When the write cycle terminates, the WR bit will be automatically cleared to zero by the microcontroller, informing the user that the data has been written to the EEPROM. The application program can therefore poll the WR bit to determine when the write cycle has ended.

### **Write Protection**

Protection against inadvertent write operation is provided in several ways. After the device is powered-on the Write Enable bit in the control register will be cleared preventing any write operations. Also at power-on the Memory Pointer high byte register, MP1H or MP2H, will be reset to zero, which means that Data Memory Sector 0 will be selected. As the EEPROM control register is located in Sector 1, this adds a further measure of protection against spurious write operations. During normal program operation, ensuring that the Write Enable bit in the control register is cleared will safeguard against incorrect write operations.

#### **EEPROM Interrupt**

The EEPROM write interrupt is generated when an EEPROM write cycle has ended. The EEPROM interrupt must first be enabled by setting the DEE bit in the relevant interrupt register. When an EEPROM write cycle ends, the DEF request flag will be set. If the global, EEPROM interrupts are enabled and the stack is not full, a jump to the associated EEPROM Interrupt vector will take place. When the interrupt is serviced, the EEPROM interrupt request flag, DEF, will be automatically reset and the EMI bit will be automatically cleared to disable other interrupts. More details can be obtained in the Interrupt section.

Rev. 1.00 30 March 03, 2016



## **Programming Considerations**

Care must be taken that data is not inadvertently written to the EEPROM. Protection can be enhanced by ensuring that the Write Enable bit is normally cleared to zero when not writing. Also the Memory Pointer high byte register, MP1H or MP2H, could be normally cleared to zero as this would inhibit access to Sector 1 where the EEPROM control register exist. Although certainly not necessary, consideration might be given in the application program to the checking of the validity of new write data by a simple read back process.

When writing data the WR bit must be set high immediately after the WREN bit has been set high, to ensure the write cycle executes correctly. The global interrupt bit EMI should also be cleared before a write cycle is executed and then re-enabled after the write cycle starts. Note that the device should not enter the IDLE or SLEEP mode until the EEPROM read or write operation is totally complete. Otherwise, the EEPROM read or write operation will fail.

#### **Programming Examples**

#### Reading data from the EEPROM - polling method

```
MOV A, EEPROM ADRES ; user defined address
MOV EEA, A
MOV A, 040H
                      ; setup memory pointer MP1L
MOV MP1L, A
                      ; MP1 points to EEC register
MOV A, 01H
                       ; setup memory pointer MP1H
MOV MP1H, A
SET IAR1.1
                      ; set RDEN bit, enable read operations
SET IAR1.0
                       ; start Read Cycle - set RD bit
BACK:
SZ TAR1.0
                       ; check for read cycle end
JMP BACK
CLR IAR1
                       ; disable EEPROM read/write
CLR MP1H
MOV A, EED
                       ; move read data to register
MOV READ DATA, A
```

#### Writing Data to the EEPROM - polling method

```
MOV A, EEPROM ADRES ; user defined address
MOV EEA, A
                     ; user defined data
MOV A, EEPROM DATA
MOV EED, A
MOV A, 040H
                      ; setup memory pointer MP1L
                      ; MP1 points to EEC register
MOV MP1L, A
MOV A, 01H
                       ; setup memory pointer MP1H
MOV MP1H, A
CLR EMI
SET IAR1.3
                       ; set WREN bit, enable write operations
SET IAR1.2
                       ; start Write Cycle - set WR bit - executed immediately
                       ; after set WREN bit
SET EMI
BACK:
SZ IAR1.2
                       ; check for write cycle end
JMP BACK
CLR IAR1
                       ; disable EEPROM read/write
CLR MP1H
```



# **Oscillators**

Various oscillator options offer the user a wide range of functions according to their various application requirements. The flexible features of the oscillator functions ensure that the best optimisation can be achieved in terms of speed and power saving. Oscillator selections and operation are selected through registers.

#### Oscillator Overview

In addition to being the source of the main system clock the oscillators also provide clock sources for the Watchdog Timer and Time Base Interrupts. Fully integrated internal oscillators, requiring no external components, are provided to form a wide range of both fast and slow system oscillators. The higher frequency oscillators provide higher performance but carry with it the disadvantage of higher power requirements, while the opposite is of course true for the lower frequency oscillators. With the capability of dynamically switching between fast and slow system clock, the device has the flexibility to optimize the performance/power ratio, a feature especially important in power sensitive portable applications.

| Туре                   | Name | Freq. |
|------------------------|------|-------|
| Internal High Speed RC | HIRC | 8MHz  |
| Internal Low Speed RC  | LIRC | 32kHz |

**Oscillator Types** 

#### System Clock Configurations

There are two methods of generating the system clock, one high speed oscillator and one low speed oscillator. The high speed oscillator is the internal 8MHz RC oscillator. The low speed oscillator is the internal 32kHz RC oscillator. Selecting whether the low or high speed oscillator is used as the system oscillator is implemented using the CKS2~CKS0 bits in the SCC register and as the system clock can be dynamically selected.

The frequency of the slow speed or high speed system clock is also determined using CKS2~CKS0 bits in the SCC register. Note that two oscillator selections must be made namely one high speed and one low speed system oscillators. It is not possible to choose a no-oscillator selection for either the high or low speed oscillator.



Rev. 1.00 32 March 03, 2016



#### Internal RC Oscillator - HIRC

The internal RC oscillator is a fully integrated system oscillator requiring no external components. The internal RC oscillator has a fixed frequency of 8MHz. Device trimming during the manufacturing process and the inclusion of internal frequency compensation circuits are used to ensure that the influence of the power supply voltage, temperature and process variations on the oscillation frequency are minimised. It requires no external pins for its operation.

#### Internal 32kHz Oscillator - LIRC

The internal 32kHz System Oscillator is the low frequency oscillator. It is a fully integrated RC oscillator with a typical frequency of 32kHz at 5V, requiring no external components for its implementation. Device trimming during the manufacturing process and the inclusion of internal frequency compensation circuits are used to ensure that the influence of the power supply voltage, temperature and process variations on the oscillation frequency are minimised.

# **Operating Modes and System Clocks**

Present day applications require that their microcontrollers have high performance but often still demand that they consume as little power as possible, conflicting requirements that are especially true in battery powered portable applications. The fast clocks required for high performance will by their nature increase current consumption and of course vice-versa, lower speed clocks reduce current consumption. As Holtek has provided this device with both high and low speed clock sources and the means to switch between them dynamically, the user can optimise the operation of their microcontroller to achieve the best performance/power ratio.

### **System Clocks**

The device has many different clock sources for both the CPU and peripheral function operation. By providing the user with a wide range of clock options using register programming, a clock system can be configured to obtain maximum application performance.

The main system clock, can come from either a high frequency  $f_H$  or low frequency  $f_{SUB}$  source, and is selected using the CKS2~CKS0 bits in the SCC register. The high speed system clock can be sourced from the HIRC oscillator. The low speed system clock source can be sourced from the LIRC oscillator. The other choice, which is a divided version of the high speed system oscillator has a range of  $f_H/2\sim f_H/64$ .

Rev. 1.00 33 March 03, 2016





**Device Clock Configurations** 

Note: When the system clock source  $f_{SYS}$  is switched to  $f_{SUB}$  from  $f_H$ , the high speed oscillator can be stopped to conserve the power or continue to oscillate to provide the clock source,  $f_H \sim f_H/64$ , for peripheral circuit to use, which is determined by configuring the corresponding high speed oscillator enable control bit.

# **System Operation Modes**

There are six different modes of operation for the microcontroller, each one with its own special characteristics and which can be chosen according to the specific performance and power requirements of the application. There are two modes allowing normal operation of the microcontroller, the NORMAL Mode and SLOW Mode. The remaining four modes, the SLEEP, DLE0, IDLE1 and IDLE2 Mode are used when the microcontroller CPU is switched off to conserve power.

| Operation | СРИ         |                         | Register Se | tting   | <b>f</b> sys                        | fн         | <b>f</b> sua | furc       |
|-----------|-------------|-------------------------|-------------|---------|-------------------------------------|------------|--------------|------------|
| Mode      | CPU         | FHIDEN FSIDEN CKS2~CKS0 |             | ISYS    | IH                                  | ISUB       | ILIRC        |            |
| NORMAL    | On          | Х                       | х           | 000~110 | f <sub>H</sub> ~ f <sub>H</sub> /64 | On         | On           | On         |
| SLOW      | On          | х                       | х           | 111     | f <sub>SUB</sub>                    | On/Off (1) | On           | On         |
| IDI E0    | IDLE0 Off   | 0                       | 1           | 000~110 | Off                                 | Off        | On           | On         |
| IDLEO     |             | 0                       | '           | 111     | On                                  | Oii        | OII          | OII        |
| IDLE1     | Off         | 1                       | 1           | XXX     | On                                  | On         | On           | On         |
| IDLE2     | IDLE2 Off 1 |                         | 1 0         | 000~110 | On                                  | On         | Off          | On         |
| IDLEZ     |             | '                       | 0           | 111     | Off                                 | Oll        |              |            |
| SLEEP     | Off         | 0                       | 0           | xxx     | Off                                 | Off        | Off          | On/Off (2) |

"x": Don't care

Note: 1. The  $f_H$  clock will be switched on or off by configuring the corresponding oscillator enable bit in the SLOW mode.

2. The  $f_{LIRC}$  clock can be switched on or off which is controlled by the WDT function being enabled or disabled in the SLEEP mode.

Rev. 1.00 34 March 03, 2016



#### **NORMAL Mode**

As the name suggests this is one of the main operating modes where the microcontroller has all of its functions operational and where the system clock is provided by the high speed oscillator. This mode operates allowing the microcontroller to operate normally with a clock source will come from the high speed oscillator HIRC. The high speed oscillator will however first be divided by a ratio ranging from 1 to 64, the actual ratio being selected by the CKS2~CKS0 bits in the SCC register. Although a high speed oscillator is used, running the microcontroller at a divided clock ratio reduces the operating current.

#### **SLOW Mode**

This is also a mode where the microcontroller operates normally although now with a slower speed clock source. The clock source used will be from  $f_{SUB}$ . The  $f_{SUB}$  clock is derived from the LIRC oscillator. Running the microcontroller in this mode allows it to run with much lower operating currents. In the SLOW mode, the  $f_H$  clock will be switched on or off by configuring the corresponding oscillator enable bit HIRCEN.

#### **SLEEP Mode**

The SLEEP Mode is entered when an HALT instruction is executed and when the FHIDEN and FSIDEN bit are low. In the SLEEP mode the CPU will be stopped. However the  $f_{LIRC}$  clock can still continue to operate if the WDT function is enabled, the  $f_{LIRC}$  clock will be stopped too, if the Watchdog Timer function is disabled.

#### **IDLE0 Mode**

The IDLE0 Mode is entered when an HALT instruction is executed and when the FHIDEN bit in the SCC register is low and the FSIDEN bit in the SCC register is high. In the IDLE0 Mode the CPU will be switched off but the low speed oscillator will be turned on to drive some peripheral functions.

#### **IDLE1 Mode**

The IDLE1 Mode is entered when an HALT instruction is executed and when the FHIDEN bit in the SCC register is high and the FSIDEN bit in the SCC register is high. In the IDLE1 Mode the CPU will be switched off but both the high and low speed oscillators will be turned on to provide a clock source to keep some peripheral functions operational.

#### **IDLE2 Mode**

The IDLE2 Mode is entered when an HALT instruction is executed and when the FHIDEN bit in the SCC register is high and the FSIDEN bit in the SCC register is low. In the IDLE2 Mode the CPU will be switched off but the high speed oscillator will be turned on to provide a clock source to keep some peripheral functions operational.

Rev. 1.00 35 March 03, 2016



## **Control Register**

The registers, SCC and HIRCC, are used to control the system clock and the corresponding oscillator configurations.

#### **SCC Register**

| Bit  | 7    | 6    | 5    | 4 | 3 | 2 | 1      | 0      |
|------|------|------|------|---|---|---|--------|--------|
| Name | CKS2 | CKS1 | CKS0 | _ | _ | _ | FHIDEN | FSIDEN |
| R/W  | R/W  | R/W  | R/W  | _ | _ | _ | R/W    | R/W    |
| POR  | 0    | 0    | 0    | _ | _ | _ | 0      | 0      |

Bit 7~5 CKS2~CKS0: System clock selection

 $\begin{array}{c} 000: \, f_H \\ 001: \, f_H/2 \\ 010: \, f_H/4 \\ 011: \, f_H/8 \\ 100: \, f_H/16 \\ 101: \, f_H/32 \\ 110: \, f_H/64 \\ 111: \, f_{SUB} \end{array}$ 

These three bits are used to select which clock is used as the system clock source. In addition to the system clock source directly derived from  $f_H$  or  $f_{SUB}$ , a divided version of the high speed system oscillator can also be chosen as the system clock source.

Bit 4~2 Unimplemented, read as "0"

Bit 1 FHIDEN: High frequency oscillator control when CPU is switched off

0: Disable 1: Enable

This bit is used to control whether the high speed oscillator is activated or stopped when the CPU is switched off by executing an "HALT" instruction.

Bit 0 FSIDEN: Low frequency oscillator control when CPU is switched off

0: Disable 1: Enable

This bit is used to control whether the low speed oscillator is activated or stopped when the CPU is switched off by executing an "HALT" instruction. The LIRC oscillator is controlled by this bit together with the WDT function enable control when the LIRC is selected to be the low speed oscillator clock source or the WDT function is enabled respectively. If this bit is cleared to 0 but the WDT function is enabled, the LIRC oscillator will also be enabled.

#### **HIRCC Register**

| Bit  | 7 | 6 | 5 | 4 | 3 | 2 | 1     | 0      |
|------|---|---|---|---|---|---|-------|--------|
| Name | _ | _ | _ | _ | _ | _ | HIRCF | HIRCEN |
| R/W  | _ | _ | _ | _ | _ | _ | R/W   | R/W    |
| POR  | _ | _ | _ | _ | _ | _ | 0     | 1      |

Bit 7~2 Unimplemented, read as "0"

Bit 1 HIRCF: HIRC oscillator stable flag

0: HIRC unstable 1: HIRC stable

This bit is used to indicate whether the HIRC oscillator is stable or not. When the HIRCEN bit is set to 1 to enable the HIRC oscillator, the HIRCF bit will first be cleared to 0 and then set to 1 after the HIRC oscillator is stable.

Bit 0 HIRCEN: HIRC oscillator enable control

0: Disable 1: Enable

Rev. 1.00 36 March 03, 2016



# **Operating Mode Switching**

The device can switch between operating modes dynamically allowing the user to select the best performance/power ratio for the present task in hand. In this way microcontroller operations that do not require high performance can be executed using slower clocks thus requiring less operating current and prolonging battery life in portable applications.

In simple terms, Mode Switching between the NORMAL Mode and SLOW Mode is executed using the CKS2~CKS0 bits in the SCC register while Mode Switching from the NORMAL/SLOW Modes to the SLEEP/IDLE Modes is executed via the HALT instruction. When a HALT instruction is executed, whether the device enters the IDLE Mode or the SLEEP Mode is determined by the condition of the FHIDEN and FSIDEN bits in the SCC register.





### **NORMAL Mode to SLOW Mode Switching**

When running in the NORMAL Mode, which uses the high speed system oscillator, and therefore consumes more power, the system clock can switch to run in the SLOW Mode by set the CKS2~CKS0 bits to "111" in the SCC register. This will then use the low speed system oscillator which will consume less power. Users may decide to do this for certain operations which do not require high performance and can subsequently reduce power consumption.

The SLOW Mode is sourced from the LIRC oscillator and therefore requires this oscillator to be stable before full mode switching occurs.



Rev. 1.00 38 March 03, 2016



### **SLOW Mode to NORMAL Mode Switching**

In SLOW mode the system clock is derived from  $f_{SUB}$ . When system clock is switched back to the NORMAL mode from  $f_{SUB}$ , the CKS2~CKS0 bits should be set to "000"~"110" and then the system clock will respectively be switched to  $f_{H}$ ~  $f_{H}$ /64.

However, if  $f_H$  is not used in SLOW mode and thus switched off, it will take some time to reoscillate and stabilise when switching to the NORMAL mode from the SLOW Mode. This is monitored using the HIRCF bit in the HIRCC register. The time duration required for the high speed system oscillator stabilization is specified in the A.C. characteristics.



### **Entering the SLEEP Mode**

There is only one way for the device to enter the SLEEP Mode and that is to execute the "HALT" instruction in the application program with both the FHIDEN and FSIDEN bit in SCC register equal to "0". In this mode all the clocks and functions will be switched off except the WDT function. When this instruction is executed under the conditions described above, the following will occur:

- The system clock will be stopped and the application program will stop at the "HALT" instruction.
- The Data Memory contents and registers will maintain their present condition.
- The I/O ports will maintain their present conditions.
- In the status register, the Power Down flag PDF will be set, and WDT timeout flag TO will be cleared.
- The WDT will be cleared and resume counting if the WDT function is enabled. If the WDT function is disabled, the WDT will be cleared and stopped.

Rev. 1.00 39 March 03, 2016



#### **Entering the IDLE0 Mode**

There is only one way for the device to enter the IDLEO Mode and that is to execute the "HALT" instruction in the application program with the FHIDEN bit in SCC register equal to "0" and the FSIDEN bit in SCC register equal to "1". When this instruction is executed under the conditions described above, the following will occur:

- The  $f_H$  clock will be stopped and the application program will stop at the "HALT" instruction, but the  $f_{SUB}$  clock will be on.
- The Data Memory contents and registers will maintain their present condition.
- The I/O ports will maintain their present conditions.
- In the status register, the Power Down flag PDF will be set, and WDT timeout flag TO will be cleared.
- The WDT will be cleared and resume counting if the WDT function is enabled. If the WDT function is disabled, the WDT will be cleared and stopped.

## **Entering the IDLE1 Mode**

There is only one way for the device to enter the IDLEO Mode and that is to execute the "HALT" instruction in the application program with both the FHIDEN and FSIDEN bits in the SCC register equal to "1". When this instruction is executed under the conditions described above, the following will occur:

- The f<sub>H</sub> and f<sub>SUB</sub> clocks will be on and the application program will stop at the "HALT" instruction.
- The Data Memory contents and registers will maintain their present condition.
- The I/O ports will maintain their present conditions.
- In the status register, the Power Down flag PDF will be set, and WDT timeout flag TO will be cleared.
- The WDT will be cleared and resume counting if the WDT function is enabled. If the WDT function is disabled, the WDT will be cleared and stopped.

### **Entering the IDLE2 Mode**

There is only one way for the device to enter the IDLE2 Mode and that is to execute the "HALT" instruction in the application program with the FHIDEN bit in the SCC register equal to "1" and the FSIDEN bit in the SCC register equal to "0". When this instruction is executed under the conditions described above, the following will occur:

- The f<sub>H</sub> clock will be on but the f<sub>SUB</sub> clock will be off and the application program will stop at the
  "HALT" instruction.
- The Data Memory contents and registers will maintain their present condition.
- The I/O ports will maintain their present conditions.
- In the status register, the Power Down flag PDF will be set, and WDT timeout flag TO will be cleared.
- The WDT will be cleared and resume counting if the WDT function is enabled. If the WDT function is disabled, the WDT will be cleared and stopped.

Rev. 1.00 40 March 03, 2016



## **Standby Current Considerations**

As the main reason for entering the SLEEP or IDLE Mode is to keep the current consumption of the device to as low a value as possible, perhaps only in the order of several micro-amps except in the IDLE1 and IDLE2 Mode, there are other considerations which must also be taken into account by the circuit designer if the power consumption is to be minimised. Special attention must be made to the I/O pins on the device. All high-impedance input pins must be connected to either a fixed high or low level as any floating input pins could create internal oscillations and result in increased current consumption. This also applies to the device which has different package types, as there may be unbonded pins. These must either be setup as outputs or if setup as inputs must have pull-high resistors connected.

Care must also be taken with the loads, which are connected to I/O pins, which are setup as outputs. These should be placed in a condition in which minimum current is drawn or connected only to external circuits that do not draw current, such as other CMOS inputs. Also note that additional standby current will also be required if the LIRC oscillator has enabled.

In the IDLE1 and IDLE2 Mode the high speed oscillator is on, if the peripheral function clock source is derived from the high speed oscillator, the additional standby current will also be perhaps in the order of several hundred micro-amps.

#### Wake-up

To minimise power consumption the device can enter the SLEEP or any IDLE Mode, where the CPU will be switched off. However, when the device is woken up again, it will take a considerable time for the original system oscillator to restart, stabilise and allow normal operation to resume.

After the system enters the SLEEP or IDLE Mode, it can be woken up from one of various sources listed as follows:

- · An external falling edge on Port A
- · A system interrupt
- · A WDT overflow

When the device executes the "HALT" instruction, the PDF flag will be set to 1. The PDF flag will be cleared to 0 if the device experiences a system power-up or executes the clear Watchdog Timer instruction. If the system is woken up by a WDT overflow, a Watchdog Timer reset will be initiated and the TO flag will be set to 1. The TO flag is set if a WDT time-out occurs and causes a wake-up that only resets the Program Counter and Stack Pointer, other flags remain in their original status.

Each pin on Port A can be setup using the PAWU register to permit a negative transition on the pin to wake-up the system. When a Port A pin wake-up occurs, the program will resume execution at the instruction following the "HALT" instruction. If the system is woken up by an interrupt, then two possible situations may occur. The first is where the related interrupt is disabled or the interrupt is enabled but the stack is full, in which case the program will resume execution at the instruction following the "HALT" instruction. In this situation, the interrupt which woke-up the device will not be immediately serviced, but will rather be serviced later when the related interrupt is finally enabled or when a stack level becomes free. The other situation is where the related interrupt is enabled and the stack is not full, in which case the regular interrupt response takes place. If an interrupt request flag is set high before entering the SLEEP or IDLE Mode, the wake-up function of the related interrupt will be disabled.

Rev. 1.00 41 March 03, 2016



# **Watchdog Timer**

The Watchdog Timer is provided to prevent program malfunctions or sequences from jumping to unknown locations, due to certain uncontrollable external events such as electrical noise.

# **Watchdog Timer Clock Source**

The Watchdog Timer clock source is provided by the internal clock,  $f_{LIRC}$ , which is in turn supplied by the LIRC oscillator. The Watchdog Timer source clock is then subdivided by a ratio of  $2^8$  to  $2^{18}$  to give longer timeouts, the actual value being chosen using the WS2~WS0 bits in the WDTC register. The LIRC internal oscillator has an approximate frequency of 32kHz and this specified internal clock period can vary with  $V_{DD}$ , temperature and process variations.

# **Watchdog Timer Control Register**

A single register, WDTC, controls the required timeout period as well as the enable/disable and reset MCU operation.

## **WDTC Register**

| Bit  | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|------|-----|-----|-----|-----|-----|-----|-----|-----|
| Name | WE4 | WE3 | WE2 | WE1 | WE0 | WS2 | WS1 | WS0 |
| R/W  | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| POR  | 0   | 1   | 0   | 1   | 0   | 0   | 1   | 1   |

Bit 7~3 **WE4~WE0**: WDT function software control

10101: Disable 01010: Enable Others: Reset MCU

When these bits are changed by the environmental noise or software setting to reset the microcontroller, the reset operation will be activated after  $2\sim3~f_{LIRC}$  clock cycles and the WRF bit in the RSTFC register will be set high.

Bit 2~0 WS2~WS0: WDT time-out period selection

000: 28/f<sub>LIRC</sub> 001: 2<sup>10</sup>/f<sub>LIRC</sub> 010: 2<sup>12</sup>/f<sub>LIRC</sub> 011: 2<sup>14</sup>/f<sub>LIRC</sub> 110: 2<sup>15</sup>/f<sub>LIRC</sub> 101: 2<sup>16</sup>/f<sub>LIRC</sub> 110: 2<sup>17</sup>/f<sub>LIRC</sub>

These three bits determine the division ratio of the watchdog timer source clock, which in turn determines the time-out period.

Rev. 1.00 42 March 03, 2016



### **RSTFC Register**

| Bit  | 7 | 6 | 5 | 4 | 3 | 2    | 1   | 0   |
|------|---|---|---|---|---|------|-----|-----|
| Name | _ | _ | _ | _ | _ | LVRF | LRF | WRF |
| R/W  | _ | _ | _ | _ | _ | R/W  | R/W | R/W |
| POR  | _ | _ | _ | _ | _ | Х    | 0   | 0   |

"x" unknown

Bit 7~3 Unimplemented, read as "0"

LVRF: LVR function reset flag

Described elsewhere.

Bit 1 LRF: LVR Control register software reset flag

Described elsewhere.

Bit 0 WRF: WDT Control register software reset flag

0: Not occur 1: Occurred

This bit is set high by the WDT Control register software reset and cleared by the application program. Note that this bit can only be cleared to zero by the application

program.

## **Watchdog Timer Operation**

The Watchdog Timer operates by providing a device reset when its timer overflows. This means that in the application program and during normal operation the user has to strategically clear the Watchdog Timer before it overflows to prevent the Watchdog Timer from executing a reset. This is done using the clear watchdog instructions. If the program malfunctions for whatever reason, jumps to an unknown location, or enters an endless loop, these clear instructions will not be executed in the correct manner, in which case the Watchdog Timer will overflow and reset the device. There are five bits, WE4~WE0, in the WDTC register to offer the enable/disable control and reset control of the Watchdog Timer. The WDT function will be disabled when the WE4~WE0 bits are set to a value of 10101B while the WDT function will be enabled if the WE4~WE0 bits are equal to 01010B. If the WE4~WE0 bits are set to any other values, other than 01010B and 10101B, it will reset the device after 2~3 f<sub>LIRC</sub> clock cycles. After power on these bits will have a value of 01010B.

| WE4 ~ WE0 Bits   | WDT Function |
|------------------|--------------|
| 10101B           | Disable      |
| 01010B           | Enable       |
| Any other values | Reset MCU    |

## Watchdog Timer Enable/Disable Control

Under normal program operation, a Watchdog Timer time-out will initialise a device reset and set the status bit TO. However, if the system is in the SLEEP or IDLE Mode, when a Watchdog Timer time-out occurs, the TO bit in the status register will be set and only the Program Counter and Stack Pointer will be reset. Three methods can be adopted to clear the contents of the Watchdog Timer. The first is a WDT reset, which means a certain value except 01010B and 10101B written into the WE4~WE0 bit filed, the second is using the Watchdog Timer software clear instruction and the third is via a HALT instruction.

There is only one method of using software instruction to clear the Watchdog Timer. That is to use the single "CLR WDT" instruction to clear the WDT.

Rev. 1.00 43 March 03, 2016



The maximum time out period is when the 2<sup>18</sup> division ratio is selected. As an example, with a 32kHz LIRC oscillator as its source clock, this will give a maximum watchdog period of around 8 second for the 2<sup>18</sup> division ratio, and a minimum timeout of 7.8ms for the 2<sup>8</sup> division ration.



## Reset and Initialisation

A reset function is a fundamental part of any microcontroller ensuring that the device can be set to some predetermined condition irrespective of outside parameters. The most important reset condition is after power is first applied to the microcontroller. In this case, internal circuitry will ensure that the microcontroller, after a short delay, will be in a well-defined state and ready to execute the first program instruction. After this power-on reset, certain important internal registers will be set to defined states before the program commences. One of these registers is the Program Counter, which will be reset to zero forcing the microcontroller to begin program execution from the lowest Program Memory address.

Another type of reset is when the Watchdog Timer overflows and resets. All types of reset operations result in different register conditions being setup. Another reset exists in the form of a Low Voltage Reset, LVR, where a full reset, is implemented in situations where the power supply voltage falls below a certain threshold.

## **Reset Functions**

There are several ways in which a microcontroller reset can occur, through events occurring internally.

#### **Power-on Reset**

The most fundamental and unavoidable reset is the one that occurs after power is first applied to the microcontroller. As well as ensuring that the Program Memory begins execution from the first memory address, a power-on reset also ensures that certain other registers are preset to known conditions. All the I/O port and port control registers will power up in a high condition ensuring that all I/O ports will be first set to inputs.



Note:  $t_{RSTD}$  is power-on delay, typical time=50ms **Power-On Reset Timing Chart** 

Rev. 1.00 44 March 03, 2016



### Low Voltage Reset - LVR

The microcontroller contains a low voltage reset circuit in order to monitor the supply voltage of the device. The LVR function is always enabled with a specific LVR voltage  $V_{LVR}$ . If the supply voltage of the device drops to within a range of  $0.9V \sim V_{LVR}$  such as might occur when changing the battery, the LVR will automatically reset the device internally and the LVRF bit in the RSTFC register will also be set high. For a valid LVR signal, a low supply voltage, i.e., a voltage in the range between  $0.9V \sim V_{LVR}$  must exist for a time greater than that specified by  $t_{LVR}$  in the LVD/LVR characteristics. If the low supply voltage state does not exceed this value, the LVR will ignore the low supply voltage and will not perform a reset function. The actual  $V_{LVR}$  value can be selected by the LVS7~LVS0 bits in the LVRC register. If the LVS7~LVS0 bits are changed to some certain values by the environmental noise or software setting, the LVR will reset the device after  $2\sim3~f_{LIRC}$  clock cycles. When this happens, the LRF bit in the RSTFC register will be set high. After power on the register will have the value of 01010101B. Note that the LVR function will be automatically disabled when the device enters the power down mode.



Note: t<sub>RSTD</sub> is power-on delay, typical time=50ms

#### Low Voltage Reset Timing Chart

## LVRC Register

| Bit  | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|------|------|------|------|------|------|------|------|------|
| Name | LVS7 | LVS6 | LVS5 | LVS4 | LVS3 | LVS2 | LVS1 | LVS0 |
| R/W  |
| POR  | 0    | 1    | 0    | 1    | 0    | 1    | 0    | 1    |

Bit 7~0 LVS7~LVS0: LVR voltage select

01010101: 2.1V 00110011: 2.55V 10011001: 3.15V 10101010: 3.8V

Other values: MCU reset (register is reset to POR value).

When an actual low voltage condition occurs, as specified by one of the four defined LVR voltage values above, an MCU reset will be generated. The reset operation will be activated after the low voltage condition keeps more than a  $t_{\rm LVR}$  time. In this situation the register contents will remain the same after such a reset occurs.

Any register value, other than the four defined LVR values above, will also result in the generation of an MCU reset. The reset operation will be activated after  $2{\sim}3~f_{LIRC}$  clock cycles. However in this situation the register contents will be reset to the POR value.

## RSTFC Register

| Bit  | 7 | 6 | 5 | 4 | 3 | 2    | 1   | 0   |
|------|---|---|---|---|---|------|-----|-----|
| Name | _ | _ | _ | _ | _ | LVRF | LRF | WRF |
| R/W  | _ | _ | _ | _ | _ | R/W  | R/W | R/W |
| POR  | _ | _ | _ | _ | _ | Х    | 0   | 0   |

"x" unknown

Bit 7~3 Unimplemented, read as "0"

Bit 2 LVRF: LVR function reset flag

0: Not occur
1: Occurred

This bit is set high when a specific Low Voltage Reset situation condition occurs. This bit can only be cleared to zero by the application program.

Rev. 1.00 45 March 03, 2016



Bit 1 LRF: LVR Control register software reset flag

0: Not occur 1: Occurred

This bit is set high if the LVRC register contains any non-defined LVR voltage register values. This in effect acts like a software-reset function. This bit can only be cleared to

zero by the application program.

Bit 0 WRF: WDT Control register software reset flag

Described elsewhere.

## **Watchdog Time-out Reset during Normal Operation**

The Watchdog time-out Reset during normal operation is the same as LVR reset except that the Watchdog time-out flag TO will be set high.



Note: t<sub>RSTD</sub> is power-on delay, typical time=16.7ms

WDT Time-out Reset during Normal Operation Timing Chart

### Watchdog Time-out Reset during SLEEP or IDLE Mode

The Watchdog time-out Reset during SLEEP or IDLE Mode is a little different from other kinds of reset. Most of the conditions remain unchanged except that the Program Counter and the Stack Pointer will be cleared to zero and the TO flag will be set high. Refer to the A.C. Characteristics for  $t_{\text{SST}}$  details.



WDT Time-out Reset during Sleep or IDLE Mode Timing Chart

## **Reset Initial Conditions**

The different types of reset described affect the reset flags in different ways. These flags, known as PDF and TO are located in the status register and are controlled by various microcontroller operations, such as the SLEEP or IDLE Mode function or Watchdog Timer. The reset flags are shown in the table:

| то | PDF | Reset Conditions                                        |
|----|-----|---------------------------------------------------------|
| 0  | 0   | Power-on reset                                          |
| u  | u   | LVR reset during Normal or SLOW Mode operation          |
| 1  | u   | WDT time-out reset during Normal or SLOW Mode operation |
| 1  | 1   | WDT time-out reset during IDLE or SLEEP Mode operation  |

Note: "u" stands for unchanged

The following table indicates the way in which the various components of the microcontroller are affected after a power-on reset occurs.

| Item               | Condition after Reset                            |
|--------------------|--------------------------------------------------|
| Program Counter    | Reset to zero                                    |
| Interrupts         | All interrupts will be disabled                  |
| WDT                | Clear after reset, WDT begins counting           |
| Timer Modules      | Timer Modules will be turned off                 |
| Input/Output Ports | I/O ports will be setup as inputs                |
| Stack Pointer      | Stack Pointer will point to the top of the stack |

Rev. 1.00 46 March 03, 2016



The different kinds of resets all affect the internal registers of the microcontroller in different ways. To ensure reliable continuation of normal program execution after a reset occurs, it is important to know what condition the microcontroller is in after a particular reset occurs. The following table describes how each type of reset affects each of the microcontroller internal registers.

| Register        | Power On Reset | WDT Time-out       | WDT Time-out |
|-----------------|----------------|--------------------|--------------|
|                 | 0000 0000      | (Normal Operation) | (HALT)       |
| IAR0            | 0000 0000      | 0000 0000          |              |
| MP0             | 0000 0000      | 0000 0000          |              |
| IAR1            | 0000 0000      | 0000 0000          |              |
| MP1L            | 0000 0000      | 0000 0000          | uuuu uuuu    |
| MP1H            | 0000 0000      | 0000 0000          | uuuu uuuu    |
| ACC             | XXXX XXXX      | uuuu uuuu          | uuuu uuuu    |
| PCL             | 0000 0000      | 0000 0000          | 0000 0000    |
| TBLP            | XXXX XXXX      | uuuu uuuu          | uuuu uuuu    |
| TBLH            | XXXX XXXX      | uuuu uuuu          | uuuu uuuu    |
| TBHP            | X X X          | uuu                | u u u        |
| STATUS          | xx00 xxxx      | xx1u uuuu          | uu11 uuuu    |
| IAR2            | 0000 0000      | 0000 0000          | uuuu uuuu    |
| MP2L            | 0000 0000      | 0000 0000          | uuuu uuuu    |
| MP2H            | 0000 0000      | 0000 0000          | uuuu uuuu    |
| RSTFC           | x 0 0          | u u u              | u u u        |
| PB              | 1111           | 1111               | uuuu         |
| PBC             | 1111           | 1111               | uuuu         |
| PBPU            | 0000           | 0000               | uuuu         |
| PBS0            | 0000 0000      | 0000 0000          | uuuu uuuu    |
| PA              | 1111 1111      | 1111 1111          | uuuu uuuu    |
| PAC             | 1111 1111      | 1111 1111          | uuuu uuuu    |
| PAPU            | 0000 0000      | 0000 0000          | uuuu uuuu    |
| PAWU            | 0000 0000      | 0000 0000          | uuuu uuuu    |
| PAS0            | 0000 0000      | 0000 0000          | uuuu uuuu    |
| PAS1            | 0000 0000      | 0000 0000          | uuuu uuuu    |
| SCC             | 00000          | 00000              | u u u u u    |
| HIRCC           | 0 1            | 0 1                | u u          |
| SADOL (ADRFS=0) | X X X X        | X X X X            | x x x x      |
| SADOL (ADRFS=1) | xxxx xxxx      | XXXX XXXX          | xxxx xxxx    |
| SADOH (ADRFS=0) | xxxx xxxx      | XXXX XXXX          | uuuu uuuu    |
| SADOH (ADRFS=1) | X X X X        | X X X X            | u u u u      |
| SADC0           | 0000 0000      | 0000 0000          | uuuu uuuu    |
| SADC1           | 0000 0000      | 0000 0000          | uuuu uuuu    |
| SLEDC           | 00 0000        | 00 0000            | uu uuuu      |
| INTEG           | 0000           | 0000               | uuuu         |
| LVRC            | 0101 0101      | 0101 0101          | uuuu uuuu    |
| LVDC            | 00 0000        | 00 0000            | uu uuuu      |
| OCPC0           | 00000          | 00000              | uuuuu        |
| OCPC1           | 00 0000        | 00 0000            | uu uuuu      |
| OCPDA           | 0000 0000      | 0000 0000          | uuuu uuuu    |
| OCPOCAL         | 0010 0000      | 0010 0000          | uuuu uuuu    |
| OCPCCAL         | 0001 0000      | 0001 0000          | uuuu uuuu    |
| IICC0           | 000-           | 000-               | uuu-         |



| Register | Power On Reset | WDT Time-out<br>(Normal Operation) | WDT Time-out<br>(HALT) |
|----------|----------------|------------------------------------|------------------------|
| IICC1    | 1000 0001      | 1000 0001                          | uuuu uuuu              |
| IICD     | XXXX XXXX      | xxxx xxxx                          | uuuu uuuu              |
| IICA     | 0000 000-      | 0000 000-                          | uuuu uuu-              |
| IICTOC   | 0000 0000      | 0000 0000                          | uuuu uuuu              |
| INTC0    | -000 0000      | -000 0000                          | -uuu uuuu              |
| INTC1    | 0000 0000      | 0000 0000                          | uuuu uuuu              |
| INTC2    | 0000 0000      | 0000 0000                          | uuuu uuuu              |
| MFI0     | 0000           | 0000                               | uuuu                   |
| MFI1     | 0000           | 0000                               | uuuu                   |
| PSCR     | 0 0            | 0 0                                | u u                    |
| TB0C     | 0000           | 0000                               | uuuu                   |
| TB1C     | 0000           | 0000                               | u u u u                |
| WDTC     | 0101 0011      | 0101 0011                          | uuuu uuuu              |
| PTM0C0   | 0000 0         | 0000 0                             | uuuu u                 |
| PTM0C1   | 0000 0000      | 0000 0000                          | uuuu uuuu              |
| PTM0DL   | 0000 0000      | 0000 0000                          | uuuu uuuu              |
| PTM0DH   | 0 0            | 0 0                                | u u                    |
| PTM0AL   | 0000 0000      | 0000 0000                          | uuuu uuuu              |
| PTM0AH   | 00             | 0 0                                | u u                    |
| PTM0RPL  | 0000 0000      | 0000 0000                          | uuuu uuuu              |
| PTM0RPH  | 0 0            | 0 0                                | u u                    |
| PTM1C0   | 0000 0         | 0000 0                             | uuuu u                 |
| PTM1C1   | 0000 0000      | 0000 0000                          | uuuu uuuu              |
| EEA      | 0 0000         | 0 0000                             | u uuuu                 |
| EED      | 0000 0000      | 0000 0000                          | uuuu uuuu              |
| PTM1DL   | 0000 0000      | 0000 0000                          | uuuu uuuu              |
| PTM1DH   | 0 0            | 0 0                                | u u                    |
| PTM1AL   | 0000 0000      | 0000 0000                          | uuuu uuuu              |
| PTM1AH   | 00             | 0 0                                | u u                    |
| PTM1RPL  | 0000 0000      | 0000 0000                          | uuuu uuuu              |
| PTM1RPH  | 00             | 0 0                                | u u                    |
| HVOC     | 0000           | 0000                               | uuuu                   |
| HVOPC    | 0000           | 0000                               | uuuu                   |
| EEC      | 0000           | 0000                               | uuuu                   |

Note: "u" stands for unchanged "x" stands for unknown "-" stands for unimplemented

Rev. 1.00 48 March 03, 2016



# **Input/Output Ports**

Holtek microcontrollers offer considerable flexibility on their I/O ports. With the input or output designation of every pin fully under user program control, pull-high selections for all ports and wake-up selections on certain pins, the user is provided with an I/O structure to meet the needs of a wide range of application possibilities.

The device provides bidirectional input/output lines labeled with port names PA~PB. These I/O ports are mapped to the RAM Data Memory with specific addresses as shown in the Special Purpose Data Memory table. All of these I/O ports can be used for input and output operations. For input operation, these ports are non-latching, which means the inputs must be ready at the T2 rising edge of instruction "MOV A, [m]", where m denotes the port address. For output operation, all the data is latched and remains unchanged until the output latch is rewritten.

| Register | Bit   |       |       |       |       |       |       |       |  |  |  |
|----------|-------|-------|-------|-------|-------|-------|-------|-------|--|--|--|
| Name     | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |  |  |  |
| PAWU     | PAWU7 | PAWU6 | PAWU5 | PAWU4 | PAWU3 | PAWU2 | PAWU1 | PAWU0 |  |  |  |
| PAPU     | PAPU7 | PAPU4 | PAPU5 | PAPU4 | PAPU3 | PAPU2 | PAPU1 | PAPU0 |  |  |  |
| PA       | PA7   | PA6   | PA5   | PA4   | PA3   | PA2   | PA1   | PA0   |  |  |  |
| PAC      | PAC7  | PAC5  | PAC5  | PAC4  | PAC3  | PAC2  | PAC1  | PAC0  |  |  |  |
| PBPU     | _     | _     | _     | _     | PBPU3 | PBPU2 | PBPU1 | PBPU0 |  |  |  |
| PB       | _     | _     | _     | _     | PB3   | PB2   | PB1   | PB0   |  |  |  |
| PBC      | _     | _     | _     | _     | PBC3  | PBC2  | PBC1  | PBC0  |  |  |  |

I/O Register List

## **Pull-high Resistors**

Many product applications require pull-high resistors for their switch inputs usually requiring the use of an external resistor. To eliminate the need for these external resistors, all I/O pins, when configured as an input have the capability of being connected to an internal pull-high resistor. These pull-high resistors are selected using registers PAPU~PBPU, and are implemented using weak PMOS transistors.

Note that the pull-high resistor can be controlled by the relevant pull-high control register only when the pin-shared functional pin is selected as a digital input or NMOS output. Otherwise, the pull-high resistors cannot be enabled.

# **PAPU** Register

| Bit  | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|------|-------|-------|-------|-------|-------|-------|-------|-------|
| Name | PAPU7 | PAPU4 | PAPU5 | PAPU4 | PAPU3 | PAPU2 | PAPU1 | PAPU0 |
| R/W  | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   |
| POR  | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

Bit 7~0 **PAPU7~PAPU0**: Port A bit 7 ~ bit 0 Pull-high Control

0: Disable 1: Enable



#### **PBPU Register**

| Bit  | 7 | 6 | 5 | 4 | 3     | 2     | 1     | 0     |
|------|---|---|---|---|-------|-------|-------|-------|
| Name | _ | _ | _ | _ | PBPU3 | PBPU2 | PBPU1 | PBPU0 |
| R/W  | _ | _ | _ | _ | R/W   | R/W   | R/W   | R/W   |
| POR  | _ | _ | _ | _ | 0     | 0     | 0     | 0     |

Bit 7~4 Unimplemented, read as "0"

Bit 3~0 **PBPU3~PBPU0**: Port B bit 3 ~ bit 0 Pull-high Control

0: Disable 1: Enable

# Port A Wake-up

The HALT instruction forces the microcontroller into the SLEEP or IDLE Mode which preserves power, a feature that is important for battery and other low-power applications. Various methods exist to wake-up the microcontroller, one of which is to change the logic condition on one of the Port A pins from high to low. This function is especially suitable for applications that can be woken up via external switches. Each pin on Port A can be selected individually to have this wake-up feature using the PAWU register.

Note that the wake-up function can be controlled by the wake-up control registers only when the pin-shared functional pin is selected as general purpose input/output and the MCU enters the Power down mode.

#### **PAWU Register**

| Bit  | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|------|-------|-------|-------|-------|-------|-------|-------|-------|
| Name | PAWU7 | PAWU6 | PAWU5 | PAWU4 | PAWU3 | PAWU2 | PAWU1 | PAWU0 |
| R/W  | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   |
| POR  | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

Bit 7~0 **PAWU7~PAWU0**: Port A bit 7~bit 0 Wake-up Control

0: Disable 1: Enable

## I/O Port Control Registers

Each I/O port has its own control register known as PAC~PBC, to control the input/output configuration. With this control register, each CMOS output or input can be reconfigured dynamically under software control. Each pin of the I/O ports is directly mapped to a bit in its associated port control register. For the I/O pin to function as an input, the corresponding bit of the control register must be written as a "1". This will then allow the logic state of the input pin to be directly read by instructions. When the corresponding bit of the control register is written as a "0", the I/O pin will be setup as a CMOS output. If the pin is currently setup as an output, instructions can still be used to read the output register. However, it should be noted that the program will in fact only read the status of the output data latch and not the actual logic status of the output pin.

#### **PAC Register**

| Bit  | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|------|------|------|------|------|------|------|------|------|
| Name | PAC7 | PAC5 | PAC5 | PAC4 | PAC3 | PAC2 | PAC1 | PAC0 |
| R/W  |
| POR  | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    |

Bit 7~0 **PAC7~PA0**: Port A bit 7 ~ bit 0 Input/Output Control

0: Output 1: Input

Rev. 1.00 50 March 03, 2016



### **PBC Register**

| Bit  | 7 | 6 | 5 | 4 | 3    | 2    | 1    | 0    |
|------|---|---|---|---|------|------|------|------|
| Name | _ | _ | _ | _ | PBC3 | PBC2 | PBC1 | PBC0 |
| R/W  | _ | _ | _ | _ | R/W  | R/W  | R/W  | R/W  |
| POR  | _ | _ | _ | _ | 1    | 1    | 1    | 1    |

Bit 7~4 Unimplemented, read as "0"

Bit 3~0 **PBC3~PBC0**: Port B bit 3 ~ bit 0 Input/Output Control

0: Output 1: Input

# I/O Port Source Current Control

The device supports different source current driving capability for each I/O port. With the corresponding selection register, SLEDC, each I/O port can support four levels of the source current driving capability. Users should refer to the D.C. characteristics section to select the desired source current for different applications.

# **SLEDC Register**

| Bit  | 7 | 6 | 5      | 4      | 3      | 2      | 1      | 0      |
|------|---|---|--------|--------|--------|--------|--------|--------|
| Name | _ | _ | SLEDC5 | SLEDC4 | SLEDC3 | SLEDC2 | SLEDC1 | SLEDC0 |
| R/W  | _ | _ | R/W    | R/W    | R/W    | R/W    | R/W    | R/W    |
| POR  | _ | _ | 0      | 0      | 0      | 0      | 0      | 0      |

Bit 7~6 Unimplemented, read as "0"

Bit 5~4 SLEDC5~SLEDC4: PB3~PB0 source current selection

00: Source current=Level 0 (min.)

01: Source current=Level 1

10: Source current=Level 2

11: Source current=Level 3 (max.)

Bit 3~2 **SLEDC3~SLEDC2**: PA7~PA4 source current selection

00: Source current=Level 0 (min.)

01: Source current=Level 1

10: Source current=Level 2

11: Source current=Level 3 (max.)

Bit 1~0 **SLEDC1~SLEDC0**: PA3~PA0 source current selection

00: Source current=Level 0 (min.)

01: Source current=Level 1

10: Source current=Level 2

11: Source current=Level 3 (max.)

Note: Users should refer to the D.C. Characteristics section to obtain the exact value for different applications.



## **Pin-shared Functions**

The flexibility of the microcontroller range is greatly enhanced by the use of pins that have more than one function. Limited numbers of pins can force serious design constraints on designers but by supplying pins with multi-functions, many of these difficulties can be overcome. For these pins, the desired function of the multi-function I/O pins is selected by a series of registers via the application program control.

## **Pin-shared Function Selection Registers**

The limited number of supplied pins in a package can impose restrictions on the amount of functions a certain device can contain. However by allowing the same pins to share several different functions and providing a means of function selection, a wide range of different functions can be incorporated into even relatively small package sizes. The device includes Port "x" output function selection register "n", labeled as PxSn, which can select the desired functions of the multi-function pin-shared pins.

The most important point to note is to make sure that the desired pin-shared function is properly selected and also deselected. To select the desired pin-shared function, the pin-shared function should first be correctly selected using the corresponding pin-shared control register. After that the corresponding peripheral functional setting should be configured and then the peripheral function can be enabled. To correctly deselect the pin-shared function, the peripheral function should first be disabled and then the corresponding pin-shared function control register can be modified to select other pin-shared functions.

| Register |       | Bit   |       |       |       |       |       |       |  |  |  |  |
|----------|-------|-------|-------|-------|-------|-------|-------|-------|--|--|--|--|
| Name     | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |  |  |  |  |
| PAS0     | PAS07 | PAS06 | PAS05 | PAS04 | PAS03 | PAS02 | PAS01 | PAS00 |  |  |  |  |
| PAS1     | PAS17 | PAS16 | PAS15 | PAS14 | PAS13 | PAS12 | PAS11 | PAS10 |  |  |  |  |
| PBS0     | PBS07 | PBS06 | PBS05 | PBS04 | PBS03 | PBS02 | PBS01 | PBS00 |  |  |  |  |

**Pin-shared Function Selection Registers List** 

#### **PAS0 Register**

| Bit  | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|------|-------|-------|-------|-------|-------|-------|-------|-------|
| Name | PAS07 | PAS06 | PAS05 | PAS04 | PAS03 | PAS02 | PAS01 | PAS00 |
| R/W  | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   |
| POR  | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

Bit 7~6 **PAS07~PAS06**: PA3 Pin-Shared function selection

00: PA3

01: VREF for OCP DAC input reference voltage

10: VREF for ADC and OCP DAC input reference voltage

11: AN3

Bit 5~4 **PAS05~PAS04**: PA2 Pin-Shared function selection

00: PA2/PTP0I

01: PA2/PTP0I

10: PA2/PTP0I

11: AN2

Bit 3~2 **PAS03~PAS02**: PA1 Pin-Shared function selection

00: PA1/PTCK0

01: PTP0B

10: OCPI

11: AN1

Bit 1~0 **PAS01~PAS00**: PA0 Pin-Shared function selection

00: PA0

01: PTP0

10: PA0

11: AN0



### **PAS1** Register

| Bit  | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|------|-------|-------|-------|-------|-------|-------|-------|-------|
| Name | PAS17 | PAS16 | PAS15 | PAS14 | PAS13 | PAS12 | PAS11 | PAS10 |
| R/W  | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   |
| POR  | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

Bit 7~6 PAS17~PAS16: PA7 Pin-Shared function selection

00: PA7/PTP1I

01: PA7/PTP1I

10: PA7/PTP1I

11: AN7

Bit 5~4 PAS15~PAS14: PA6 Pin-Shared function selection

00: PA6/PTCK1

01: PA6/PTCK1

10: PA6/PTCK1

11: AN6

Bit 3~2 PAS13~PAS12: PA5 Pin-Shared function selection

00: PA5

01: PA5

10: PA5

11: AN5

Bit 1~0 PAS11~PAS10: PA4 Pin-Shared function selection

00: PA4/INT0

01: PA4/INT0

10: PA4/INT0

11: AN4

### **PBS0 Register**

| Bit  | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|------|-------|-------|-------|-------|-------|-------|-------|-------|
| Name | PBS07 | PBS06 | PBS05 | PBS04 | PBS03 | PBS02 | PBS01 | PBS00 |
| R/W  | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   |
| POR  | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

Bit 7~6 **PBS07~PBS06**: PB3 Pin-Shared function selection

00: PB3

01: SCL

10: PB3

11: PB3

Bit 5~4 **PBS05~PBS04**: PB2 Pin-Shared function selection

00: PB2

01: SDA

10: PB2

11: PB2

Bit 3~2 **PBS03~PBS02**: PB1 Pin-Shared function selection

00: PB1

01: PTP1B

10: PB1

11: PB1

Bit 1~0 **PBS01~PBS00**: PB0 Pin-Shared function selection

00: PB0/INT1

01: PTP1

10: PB0/INT1

11: PB0/INT1



### I/O Pin Structures

The accompanying diagrams illustrate the internal structures of some generic I/O pin types. As the exact logical construction of the I/O pin will differ from these drawings, they are supplied as a guide only to assist with the functional understanding of the I/O pins. The wide range of pin-shared structures does not permit all types to be shown.



**Generic Input/Output Structure** 



A/D Input/Output Structure

Rev. 1.00 54 March 03, 2016



## **Programming Considerations**

Within the user program, one of the first things to consider is port initialisation. After a reset, all of the I/O data and port control registers will be set high. This means that all I/O pins will default to an input state, the level of which depends on the other connected circuitry and whether pull-high selections have been chosen. If the port control registers, PAC~PBC, are then programmed to setup some pins as outputs, these output pins will have an initial high output value unless the associated port data registers, PA~PB, are first programmed. Selecting which pins are inputs and which are outputs can be achieved byte-wide by loading the correct values into the appropriate port control register or by programming individual bits in the port control register using the "SET [m].i" and "CLR [m].i" instructions. Note that when using these bit control instructions, a read-modify-write operation takes place. The microcontroller must first read in the data on the entire port, modify it to the required new bit values and then rewrite this data back to the output ports.

Port A has the additional capability of providing wake-up functions. When the device is in the SLEEP or IDLE Mode, various methods are available to wake the device up. One of these is a high to low transition of any of the Port A pins. Single or multiple pins on Port A can be setup to have this function.

## **Timer Modules - TM**

One of the most fundamental functions in any microcontroller device is the ability to control and measure time. To implement time related functions the device includes several Timer Modules, abbreviated to the name TM. The TMs are multi-purpose timing units and serve to provide operations such as Timer/Counter, Input Capture, Compare Match Output and Single Pulse Output as well as being the functional unit for the generation of PWM signals. Each of the TMs has two individual interrupts. The addition of input and output pins for each TM ensures that users are provided with timing units with a wide and flexible range of features.

The general features of the Periodic type TM are described here with more detailed information provided in the Periodic TM section.

#### Introduction

The device contains two Periodic type TMs having a reference name of PTM0 and PTM1. The common features to the Periodic TMs will be described in this section and the detailed operation will be described in the corresponding sections. The main features of the PTM are summarised in the accompanying table.

| Function                     | PTM            |
|------------------------------|----------------|
| Timer/Counter                | √              |
| I/P Capture                  | √              |
| Compare Match Output         | √              |
| PWM Channels                 | 1              |
| Single Pulse Output          | 1              |
| PWM Alignment                | Edge           |
| PWM Adjustment Period & Duty | Duty or Period |

**TM Function Summary** 

# **TM Operation**

The Periodic type TMs offer a diverse range of functions, from simple timing operations to PWM signal generation. The key to understanding how the TM operates is to see it in terms of a free running counter whose value is then compared with the value of pre-programmed internal comparators. When the free running counter has the same value as the pre-programmed comparator, known as a compare match situation, a TM interrupt signal will be generated which can clear the counter and perhaps also change the condition of the TM output pin. The internal TM counter is driven by a user selectable clock source, which can be an internal clock or an external pin.

Rev. 1.00 55 March 03, 2016



#### **TM Clock Source**

The clock source which drives the main counter in the TM can originate from various sources. The selection of the required clock source is implemented using the PTnCK2 $\sim$ PTnCK0 bits in the PTMn control registers. The clock source can be a ratio of the system clock  $f_{SYS}$  or the internal high clock  $f_{H}$ , the  $f_{SUB}$  clock source or the external PTCKn pin. The PTCKn pin clock source is used to allow an external signal to drive the TM as an external clock source or for event counting.

## **TM Interrupts**

The Periodic Type TMs have two internal interrupts, one for each of the internal comparator A or comparator P, which generate a TM interrupt when a compare match condition occurs. When a TM interrupt is generated it can be used to clear the counter and also to change the state of the TM output pin.

#### **TM External Pins**

Each of the TMs has two TM input pin, with the label PTCKn and PTPnI. The PTMn input pin, PTCKn, is essentially a clock source for the PTMn and is selected using the PTnCK2~PTnCK0 bits in the PTMnC0 register. This external TM input pin allows an external clock source to drive the internal TM. The PTCKn input pin can be chosen to have either a rising or falling active edge. The PTCKn pin is also used as the external trigger input pin in single pulse output mode for the PTMn. The other PTMn input pin, PTPnI, is the capture input whose active edge can be a rising edge, a falling edge or both rising and falling edges and the active edge transition type is selected using the PTnIO1~PTnIO0 bits in the PTMnC1 register. There is another capture input, PTCKn, for PTMn capture input mode, which can be used as the external trigger input source except the PTPnI pin.

The TMs each have two output pins, PTPn and PTPnB. The PTPnB is the inverted signal of the PTPn output. The TM output pins can be selected using the corresponding pin-shared function selection bits described in the Pin-shared Function section. When the TM is in the Compare Match Output Mode, these pins can be controlled by the TM to switch to a high or low level or to toggle when a compare match situation occurs. The external PTPn or PTPnB output pin is also the pin where the TM generates the PWM output waveform. As the TM output pins are pin-shared with other functions, the TM output function must first be setup using relevant pin-shared function selection register.

| PT           | МО          | PTM1          |             |  |  |
|--------------|-------------|---------------|-------------|--|--|
| Input        | Output      | t Input Outpu |             |  |  |
| PTCK0, PTP0I | PTP0, PTP0B | PTCK1, PTP1I  | PTP1, PTP1B |  |  |

TM External Pins

## **TM Input/Output Pin Selection**

Selecting to have a TM input/output or whether to retain its other shared function is implemented using the relevant pin-shared function selection registers, with the corresponding selection bits in each pin-shared function register corresponding to a TM input/output pin. Configuring the selection bits correctly will setup the corresponding pin as a TM input/output. The details of the pin-shared function selection are described in the pin-shared function section.



PTM Function Pin Control Block Diagram (n=0 or 1)

Rev. 1.00 56 March 03, 2016



## **Programming Considerations**

The TM Counter Registers and the Capture/Compare CCRA and CCRP registers, being 10-bit, all have a low and high byte structure. The high bytes can be directly accessed, but as the low bytes can only be accessed via an internal 8-bit buffer, reading or writing to these register pairs must be carried out in a specific way. The important point to note is that data transfer to and from the 8-bit buffer and its related low byte only takes place when a write or read operation to its corresponding high byte is executed. As the CCRA and CCRP registers are implemented in the way shown in the following diagram and accessing the register is carried out in a specific way described above, it is recommended to use the "MOV" instruction to access the CCRA and CCRP low byte registers, named PTMnAL and PTMnRPL, using the following access procedures. Accessing the CCRA or CCRP low byte register without following these access procedures will result in unpredictable values.



The following steps show the read and write procedures:

- · Writing Data to CCRA or CCRP
  - Step 1. Write data to Low Byte PTMnAL or PTMnRPL
    - Note that here data is only written to the 8-bit buffer.
  - Step 2. Write data to High Byte PTMnAH or PTMnRPH
    - Here data is written directly to the high byte registers and simultaneously data is latched from the 8-bit buffer to the Low Byte registers.
- · Reading Data from the Counter Registers and CCRA or CCRP
  - Step 1. Read data from the High Byte PTMnDH, PTMnAH or PTMnRPH
    - Here data is read directly from the High Byte registers and simultaneously data is latched from the Low Byte register into the 8-bit buffer.
  - Step 2. Read data from the Low Byte PTMnDL, PTMnAL or PTMnRPL
    - This step reads data from the 8-bit buffer.



# Periodic Type TM - PTM

The Periodic Type TM contains five operating modes, which are Compare Match Output, Timer/ Event Counter, Capture Input, Single Pulse Output and PWM Output modes. The Periodic TM can be controlled with two external input pins and can drive two external output pins.



Periodic Type TM Block Diagram (n=0 or 1)

# **Periodic TM Operation**

The Periodic Type TM core is a 10-bit count-up counter which is driven by a user selectable internal or external clock source. There are also two internal comparators with the names, Comparator A and Comparator P. These comparators will compare the value in the counter with CCRP and CCRA registers. The CCRP comparator is 10-bit wide.

The only way of changing the value of the 10-bit counter using the application program, is to clear the counter by changing the PTnON bit from low to high. The counter will also be cleared automatically by a counter overflow or a compare match with one of its associated comparators. When these conditions occur, a PTMn interrupt signal will also usually be generated. The Periodic Type TM can operate in a number of different operational modes, can be driven by different clock sources including an input pin and can also control more than one output pin. All operating setup conditions are selected using relevant internal registers.

## **Periodic Type TM Register Description**

Overall operation of the Periodic Type TM is controlled using a series of registers. A read only register pair exists to store the internal counter 10-bit value, while two read/write register pairs exist to store the internal 10-bit CCRA value and CCRP value. The remaining two registers are control registers which setup the different operating and control modes.

| Register |        |        |        |        | Bit   |        |          |         |
|----------|--------|--------|--------|--------|-------|--------|----------|---------|
| Name     | 7      | 6      | 5      | 4      | 3     | 2      | 1        | 0       |
| PTMnC0   | PTnPAU | PTnCK2 | PTnCK1 | PTnCK0 | PTnON | _      | _        | _       |
| PTMnC1   | PTnM1  | PTnM0  | PTnIO1 | PTnIO0 | PTnOC | PTnPOL | PTnCAPTS | PTnCCLR |
| PTMnDL   | D7     | D6     | D5     | D4     | D3    | D2     | D1       | D0      |
| PTMnDH   | _      | _      | _      | _      | _     | _      | D9       | D8      |
| PTMnAL   | D7     | D6     | D5     | D4     | D3    | D2     | D1       | D0      |
| PTMnAH   | _      | _      | _      | _      | _     | _      | D9       | D8      |
| PTMnRPL  | D7     | D6     | D5     | D4     | D3    | D2     | D1       | D0      |
| PTMnRPH  | _      | _      | _      | _      | _     | _      | D9       | D8      |

10-bit Periodic TM Register List (n=0 or 1)

Rev. 1.00 58 March 03, 2016



### PTMnC0 Register

| Bit  | 7      | 6      | 5      | 4      | 3     | 2 | 1 | 0 |
|------|--------|--------|--------|--------|-------|---|---|---|
| Name | PTnPAU | PTnCK2 | PTnCK1 | PTnCK0 | PTnON | _ | _ | _ |
| R/W  | R/W    | R/W    | R/W    | R/W    | R/W   | _ | _ | _ |
| POR  | 0      | 0      | 0      | 0      | 0     | _ | _ | _ |

Bit 7 **PTnPAU**: PTMn Counter Pause Control

0: Run 1: Pause

The counter can be paused by setting this bit high. Clearing the bit to zero restores normal counter operation. When in a Pause condition the PTMn will remain powered up and continue to consume power. The counter will retain its residual value when this bit changes from low to high and resume counting from this value when the bit changes to a low value again.

#### Bit 6~4 PTnCK2~PTnCK0: Select PTMn Counter clock

000: f<sub>SYS</sub>/4 001: f<sub>SYS</sub> 010: f<sub>H</sub>/16 011: f<sub>H</sub>/64 100: f<sub>SUB</sub> 101: f<sub>SUB</sub>

110: PTCKn rising edge clock111: PTCKn falling edge clock

These three bits are used to select the clock source for the PTMn. The external pin clock source can be chosen to be active on the rising or falling edge. The clock source  $f_{SYS}$  is the system clock, while  $f_H$  and  $f_{SUB}$  are other internal clocks, the details of which can be found in the oscillator section.

#### Bit 3 **PTnON**: PTMn Counter On/Off Control

0: Off 1: On

This bit controls the overall on/off function of the PTMn. Setting the bit high enables the counter to run, clearing the bit disables the PTMn. Clearing this bit to zero will stop the counter from counting and turn off the PTMn which will reduce its power consumption. When the bit changes state from low to high the internal counter value will be reset to zero, however when the bit changes from high to low, the internal counter will retain its residual value until the bit returns high again.

If the PTMn is in the Compare Match Output Mode, PWM output Mode or Single Pulse Output Mode then the PTMn output pin will be reset to its initial condition, as specified by the PTnOC bit, when the PTnON bit changes from low to high.

### Bit 2~0 Unimplemented, read as "0"

Rev. 1.00 59 March 03, 2016



#### PTMnC1 Register

| Bit  | 7     | 6     | 5      | 4      | 3     | 2      | 1        | 0       |
|------|-------|-------|--------|--------|-------|--------|----------|---------|
| Name | PTnM1 | PTnM0 | PTnIO1 | PTnIO0 | PTnOC | PTnPOL | PTnCAPTS | PTnCCLR |
| R/W  | R/W   | R/W   | R/W    | R/W    | R/W   | R/W    | R/W      | R/W     |
| POR  | 0     | 0     | 0      | 0      | 0     | 0      | 0        | 0       |

Bit 7~6 **PTnM1~PTnM0**: Select PTMn Operating Mode

00: Compare Match Output Mode

01: Capture Input Mode

10: PWM Mode or Single Pulse Output Mode

11: Timer/Counter Mode

These bits setup the required operating mode for the PTMn. To ensure reliable operation the PTMn should be switched off before any changes are made to the PTnM1 and PTnM0 bits. In the Timer/Counter Mode, the PTMn output pin control must be disabled.

Bit 5~4 **PTnIO1~PTnIO0**: Select PTMn external pin PTPn or PTPnI/PTCKn function

Compare Match Output Mode

00: No change

01: Output low

10: Output high

11: Toggle output

PWM Mode/Single Pulse Output Mode

00: PWM Output inactive state

01: PWM Output active state

10: PWM output

11: Single pulse output

Capture Input Mode

00: Input capture at rising edge of PTPnI or PTCKn

01: Input capture at falling edge of PTPnI or PTCKn

10: Input capture at falling/rising edge of PTPnI or PTCKn

11: Input capture disabled

Timer/Counter Mode

Unused

These two bits are used to determine how the PTMn output pin changes state when a certain condition is reached. The function that these bits select depends upon in which mode the PTMn is running.

In the Compare Match Output Mode, the PTnIO1 and PTnIO0 bits determine how the PTMn output pin changes state when a compare match occurs from the Comparator A. The PTMn output pin can be setup to switch high, switch low or to toggle its present state when a compare match occurs from the Comparator A. When the bits are both zero, then no change will take place on the output. The initial value of the PTMn output pin should be setup using the PTnOC bit in the PTMnC1 register. Note that the output level requested by the PTnIO1 and PTnIO0 bits must be different from the initial value setup using the PTnOC bit otherwise no change will occur on the PTMn output pin when a compare match occurs. After the PTMn output pin changes state, it can be reset to its initial level by changing the level of the PTnON bit from low to high.

In the PWM Mode, the PTnIO1 and PTnIO0 bits determine how the PTMn output pin changes state when a certain compare match condition occurs. The PWM output function is modified by changing these two bits. It is necessary to only change the values of the PTnIO1 and PTnIO0 bits only after the TM has been switched off. Unpredictable PWM outputs will occur if the PTnIO1 and PTnIO0 bits are changed when the PTMn is running.

Rev. 1.00 60 March 03, 2016



Bit 3 **PTnOC**: PTMn PTPn Output control bit

Compare Match Output Mode

0: Initial low 1: Initial high

PWM Mode/Single Pulse Output Mode

0: Active low 1: Active high

This is the output control bit for the PTMn output pin. Its operation depends upon whether PTMn is being used in the Compare Match Output Mode or in the PWM Mode/Single Pulse Output Mode. It has no effect if the PTMn is in the Timer/Counter Mode. In the Compare Match Output Mode it determines the logic level of the PTMn output pin before a compare match occurs. In the PWM Mode it determines if the PWM signal is active high or active low.

Bit 2 **PTnPOL**: PTMn PTPn Output polarity Control

0: Non-invert

1: Invert

This bit controls the polarity of the PTPn output pin. When the bit is set high the PTMn output pin will be inverted and not inverted when the bit is zero. It has no effect if the PTMn is in the Timer/Counter Mode

Bit 1 **PTnCAPTS**: PTMn Capture Trigger Source Selection

0: From PTPnI pin 1: From PTCKn pin

Bit 0 **PTnCCLR**: Select PTMn Counter clear condition

0: PTMn Comparator P match

1: PTMn Comparator A match

This bit is used to select the method which clears the counter. Remember that the Periodic TM contains two comparators, Comparator A and Comparator P, either of which can be selected to clear the internal counter. With the PTnCCLR bit set high, the counter will be cleared when a compare match occurs from the Comparator A. When the bit is low, the counter will be cleared when a compare match occurs from the Comparator P or with a counter overflow. A counter overflow clearing method can only be implemented if the CCRP bits are all cleared to zero. The PTnCCLR bit is not used in the PWM Mode, Single Pulse or Capture Input Mode.

## PTMnDL Register

| Bit  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|------|----|----|----|----|----|----|----|----|
| Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| R/W  | R  | R  | R  | R  | R  | R  | R  | R  |
| POR  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

Bit 7~0 **D7~D0**: PTMn Counter Low Byte Register bit  $7 \sim$  bit 0 PTMn 10-bit Counter bit  $7 \sim$  bit 0

## PTMnDH Register

| Bit  | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0  |
|------|---|---|---|---|---|---|----|----|
| Name | _ | _ | _ | _ | _ | _ | D9 | D8 |
| R/W  | _ | _ | _ | _ | _ | _ | R  | R  |
| POR  | _ | _ | _ | _ | _ | _ | 0  | 0  |

Bit 7~2 Unimplemented, read as "0"

Bit  $1\sim 0$  **D9\simD8**: PTMn Counter High Byte Register bit  $1\sim$  bit 0

PTMn 10-bit Counter bit 9 ~ bit 8



## PTMnAL Register

| Bit  | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|------|-----|-----|-----|-----|-----|-----|-----|-----|
| Name | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| R/W  | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| POR  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

Bit 7~0 **D7~D0**: PTMn CCRA Low Byte Register bit  $7 \sim$  bit 0 PTMn 10-bit CCRA bit  $7 \sim$  bit 0

## **PTMnAH Register**

| Bit  | 7 | 6 | 5 | 4 | 3 | 2 | 1   | 0   |
|------|---|---|---|---|---|---|-----|-----|
| Name | _ | _ | _ | _ | _ | _ | D9  | D8  |
| R/W  | _ | _ | _ | _ | _ | _ | R/W | R/W |
| POR  | _ | _ | _ | _ | _ | _ | 0   | 0   |

Bit 7~2 Unimplemented, read as "0"

Bit  $1\sim 0$  **D9\simD8**: PTMn CCRA High Byte Register bit  $1\sim$  bit 0

PTMn 10-bit CCRA bit  $9 \sim bit 8$ 

# PTMnRPL Register

| Bit  | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|------|-----|-----|-----|-----|-----|-----|-----|-----|
| Name | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| R/W  | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| POR  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

Bit 7~0 **D7~D0**: PTMn CCRP Low Byte Register bit  $7 \sim$  bit 0 PTMn 10-bit CCRP bit  $7 \sim$  bit 0

### PTMnRPH Register

| Bit  | 7 | 6 | 5 | 4 | 3 | 2 | 1   | 0   |
|------|---|---|---|---|---|---|-----|-----|
| Name | _ | _ | _ | _ | _ | _ | D9  | D8  |
| R/W  | _ | _ | _ | _ | _ | _ | R/W | R/W |
| POR  | _ | _ | _ | _ | _ | _ | 0   | 0   |

Bit 7~2 Unimplemented, read as "0"

Bit  $1\sim 0$  **D9\simD8**: PTMn CCRP High Byte Register bit  $1\sim$  bit 0

PTMn 10-bit CCRP bit 9 ~ bit 8

Rev. 1.00 62 March 03, 2016



## **Periodic Type TM Operating Modes**

The Standard Type TM can operate in one of five operating modes, Compare Match Output Mode, PWM Output Mode, Single Pulse Output Mode, Capture Input Mode or Timer/Counter Mode. The operating mode is selected using the PTnM1 and PTnM0 bits in the PTMnC1 register.

#### **Compare Output Mode**

To select this mode, bits PTnM1 and PTnM0 in the PTMnC1 register, should be set to 00 respectively. In this mode once the counter is enabled and running it can be cleared by three methods. These are a counter overflow, a compare match from Comparator A and a compare match from Comparator P. When the PTnCCLR bit is low, there are two ways in which the counter can be cleared. One is when a compare match from Comparator P, the other is when the CCRP bits are all zero which allows the counter to overflow. Here both PTMnAF and PTMnPF interrupt request flags for Comparator A and Comparator P respectively, will both be generated.

If the PTnCCLR bit in the PTMnC1 register is high then the counter will be cleared when a compare match occurs from Comparator A. However, here only the PTMnAF interrupt request flag will be generated even if the value of the CCRP bits is less than that of the CCRA registers. Therefore when PTnCCLR is high no PTMnPF interrupt request flag will be generated. In the Compare Match Output Mode, the CCRA can not be cleared to zero.

If the CCRA bits are all zero, the counter will overflow when its reaches its maximum 10-bit, 3FF Hex, value, however here the PTMnAF interrupt request flag will not be generated.

As the name of the mode suggests, after a comparison is made, the PTMn output pin, will change state. The PTMn output pin condition however only changes state when a PTMnAF interrupt request flag is generated after a compare match occurs from Comparator A. The PTMnPF interrupt request flag, generated from a compare match occurs from Comparator P, will have no effect on the PTMn output pin. The way in which the PTMn output pin changes state are determined by the condition of the PTnIO1 and PTnIO0 bits in the PTMnC1 register. The PTMn output pin can be selected using the PTnIO1 and PTnIO0 bits to go high, to go low or to toggle from its present condition when a compare match occurs from Comparator A. The initial condition of the PTMn output pin, which is setup after the PTnON bit changes from low to high, is setup using the PTnOC bit. Note that if the PTnIO1 and PTnIO0 bits are zero then no pin change will take place.

Rev. 1.00 63 March 03, 2016





Compare Match Output Mode - PTnCCLR=0 (n=0 or 1)

Note: 1. With PTnCCLR=0 a Comparator P match will clear the counter

- 2. The PTMn output pin is controlled only by the PTMnAF flag
- 3. The output pin is reset to its initial state by a PTnON bit rising edge

Rev. 1.00 64 March 03, 2016





Compare Match Output Mode - PTnCCLR=1 (n=0 or 1)

Note: 1. With PTnCCLR=1 a Comparator A match will clear the counter

- 2. The PTMn output pin is controlled only by the PTMnAF flag
- 3. The output pin is reset to its initial state by a PTnON bit rising edge
- 4. A PTMnPF flag is not generated when PTnCCLR=1

Rev. 1.00 65 March 03, 2016



#### **Timer/Counter Mode**

To select this mode, bits PTnM1 and PTnM0 in the PTMnC1 register should be set to 11 respectively. The Timer/Counter Mode operates in an identical way to the Compare Match Output Mode generating the same interrupt flags. The exception is that in the Timer/Counter Mode the TM output pin is not used. Therefore the above description and Timing Diagrams for the Compare Match Output Mode can be used to understand its function. As the TM output pin is not used in this mode, the pin can be used as a normal I/O pin or other pin-shared function.

#### **PWM Output Mode**

To select this mode, bits PTnM1 and PTnM0 in the PTMnC1 register should be set to 10 respectively. The PWM function within the PTMn is useful for applications which require functions such as motor control, heating control, illumination control etc. By providing a signal of fixed frequency but of varying duty cycle on the PTMn output pin, a square wave AC waveform can be generated with varying equivalent DC RMS values.

As both the period and duty cycle of the PWM waveform can be controlled, the choice of generated waveform is extremely flexible. In the PWM Output Mode, the PTnCCLR bit has no effect on the PWM operation. Both of the CCRA and CCRP registers are used to generate the PWM waveform, one register is used to clear the internal counter and thus control the PWM waveform frequency, while the other one is used to control the duty cycle. The PWM waveform frequency and duty cycle can therefore be controlled by the values in the CCRA and CCRP registers.

An interrupt flag, one for each of the CCRA and CCRP, will be generated when a compare match occurs from either Comparator A or Comparator P. The PTnOC bit in the PTMnC1 register is used to select the required polarity of the PWM waveform while the two PTnIO1 and PTnIO0 bits are used to enable the PWM output or to force the PTMn output pin to a fixed high or low level. The PTnPOL bit is used to reverse the polarity of the PWM output waveform.

# • 10-bit PTMn, PWM Mode, Edge-aligned Mode

| CCRP   | 1~1023 | 0    |
|--------|--------|------|
| Period | 1~1023 | 1024 |
| Duty   | CCRA   | _    |

If f<sub>SYS</sub>=12MHz, PTMn clock source select f<sub>SYS</sub>/4, CCRP=512 and CCRA=128,

The PTMn PWM output frequency= $(f_{SYS}/4)/512=f_{SYS}/2048=5.8594$ kHz, duty= $128/(2\times256)=25\%$ .

If the Duty value defined by the CCRA register is equal to or greater than the Period value, then the PWM output duty is 100%.

Rev. 1.00 66 March 03, 2016





PWM Output Mode (n=0 or 1)

Note: 1. Counter cleared by CCRP

- 2. A counter clear sets the PWM Period
- 3. The internal PWM function continues running even when PTnIO[1:0]=00 or 01
- 4. The PTnCCLR bit has no influence on PWM operation



#### Single Pulse Mode

To select this mode, bits PTnM1 and PTnM0 in the PTMnC1 register should be set to 10 respectively and also the PTnIO1 and PTnIO0 bits should be set to 11 respectively. The Single Pulse Output Mode, as the name suggests, will generate a single shot pulse on the PTMn output pin.

The trigger for the pulse output leading edge is a low to high transition of the PTnON bit, which can be implemented using the application program. However in the Single Pulse Mode, the PTnON bit can also be made to automatically change from low to high using the external PTCKn pin, which will in turn initiate the Single Pulse output. When the PTnON bit transitions to a high level, the counter will start running and the pulse leading edge will be generated. The PTnON bit should remain high when the pulse is in its active state. The generated pulse trailing edge will be generated when the PTnON bit is cleared to zero, which can be implemented using the application program or when a compare match occurs from Comparator A.

However a compare match from Comparator A will also automatically clear the PTnON bit and thus generate the Single Pulse output trailing edge. In this way the CCRA value can be used to control the pulse width. A compare match from Comparator A will also generate a PTMn interrupt. The counter can only be reset back to zero when the PTnON bit changes from low to high when the counter restarts. In the Single Pulse Mode CCRP is not used. The PTnCCLR bit is not used in this Mode.



Single Pulse Generation (n=0 or 1)

Rev. 1.00 68 March 03, 2016





Single Pulse Mode (n=0 or 1)

Note: 1. Counter stopped by CCRA

- 2. CCRP is not used
- 3. The pulse is triggered by the PTCKn pin or by setting the PTnON bit high
- 4. A PTCKn pin active edge will automatically set the PTnON bit high
- 5. In the Single Pulse Mode, PTnIO[1:0] must be set to "11" and cannot be changed.

Rev. 1.00 69 March 03, 2016



#### **Capture Input Mode**

To select this mode bits PTnM1 and PTnM0 in the PTMnC1 register should be set to 01 respectively. This mode enables external signals to capture and store the present value of the internal counter and can therefore be used for applications such as pulse width measurements. The external signal is supplied on the PTPnI or PTCKn pin which is selected using the PTnCAPTS bit in the PTMnC1 register. The input pin active edge can be either a rising edge, a falling edge or both rising and falling edges; the active edge transition type is selected using the PTnIO1 and PTnIO0 bits in the PTMnC1 register. The counter is started when the PTnON bit changes from low to high which is initiated using the application program.

When the required edge transition appears on the PTPnI or PTCKn pin the present value in the counter will be latched into the CCRA registers and a PTMn interrupt generated. Irrespective of what events occur on the PTPnI or PTCKn pin, the counter will continue to free run until the PTnON bit changes from high to low. When a CCRP compare match occurs the counter will reset back to zero; in this way the CCRP value can be used to control the maximum counter value. When a CCRP compare match occurs from Comparator P, a PTMn interrupt will also be generated. Counting the number of overflow interrupt signals from the CCRP can be a useful method in measuring long pulse widths. The PTnIO1 and PTnIO0 bits can select the active trigger edge on the PTPnI or PTCKn pin to be a rising edge, falling edge or both edge types. If the PTnIO1 and PTnIO0 bits are both set high, then no capture operation will take place irrespective of what happens on the PTPnI or PTCKn pin, however it must be noted that the counter will continue to run.

As the PTPnI or PTCKn pin is pin shared with other functions, care must be taken if the PTMn is in the Capture Input Mode. This is because if the pin is setup as an output, then any transitions on this pin may cause an input capture operation to be executed. The PTnCCLR, PTnOC and PTnPOL bits are not used in this Mode.

Rev. 1.00 70 March 03, 2016





#### Capture Input Mode (n=0 or 1)

Note: 1. PTnM[1:0]=01 and active edge set by the PTnIO[1:0] bits

- 2. A PTMn Capture input pin active edge transfers the counter value to CCRA
- 3. PTnCCLR bit not used
- 4. No output function PTnOC and PTnPOL bits are not used
- 5. CCRP determines the counter value and the counter has a maximum count value when CCRP is equal to zero.

Rev. 1.00 71 March 03, 2016



# **Analog to Digital Converter**

The need to interface to real world analog signals is a common requirement for many electronic systems. However, to properly process these signals by a microcontroller, they must first be converted into digital signals by A/D converters. By integrating the A/D conversion electronic circuitry into the microcontroller, the need for external components is reduced significantly with the corresponding follow-on benefits of lower costs and reduced component space requirements.

#### A/D Converter Overview

This device contains a multi-channel analog to digital converter which can directly interface to external analog signals, such as that from sensors or other control signals and convert these signals directly into a 12-bit digital value. It also can convert the internal signals, the Bandgap reference voltage  $V_{BG}$  and the Over Current Protection analog output signal OCPAO, into a 12-bit digital value. The external or internal analog signal to be converted is determined by the SAINS2~SAINS0 bits together with the SACS3~SACS0 bits. When the external analog signal is to be converted, the corresponding pin-shared control bits should first be properly configured and then desired external channel input should be selected using the SAINS2~SAINS0 and SACS3~SACS0 bits. Note that when the internal analog signal is to be converted, the pin-shared control bits should also be properly configured except the SAINS and SACS bit fields. More detailed information about the A/D input signal is described in the "A/D Converter Control Registers" and "A/D Converter Input Signals" sections respectively.

| External Input Channels | Internal Signals           | Channel Select Bits           |
|-------------------------|----------------------------|-------------------------------|
| 8: AN0~AN7              | 2: V <sub>BG</sub> , OCPAO | SAINS2~SAINS0,<br>SACS3~SACS0 |

The accompanying block diagram shows the overall internal structure of the A/D converter, together with its associated registers.



A/D Converter Structure

Rev. 1.00 72 March 03, 2016



## A/D Converter Register Description

Overall operation of the A/D converter is controlled using several registers. A read only register pair exists to store the A/D converter data 12-bit value. The remaining two registers are control registers which setup the operating and control function of the A/D converter.

| Dogistar Nama  |        |        |        |        | Bit    |        |        |        |
|----------------|--------|--------|--------|--------|--------|--------|--------|--------|
| Register Name  | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
| SADOL(ADRFS=0) | D3     | D2     | D1     | D0     | _      | _      | _      | _      |
| SADOL(ADRFS=1) | D7     | D6     | D5     | D4     | D3     | D2     | D1     | D0     |
| SADOH(ADRFS=0) | D11    | D10    | D9     | D8     | D7     | D6     | D5     | D4     |
| SADOH(ADRFS=1) | _      | _      | _      | _      | D11    | D10    | D9     | D8     |
| SADC0          | START  | ADBZ   | ADCEN  | ADRFS  | SACS3  | SACS2  | SACS1  | SACS0  |
| SADC1          | SAINS2 | SAINS1 | SAINS0 | SAVRS1 | SAVRS0 | SACKS2 | SACKS1 | SACKS0 |

A/D Converter Register List

## A/D Converter Data Registers - SADOL, SADOH

As this device contains an internal 12-bit A/D converter, it requires two data registers to store the converted value. These are a high byte register, known as SADOH, and a low byte register, known as SADOL. After the conversion process takes place, these registers can be directly read by the microcontroller to obtain the digitised conversion value. As only 12 bits of the 16-bit register space is utilised, the format in which the data is stored is controlled by the ADRFS bit in the SADC0 register as shown in the accompanying table. D0~D11 are the A/D conversion result data bits. Any unused bits will be read as zero. Note that A/D data registers contents will be unchanged if the A/D converter is disabled.

| ADRFS | SADOH |     |    |    |     |     |    |    |    |    | SAE | OOL |    |    |    |    |
|-------|-------|-----|----|----|-----|-----|----|----|----|----|-----|-----|----|----|----|----|
| ADKFS | 7     | 6   | 5  | 4  | 3   | 2   | 1  | 0  | 7  | 6  | 5   | 4   | 3  | 2  | 1  | 0  |
| 0     | D11   | D10 | D9 | D8 | D7  | D6  | D5 | D4 | D3 | D2 | D1  | D0  | 0  | 0  | 0  | 0  |
| 1     | 0     | 0   | 0  | 0  | D11 | D10 | D9 | D8 | D7 | D6 | D5  | D4  | D3 | D2 | D1 | D0 |

A/D Data Registers

### A/D Converter Control Registers - SADC0, SADC1

To control the function and operation of the A/D converter, two control registers known as SADC0 and SADC1 are provided. These 8-bit registers define functions such as the selection of which analog channel is connected to the internal A/D converter, the digitised data format, the A/D clock source as well as controlling the start function and monitoring the A/D converter busy status. As the device contains only one actual analog to digital converter hardware circuit, each of the external or internal analog signal inputs must be routed to the converter. The SACS3~SACS0 bits in the SADC0 register are used to determine which external channel input is selected to be converted. The SAINS2~SAINS0 bits in the SADC1 register are used to determine that the analog signal to be converted comes from the internal analog signal or external analog channel input.

The relevant pin-shared function selection bits determine which pins on I/O Ports are used as analog inputs for the A/D converter input and which pins are not to be used as the A/D converter input. When the pin is selected to be an A/D input, its original function whether it is an I/O or other pin-shared function will be removed. In addition, any internal pull-high resistor connected to the pin will be automatically removed if the pin is selected to be an A/D converter input.

Rev. 1.00 73 March 03, 2016



### **SADC0** Register

| Bit  | 7     | 6    | 5     | 4     | 3     | 2     | 1     | 0     |
|------|-------|------|-------|-------|-------|-------|-------|-------|
| Name | START | ADBZ | ADCEN | ADRFS | SACS3 | SACS2 | SACS1 | SACS0 |
| R/W  | R/W   | R    | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   |
| POR  | 0     | 0    | 0     | 0     | 0     | 0     | 0     | 0     |

Bit 7 START: Start the A/D conversion

 $0 \rightarrow 1 \rightarrow 0$ : Start

This bit is used to initiate an A/D conversion process. The bit is normally low but if set high and then cleared low again, the A/D converter will initiate a conversion process.

When the bit is set high the A/D converter will be reset.

Bit 6 ADBZ: A/D converter busy flag

0: No A/D conversion is in progress

1: A/D conversion is in progress

This read only flag is used to indicate whether the A/D conversion is in progress or not. When the START bit is set from low to high and then to low again, the ADBZ flag will be set to 1 to indicate that the A/D conversion is initiated. The ADBZ flag will be cleared to 0 after the A/D conversion is complete.

Bit 5 ADCEN: A/D converter function enable control

0: Disable 1: Enable

This bit controls the A/D internal function. This bit should be set to one to enable the A/D converter. If the bit is set low, then the A/D converter will be switched off reducing the device power consumption. When the A/D converter function is disabled, the contents of the A/D data register pair known as SADOH and SADOL will be unchanged.

Bit 4 ADRFS: A/D converter data format select

0: A/D converter data format  $\rightarrow$  SADOH=D[11:4]; SADOL=D[3:0]

1: A/D converter data format  $\rightarrow$  SADOH=D[11:8]; SADOL=D[7:0]

This bit controls the format of the 12-bit converted A/D value in the two A/D data registers. Details are provided in the A/D data register section.

Bit 3~0 SACS3~SACS0: A/D converter external analog channel input select

0000: AN0 0001: AN1

0010: AN2

0011: AN3

0100: AN4

0100: AN5

0110: AN6

0110.7110

0111: AN7

1000~1111: Non-existed channel, the input will be floating if selected

Rev. 1.00 74 March 03, 2016



## **SADC1** Register

| Bit  | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|------|--------|--------|--------|--------|--------|--------|--------|--------|
| Name | SAINS2 | SAINS1 | SAINS0 | SAVRS1 | SAVRS0 | SACKS2 | SACKS1 | SACKS0 |
| R/W  | R/W    | R/W    | R/W    | R/W    | R/W    | R/W    | R/W    | R/W    |
| POR  | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |

Bit 7~5 SAINS2~SAINS0: A/D converter input signal select

000: External input — External analog channel input

001: Internal input — Internal Bandgap reference voltage, V<sub>BG</sub>

010: Internal input — Internal OCPAO signal

011, 100: Reserved, connected to ground

101~111: External input — External analog channel input

Care must be taken if the SAINS2~SAINS0 bits are set from "001" to "010" to select the internal analog signal to be converted. When the internal analog signal is selected to be converted, the external input pin must never be selected as the A/D input signal by properly setting the SACS3~SACS0 bits with a value from 1000 to 1111. Otherwise, the external channel input will be connected together with the internal analog signal. This will result in unpredictable situations such as an irreversible damage.

Bit 4~3 SAVRS1~SAVRS0: A/D converter reference voltage select

00: VREF pin

01: Internal A/D converter power,  $AV_{DD}$ 

1x: VREF pin

These bits are used to select the A/D converter reference voltage. Care must be taken if the SAVRS1~SAVRS0 bits are set to "01" to select the internal A/D converter power as the reference voltage source. When the internal A/D converter power is selected as the reference voltage, the VREF pin cannot be configured as the reference voltage input by properly configuring the corresponding pin-shared function control bits. Otherwise, the external input voltage on VREF pin will be connected to the internal A/D converter power.

Bit 2~0 SACKS2~SACKS0: A/D conversion clock source select

000: f<sub>SYS</sub>

001: f<sub>SYS</sub>/2

010:  $f_{SYS}/4$ 

011: f<sub>SYS</sub>/8

100: f<sub>SYS</sub>/16

101: f<sub>SYS</sub>/32

110: f<sub>SYS</sub>/64

111: f<sub>SYS</sub>/128

These three bits are used to select the clock source for the A/D converter.



## A/D Converter Operation

The START bit in the SADC0 register is used to start the AD conversion. When the microcontroller sets this bit from low to high and then low again, an analog to digital conversion cycle will be initiated.

The ADBZ bit in the SADC0 register is used to indicate whether the analog to digital conversion process is in progress or not. This bit will be automatically set to 1 by the microcontroller after an A/D conversion is successfully initiated. When the A/D conversion is complete, the ADBZ will be cleared to 0. In addition, the corresponding A/D interrupt request flag will be set in the interrupt control register, and if the interrupts are enabled, an appropriate internal interrupt signal will be generated. This A/D internal interrupt signal will direct the program flow to the associated A/D internal interrupt address for processing. If the A/D internal interrupt is disabled, the microcontroller can poll the ADBZ bit in the SADC0 register to check whether it has been cleared as an alternative method of detecting the end of an A/D conversion cycle.

The clock source for the A/D converter, which originates from the system clock f<sub>SYS</sub>, can be chosen to be either f<sub>SYS</sub> or a subdivided version of f<sub>SYS</sub>. The division ratio value is determined by the SACKS2~SACKS0 bits in the SADC1 register. Although the A/D clock source is determined by the system clock f<sub>SYS</sub> and by bits SACKS2~SACKS0, there are some limitations on the maximum A/D clock source speed that can be selected. As the recommended range of permissible A/D clock period, t<sub>ADCK</sub>, is from 0.5µs to 10µs, care must be taken for system clock frequencies. For example, as the system clock operates at a frequency of 8MHz, the SACKS2~SACKS0 bits should not be set to 000, 001 or 111. Doing so will give A/D clock periods that are less than the minimum A/D clock period which may result in inaccurate A/D conversion values. Refer to the following table for examples, where values marked with an asterisk \* show where, depending upon the device, special care must be taken, as the values may be less than the specified minimum A/D Clock Period.

|                  |                                            |                                              |                                              | A/D Clock P                                  | Period (tadck)                                |                                               |                                               |                                   |
|------------------|--------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|-----------------------------------------------|-----------------------------------------------|-----------------------------------------------|-----------------------------------|
| f <sub>sys</sub> | SACKS[2:0]<br>= 000<br>(f <sub>sys</sub> ) | SACKS[2:0]<br>= 001<br>(f <sub>SYS</sub> /2) | SACKS[2:0]<br>= 010<br>(f <sub>SYS</sub> /4) | SACKS[2:0]<br>= 011<br>(f <sub>sys</sub> /8) | SACKS[2:0]<br>= 100<br>(f <sub>SYS</sub> /16) | SACKS[2:0]<br>= 101<br>(f <sub>SYS</sub> /32) | SACKS[2:0]<br>= 110<br>(f <sub>SYS</sub> /64) | SACKS[2:0]<br>= 111<br>(fsys/128) |
| 1MHz             | 1µs                                        | 2µs                                          | 4µs                                          | 8µs                                          | 16µs *                                        | 32µs *                                        | 64µs *                                        | 128µs *                           |
| 2MHz             | 500ns                                      | 1µs                                          | 2µs                                          | 4µs                                          | 8µs                                           | 16µs *                                        | 32µs *                                        | 64µs *                            |
| 4MHz             | 250ns *                                    | 500ns                                        | 1µs                                          | 2µs                                          | 4µs                                           | 8µs                                           | 16µs *                                        | 32µs *                            |
| 8MHz             | 125ns *                                    | 250ns *                                      | 500ns                                        | 1µs                                          | 2µs                                           | 4µs                                           | 8µs                                           | 16µs *                            |

### A/D Clock Period Examples

Controlling the power on/off function of the A/D converter circuitry is implemented using the ADCEN bit in the SADC0 register. This bit must be set high to power on the A/D converter. When the ADCEN bit is set high to power on the A/D converter internal circuitry a certain delay, as indicated in the timing diagram, must be allowed before an A/D conversion is initiated. Even if no pins are selected for use as A/D inputs, if the ADCEN bit is high, then some power will still be consumed. In power conscious applications it is therefore recommended that the ADCEN is set low to reduce power consumption when the A/D converter function is not being used.

Rev. 1.00 76 March 03, 2016



## A/D Converter Reference Voltage

The reference voltage supply to the A/D converter can be supplied from the positive power supply pin, AVDD, or from an external reference source supplied on pin VREF. The desired selection is made using the SAVRS1 and SAVRS0 bits. When the SAVRS bit field is set to "01", the A/D converter reference voltage will come from the AVDD pin. Otherwise, if the SAVRS bit field is set to any other value except "01", the A/D converter reference voltage will come from the VREF pin. As the A/D converter and OCP D/A converter external reference voltage come from the same VREF pin, when the VREF pin is selected as the A/D converter reference voltage pin, the OCP D/A converter reference voltage selection bit OCPVRS should be also properly configured except the pin-shared function control bits to avoid functional abnormity. However, if the internal A/D converter power is selected as the reference voltage, the VREF pin must not be configured as the reference voltage input function for the A/D converter to avoid the internal connection between the VREF pin to A/D converter power AV<sub>DD</sub>. The analog input values must not be allowed to exceed the value of the selected reference voltage, AV<sub>DD</sub> or  $V_{REF}$ .

The following table shows how to properly select reference voltage for the A/D converter or OCP D/A converter.

| ADC Reference<br>Voltage Selection | OCP DAC Reference<br>Voltage Selection | SAVRS[1:0]         | OCPVRS | PAS07~PAS06        |
|------------------------------------|----------------------------------------|--------------------|--------|--------------------|
| AVDD                               | AVDD                                   | 01                 | 0      | Others except "10" |
| AVDD                               | VREF                                   | 01                 | 1      | 01                 |
| VREF                               | AVDD                                   | Others except "01" | 0      | 10                 |
| VREF                               | VREF                                   | Others except "01" | 1      | 10                 |

## A/D Converter Input Signals

All the external A/D analog channel input pins are pin-shared with the I/O pins as well as other functions. The corresponding control bits for each A/D external input pin in the PAS0 and PAS1 register determine whether the input pins are setup as A/D converter analog inputs or whether they have other functions. If the pin is setup to be as an A/D analog channel input, the original pin functions will be disabled. In this way, pins can be changed under program control to change their function between A/D inputs and other functions. All pull high resistors, which are setup through register programming, will be automatically disconnected if the pins are setup as A/D inputs. Note that it is not necessary to first setup the A/D pin as an input in the port control register to enable the A/D input as when the pin-shared function control bits enable an A/D input, the status of the port control register will be overridden.

There are two internal analog signals derived from the Bandgap reference voltage or Over Current Protection analog output signal, which can be connected to the A/D converter as the analog input signal by configuring the SAINS2~SAINS0 bits. If the external channel input is selected to be converted, the SAINS2~SAINS0 bits should be set to "000" and the SACS3~SACS0 bits can determine which external channel is selected. If the internal analog signal is selected to be converted, the SACS3~SACS0 bits must be configured with a value from 1000 to 1111 to switch off the external analog channel input. Otherwise, the internal analog signal will be connected together with the external channel input. This will result in unpredictable situations.

Rev. 1.00 77 March 03, 2016



| SAINS[2:0]   | SACS[3:0]   | Input Signals | Description                                           |
|--------------|-------------|---------------|-------------------------------------------------------|
| 000, 101~111 | 0000~0111   | AN0~AN7       | External pin analog input                             |
| 000, 101~111 | 1000~1111 — |               | Non-existed channel, input is floating.               |
| 001          | 1000~1111   | $V_{BG}$      | Internal Bandgap reference voltage                    |
| 010          | 1000~1111   | OCPAO         | Internal Over Current Protection analog output signal |
| 011, 100     | 1000~1111   | _             | Reserved, connected to ground.                        |

A/D Converter Input Signal Selection

# **Conversion Rate and Timing Diagram**

A complete A/D conversion contains two parts, data sampling and data conversion. The data sampling which is defined as  $t_{ADS}$  takes 4 A/D clock cycles and the data conversion takes 12 A/D clock cycles. Therefore a total of 16 A/D clock cycles for an external input A/D conversion which is defined as  $t_{ADC}$  are necessary.

Maximum single A/D conversion rate=A/D clock period / 16

The accompanying diagram shows graphically the various stages involved in an analog to digital conversion process and its associated timing. After an A/D conversion process has been initiated by the application program, the microcontroller internal hardware will begin to carry out the conversion, during which time the program can continue with other functions. The time taken for the A/D conversion is  $16 \, t_{ADCK}$  clock cycles where  $t_{ADCK}$  is equal to the A/D clock period.



A/D Conversion Timing – External Channel Input

## **Summary of A/D Conversion Steps**

The following summarises the individual steps that should be executed in order to implement an A/D conversion process.

- Step 1
   Select the required A/D conversion clock by correctly programming bits SACKS2~SACKS0 in the SADC1 register.
- Step 2
   Enable the A/D by setting the ADCEN bit in the SADC0 register to one.

Rev. 1.00 78 March 03, 2016



#### • Step 3

Select which signal is to be connected to the internal A/D converter by correctly configuring the SAINS2~SAINS0 bits.

Select the external channel input to be converted, go to Step 4. Select the internal analog signal to be converted, go to Step 5.

#### Step 4

If the A/D input signal comes from the external channel input selecting by configuring the SAINS bit field, the corresponding pins should be configured as A/D input function by configuring the relevant pin-shared function control bits. The desired analog channel then should be selected by configuring the SACS bit field. After this step, go to Step 6.

#### Step 5

Before the A/D input signal is selected to come from the internal analog signal by configuring the SAINS bit field, the corresponding external input pin must be switched to a non-existed channel input by setting the SACS3~SACS0 bits with a value from 1000 to 1111. The desired internal analog signal then can be selected by configuring the SAINS bit field. After this step, go to Step 6.

- Step 6
   Select the reference voltage source by configuring the SAVRS1~SAVRS0 bits in the SADC1 register.
- Step 7
   Select A/D converter output data format by setting the ADRFS bit in the SADC0 register.
- Step 8

If A/D conversion interrupt is used, the interrupt control registers must be correctly configured to ensure the A/D interrupt function is active. The master interrupt control bit, EMI, and the A/D conversion interrupt control bit, ADE, must both be set high in advance.

Step 9

The A/D conversion procedure can now be initialized by setting the START bit from low to high and then low again.

• Step 10

If A/D conversion is in progress, the ADBZ flag will be set high. After the A/D conversion process is complete, the ADBZ flag will go low and then the output data can be read from SADOH and SADOL registers.

Note: When checking for the end of the conversion process, if the method of polling the ADBZ bit in the SADC0 register is used, the interrupt enable step above can be omitted.

### **Programming Considerations**

During microcontroller operations where the A/D converter is not being used, the A/D internal circuitry can be switched off to reduce power consumption, by clearing bit ADCEN to 0 in the SADC0 register. When this happens, the internal A/D converter circuits will not consume power irrespective of what analog voltage is applied to their input lines. If the A/D converter input lines are used as normal I/Os, then care must be taken as if the input voltage is not at a valid logic level, then this may lead to some increase in power consumption.



## A/D Conversion Function

As the device contains a 12-bit A/D converter, its full-scale converted digitised value is equal to FFFH. Since the full-scale analog input value is equal to the  $AV_{DD}$  or  $V_{REF}$  voltage, this gives a single bit analog input value of  $AV_{DD}$  or  $V_{REF}$  divided by 4096.

1 LSB=(AV<sub>DD</sub> or 
$$V_{REF}$$
) ÷ 4096

The A/D Converter input voltage value can be calculated using the following equation:

A/D input voltage=A/D output digital value 
$$\times$$
 (AV<sub>DD</sub> or V<sub>REF</sub>)  $\div$  4096

The diagram shows the ideal transfer function between the analog input value and the digitised output value for the A/D converter. Except for the digitised zero value, the subsequent digitised values will change at a point 0.5 LSB below where they would change without the offset, and the last full scale digitised value will change at a point 1.5 LSB below the  $AV_{DD}$  or  $V_{REF}$  level.



Ideal A/D Transfer Function

## A/D Conversion Programming Examples

The following two programming examples illustrate how to setup and implement an A/D conversion. In the first example, the method of polling the ADBZ bit in the SADC0 register is used to detect when the conversion cycle is complete, whereas in the second example, the A/D interrupt is used to determine when the conversion is complete.

Rev. 1.00 80 March 03, 2016



### Example: using an ADBZ polling method to detect the end of conversion

```
clr ADE
                    ; disable ADC interrupt
mov a,03H
mov SADC1,a
                    ; select f<sub>sys</sub>/8 as A/D clock
set ADCEN
                    ; setup PASO to configure pin ANO
mov a,03h
mov PASO,a
mov a,20h
mov SADCO, a
                    ; enable and connect ANO channel to A/D converter
start conversion:
                   ; high pulse on start bit to initiate conversion ; reset \ensuremath{\text{A/D}}
clr START
set START
clr START
                     ; start A/D
polling EOC:
sz ADBZ
                     ; poll the SADCO register ADBZ bit to detect end of A/D conversion
jmp polling_EOC ; continue polling
mov a,SADOL ; read low byte conversion result value
mov SADOL_buffer,a ; save result to user defined register
mov a,SADOH ; read high byte conversion result value
mov SADOH buffer,a ; save result to user defined register
: :
jmp start conversion ; start next A/D conversion
```

#### Example: using the interrupt method to detect the end of conversion

```
; disable ADC interrupt
clr ADE
mov a,03H
mov SADC1,a ; select f_{\text{SYS}}/8 as A/D clock
set ADCEN
mov a,03h
                   ; setup PASO to configure pin ANO
mov PASO,a
mov a,20h
mov SADCO,a
                   ; enable and connect ANO channel to A/D converter
Start conversion:
clr START
                   ; high pulse on START bit to initiate conversion
set START
                   ; reset A/D
clr START
                   ; start A/D
clr ADF
                   ; clear ADC interrupt request flag
set ADE
                    ; enable ADC interrupt
set EMI
                    ; enable global interrupt
: :
                    ; ADC interrupt service routine
ADC ISR:
mov acc stack,a
                   ; save ACC to user defined memory
mov a,STATUS
mov status stack,a ; save STATUS to user defined memory
mov a, SADOL
                   ; read low byte conversion result value
mov SADOL buffer,a ; save result to user defined register
mov a,SADOH ; read high byte conversion result value
mov SADOH buffer,a ; save result to user defined register
EXIT INT ISR:
mov a, status stack
mov STATUS,a ; restore STATUS from user defined memory
mov a,acc_stack ; restore ACC from user defined memory
reti
```



# **Over Current Protection**

The device includes an over current protection function which provides a protection mechanism for applications. To prevent the battery charge or load current from exceeding a specific level, the current on the OCP pin is converted to a relevant voltage level according to the current value using the OCP operational amplifier. It is then compared with a reference voltage generated by an 8-bit D/A converter. When an over current event occurs, an OCP interrupt will be generated if the corresponding interrupt control is enabled.



**Over Current Protection Circuit** 

## **Over Current Protection Operation**

The illustrated OCP circuit is used to prevent the input current from exceeding a reference level. The current on the OCP pin is converted to a voltage and then amplified by the OCP operational amplifier with a programmable gain from 1 to 50 selected by the G2~G0 bits in the OCPC1 register. This is known as a Programmable Gain Amplifier or PGA. This PGA can also be configured to operate in the non-inverting, inverting or input offset calibration mode determined by the OCPEN1 and OCPEN0 bits in the OCPC0 register. After the current is converted and amplified to a specific voltage level, it will be compared with a reference voltage provided by an 8-bit DAC. The 8-bit DAC power can be AV<sub>DD</sub> or V<sub>REF</sub>, selected by the OCPVRS bit in the OCPC0 register. The comparator output, OCPCOUT, will first be filtered with a certain de-bounce time period selected by the OCPDEB2~OCPDEB0 bits in the OCPC1 register. Then a filtered OCP digital comparator output, OCPO, is obtained to indicate whether an over current condition occurs or not. The OCPO bit will be set to 1 if an over current condition occurs. Otherwise, the OCPO bit is zero. Once an over current event occurs, i.e., the converted voltage of the OCP input current is greater than the reference voltage, the corresponding interrupt will be generated if the relevant interrupt control bit is enabled.

Rev. 1.00 82 March 03, 2016



# **Over Current Protection Control Registers**

Overall operation of the over current protection is controlled using several registers. One register is used to provide the reference voltages for the over current protection circuit. There are two registers used to cancel out the operational amplifier and comparator input offset. The remaining two registers are control registers which control the OCP function, D/A converter reference voltage select, PGA gain select, comparator de-bounce time together with the hysteresis function.

| Register |         |         |         | Bi      | t       |         |         |         |
|----------|---------|---------|---------|---------|---------|---------|---------|---------|
| Name     | 7       | 6       | 5       | 4       | 3       | 2       | 1       | 0       |
| OCPC0    | OCPEN1  | OCPEN0  | OCPVRS  | OCPCHY  | _       | _       | _       | ОСРО    |
| OCPC1    | _       | _       | G2      | G1      | G0      | OCPDEB2 | OCPDEB1 | OCPDEB0 |
| OCPDA    | D7      | D6      | D5      | D4      | D3      | D2      | D1      | D0      |
| OCPOCAL  | OCPOOFM | OCPORSP | OCPOOF5 | OCPOOF4 | OCPOOF3 | OCPOOF2 | OCPOOF1 | OCPOOF0 |
| OCPCCAL  | OCPCOUT | OCPCOFM | OCPCRSP | OCPCOF4 | OCPCOF3 | OCPCOF2 | OCPCOF1 | OCPCOF0 |

### **OCP Register List**

## **OCPC0** Register

| Bit  | 7      | 6      | 5      | 4      | 3 | 2 | 1 | 0    |
|------|--------|--------|--------|--------|---|---|---|------|
| Name | OCPEN1 | OCPEN0 | OCPVRS | OCPCHY | _ | _ | _ | OCPO |
| R/W  | R/W    | R/W    | R/W    | R/W    | _ | _ | _ | R    |
| POR  | 0      | 0      | 0      | 0      | _ | _ | _ | 0    |

Bit 7~6 **OCPEN1~OCPEN0**: OCP function operating mode selection

00: OCP function is disabled, S1and S3 on, S0 and S2 off 01: Non-inverting mode, S0 and S3 on, S1 and S2 off 10: Inverting mode, S1 and S2 on, S0 and S3 off

11: Calibration mode, S1 and S3 on, S0 and S2 off

Bit 5 OCPVRS: OCP DAC reference voltage selection

0: From  $AV_{DD}$ 1: From  $V_{REF}$ 

Bit 4 OCPCHY: OCP Comparator hysteresis function control

0: Disable 1: Enable

Bit 3~1 Unimplemented, read as "0"
Bit 0 OCPO: OCP digital output bit

0: The monitored source current is not over

1: The monitored source current is over



## **OCPC1** Register

| Bit  | 7 | 6 | 5   | 4   | 3   | 2       | 1       | 0       |
|------|---|---|-----|-----|-----|---------|---------|---------|
| Name | _ | _ | G2  | G1  | G0  | OCPDEB2 | OCPDEB1 | OCPDEB0 |
| R/W  | _ | _ | R/W | R/W | R/W | R/W     | R/W     | R/W     |
| POR  | _ | _ | 0   | 0   | 0   | 0       | 0       | 0       |

Bit 7~6 Unimplemented, read as "0"

Bit 5~3 **G2~G0**: PGA R2/R1 ratio selection

000: Unity gain buffer (non-inverting mode) or R2/R1=1(inverting mode)

001: R2/R1=5 010: R2/R1=10 011: R2/R1=15 100: R2/R1=20 101: R2/R1=30 110: R2/R1=40 111: R2/R1=50

These bits are used to select the R2/R1 ratio to obtain various gain values for inverting and non-inverting mode. The calculating formula of the PGA gain for the inverting and non-inverting mode is described in the "Input Voltage Range" section.

Bit 2~0 **OCPDEB2~OCPDEB0**: OCP output filter debounce time selection

000: Bypass, without debounce

001: (1~2) × t<sub>DEB</sub> 010: (3~4) × t<sub>DEB</sub> 011: (7~8) × t<sub>DEB</sub> 100: (15~16) × t<sub>DEB</sub> 101: (31~32) × t<sub>DEB</sub> 110: (63~64) × t<sub>DEB</sub>

111: (127~128) × t<sub>DEB</sub>

Note:  $t_{DEB}=1/f_{SYS}$ 

## **OCPDA** Register

| Bit  | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|------|-----|-----|-----|-----|-----|-----|-----|-----|
| Name | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| R/W  | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| POR  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

Bit 7~0 **D7~D0**: OCP DAC output voltage control bits
OCP DAC Output=(DAC reference voltage/256) × D[7:0]

Rev. 1.00 84 March 03, 2016



### **OCPOCAL** Register

| Bit  | 7       | 6       | 5       | 4       | 3       | 2       | 1       | 0       |
|------|---------|---------|---------|---------|---------|---------|---------|---------|
| Name | OCPOOFM | OCPORSP | OCPOOF5 | OCPOOF4 | OCPOOF3 | OCPOOF2 | OCPOOF1 | OCPOOF0 |
| R/W  | R/W     | R/W     | R/W     | R/W     | R/W     | R/W     | R/W     | R/W     |
| POR  | 0       | 0       | 1       | 0       | 0       | 0       | 0       | 0       |

Bit 7 OCPOOFM: OCP Operational Amplifier Input Offset Calibration Mode Enable control

- 0: Input Offset Calibration Mode Disabled
- 1: Input Offset Calibration Mode Enabled

This bit is used to control the OCP operational amplifier input offset Calibration function. The OCPEN1 and OCPEN0 bits must first be set to "11" and then the OCPOOFM bit must be set to 1 followed by the OCPCOFM bit being setting to 0, then the operational amplifier input offset Calibration mode will be enabled. Refer to the "Operational Amplifier Input Offset Calibration" section for the detailed offset Calibration procedures.

- Bit 6 OCPORSP: OCP Operational Amplifier Input Offset Voltage Calibration Reference selection
  - 0: Select negative input as the reference input
  - 1: Select positive input as the reference input
- Bit 5~0 **OCPOOF5~OCPOOF0**: OCP Operational Amplifier Input Offset Voltage Calibration value

This 6-bit field is used to perform the operational amplifier input offset Calibration operation and the value for the OCP operational amplifier input offset Calibration can be restored into this bit field. More detailed information is described in the "Operational Amplifier Input Offset Calibration" section.

#### **OCPCCAL** Register

| Bit  | 7       | 6       | 5       | 4       | 3       | 2       | 1       | 0       |
|------|---------|---------|---------|---------|---------|---------|---------|---------|
| Name | OCPCOUT | OCPCOFM | OCPCRSP | OCPCOF4 | OCPCOF3 | OCPCOF2 | OCPCOF1 | OCPCOF0 |
| R/W  | R       | R/W     |
| POR  | 0       | 0       | 0       | 1       | 0       | 0       | 0       | 0       |

- Bit 7 OCPCOUT: OCP Comparator Output, positive logic (read only)
  - 0: Positive input voltage < Negative input voltage
  - 1: Positive input voltage > Negative input voltage

This bit is used to indicate whether the positive input voltage is greater than the negative input voltage when the OCP operates in the input offset Calibration mode. If the OCPCOUT is set to 1, the positive input voltage is greater than the negative input voltage. Otherwise, the positive input voltage is less than the negative input voltage.

- Bit 6 OCPCOFM: OCP Comparator Input Offset Calibration Mode Enable control
  - 0: Input Offset Calibration Mode Disabled
  - 1: Input Offset Calibration Mode Enabled

This bit is used to control the OCP comparator input offset Calibration function. The OCPEN1 and OCPEN0 bits must first be set to "11" and then the OCPCOFM bit must be set to 1 followed by the OCPOOFM bit being setting to 0, then the comparator input offset calibration mode will be enabled. Refer to the "Comparator Input Offset Calibration" section for the detailed offset calibration procedures.

- Bit 5 OCPCRSP: OCP Comparator Input Offset Calibration Reference Input select
  - 0: Select negative input as the reference input
    - 1: Select positive input as the reference input
- Bit 4~0 OCPCOF4~OCPCOF0: OCP Comparator Input Offset Calibration value

This 5-bit field is used to perform the comparator input offset calibration operation and the value for the OCP comparator input offset calibration can be restored into this bit field. More detailed information is described in the "Comparator Input Offset Calibration" section.

Rev. 1.00 85 March 03, 2016



## **Input Voltage Range**

Together with different PGA operating modes, the input voltage on the OCP pin can be positive or negative for flexible operation. The PGA output for the positive or negative input voltage is calculated based on different formulas and described by the following.

• For input voltages  $V_{\rm IN}$  > 0, the PGA operates in the non-inverting mode and the PGA output is obtained using the formula below:

$$V_{\text{OUT}} = \left(1 + \frac{R2}{R1}\right) \times V_{\text{IN}}$$

• When the PGA operates in the non-inverting mode by setting the OCPEN[1:0] to "01" with unity gain select by setting the G[2:0] to "000", the PGA will act as a unit-gain buffer whose output is equal to  $V_{\rm IN}$ .

$$V_{OUT} = V_{IN}$$

• For input voltages  $0 > V_{\rm IN} > -0.4V$ , the PGA operates in the inverting mode and the PGA output is obtained using the formula below. Note that if the input voltage is negative, it cannot be lower than -0.4V which will result in current leakage.

$$V_{OUT} = -\frac{R2}{R1} \times V_{IN}$$

### **Offset Calibration**

The OCP circuit has 4 operating modes controlled by OCPEN[1:0], one of them is calibration mode. In calibration mode, Operational amplifier and comparator offset can be calibrated.

## **Operational Amplifier Input Offset Calibration**

- Step 1. Set OCPEN[1:0]=11, OCPOOFM=1 and OCPCOFM=0, the OCP will operate in the operational amplifier input offset Calibration mode.
- Step 2. Set OCPOOF[5:0]=000000 and then read the OCPCOUT bit.
- Step 3. Increase the OCPOOF[5:0] value by 1 and then read the OCPCOUT bit.

If the OCPCOUT bit state has not changed, then repeat Step 3 until the OCPCOUT bit state has changed.

If the OCPCOUT bit state has changed, record the OCPOOF value as  $V_{\rm OOS1}$  and then go to Step 4.

- Step 4. Set OCPOOF[5:0]=111111 and read the OCPCOUT bit.
- Step 5. Decrease the OCPOOF[5:0] value by 1 and then read the OCPCOUT bit.

If the OCPCOUT bit state has not changed, then repeat Step 5 until the OCPCOUT bit state has changed.

If the OCPCOUT bit state has changed, record the OCPOOF value as  $V_{\rm 00S2}$  and then go to Step 6.

Step 6. Restore the operational amplifier input offset calibration value  $V_{\rm OOS}$  into the OCPOOF[5:0] bit field. The offset Calibration procedure is now finished.

Where 
$$V_{OOS} = \frac{V_{OOS1} + V_{OOS2}}{2}$$

Rev. 1.00 86 March 03, 2016



## **Comparator Input Offset Calibration**

- Step 1. Set OCPEN[1:0]=11, OCPCOFM=1 and OCPOOFM=0, the OCP will now operate in the comparator input offset calibration mode. S4 is on (S4 is used for calibration mode, in normal mode operation, it is off).
- Step 2. Set OCPCOF[4:0]=00000 and read the OCPCOUT bit.
- Step 3. Increase the OCPCOF[4:0] value by 1 and then read the OCPCOUT bit.

If the OCPCOUT bit state has not changed, then repeat Step 3 until the OCPCOUT bit state has changed.

If the OCPCOUT bit state has changed, record the OCPCOF value as  $V_{\text{COS1}}$  and then go to Step 4.

- Step 4. Set OCPCOF[4:0]=11111 and then read the OCPCOUT bit.
- Step 5. Decrease the OCPCOF[4:0] value by 1 and then read the OCPCOUT bit.

If the OCPCOUT bit state has not changed, then repeat Step 5 until the OCPCOUT bit state has changed.

If the OCPCOUT bit state has changed, record the OCPCOF value as  $V_{\text{COS2}}$  and then go to Step 6.

Step 6. Restore the comparator input offset calibration value  $V_{COS}$  into the OCPCOF[4:0] bit field. The offset Calibration procedure is now finished.

Where 
$$V_{COS} = \frac{V_{COS1} + V_{COS2}}{2}$$

# **High Voltage Output**

The device contains a high voltage driver with level shift functions, which can be used to drive the external Power MOS.



Note: 1. "\*" is the circuit node name and not the Special Function Register bit.

2. PTP0 acted as the control signal output High /Low (D) source.

High Voltage Output Block Diagram



# **Functional Description**

The high voltage output on the HVO pin is used to drive the external power MOS by the HVO bit high/low or using PTP0 output to control power MOS loads, the control methods can be selected by the HVODS bit.

#### **Protection Mechanism**

There is a protection mechanism provided for high voltage output.

- If HVOPEN=0, whether the HVO pin is in a floating status or normally outputs as above described methods will be determined by the HVOOE bit.
- If HVOPEN=1, when the control signal P trigger from low to high occurs, first the HVO and HVODS bits will be forced to be cleared to zero, the purpose is as follows.
  - When OE=1, the HVO pin output status is low.
  - When OE=0, the HVO pin output status is floating, where the OE value is decided by the HVOOE bit.

Then the action of the HVOC register is determined by software.

• If HVOPEN=1, but the control signal P trigger does not occur, then the HVO and HVODS bits will not be affected.

# **Control Registers**

These two registers are used to control the overall operation of high voltage output.

### **HVOC Register**

| Bit  | 7 | 6 | 5 | 4 | 3      | 2     | 1     | 0   |
|------|---|---|---|---|--------|-------|-------|-----|
| Name | _ | _ | _ | _ | HVOPEN | HVOOE | HVODS | HVO |
| R/W  | _ | _ | _ | _ | R/W    | R/W   | R/W   | R/W |
| POR  | _ | _ | _ | _ | 0      | 0     | 0     | 0   |

Bit 7~4 Unimplemented, read as "0"

Bit 3 **HVOPEN**: HVO pin H/W protection enable control

0: Disable 1: Enable

Bit 2 **HVOOE**: HVO pin output enable control

0: Output disable1: Output enable

Bit 1 **HVODS**: HVO pin output data select

0: Output decide by HVO bit 1: Output decide by PTP0

Bit 0 **HVO**: HVO pin output control

0: Output low 1: Output high

Note: As the HVOOE and HVO bits are in the same register, when the HVOC register is configured, there is a system clock  $f_{SYS}$  delay provided between the HVO pin output enable and data signals by hardware, to solve the problem due to these two signals are too closed.

Rev. 1.00 88 March 03, 2016



## **HVOPC** Register

| Bit  | 7 | 6 | 5 | 4 | 3       | 2       | 1       | 0       |
|------|---|---|---|---|---------|---------|---------|---------|
| Name | _ | _ | _ | _ | HVOP3EN | HVOP2EN | HVOP1EN | HVOP0EN |
| R/W  | _ | _ | _ | _ | R/W     | R/W     | R/W     | R/W     |
| POR  | _ | _ | _ | _ | 0       | 0       | 0       | 0       |

Bit 7~4 Unimplemented, read as "0"

Bit 3 **HVOP3EN**: HVOP3 H/W Protection control

0: Disable 1: Enable

Bit 2 **HVOP2EN**: HVOP2 H/W Protection control

0: Disable 1: Enable

Bit 1 **HVOP1EN**: INTO H/W Protection control

0: Disable 1: Enable

Bit 0 **HVOP0EN**: OCPO H/W Protection control

0: Disable 1: Enable

## I<sup>2</sup>C Interface

The I<sup>2</sup>C interface is used to communicate with external peripheral devices such as sensors, EEPROM memory etc. Originally developed by Philips, it is a two line low speed serial interface for synchronous serial data transfer. The advantage of only two lines for communication, relatively simple communication protocol and the ability to accommodate multiple devices on the same bus has made it an extremely popular interface type for many applications.



I<sup>2</sup>C Master/Slave Bus Connection

## I<sup>2</sup>C Interface Operation

The I<sup>2</sup>C serial interface is a two line interface, a serial data line, SDA, and serial clock line, SCL. As many devices may be connected together on the same bus, their outputs are both open drain types. For this reason it is necessary that external pull-high resistors are connected to these outputs. Note that no chip select line exists, as each device on the I<sup>2</sup>C bus is identified by a unique address which will be transmitted and received on the I<sup>2</sup>C bus.

When two devices communicate with each other on the bidirectional I<sup>2</sup>C bus, one is known as the master device and one as the slave device. Both master and slave can transmit and receive data, however, it is the master device that has overall control of the bus. For this device, which only operates in slave mode, there are two methods of transferring data on the I<sup>2</sup>C bus, the slave transmit mode and the slave receive mode.

Rev. 1.00 89 March 03, 2016





I<sup>2</sup>C Block Diagram



The IICDEB1 and IICDEB0 bits determine the debounce time of the  $I^2C$  interface. This uses the system clock to in effect add a debounce time to the external clock to reduce the possibility of glitches on the clock line causing erroneous operation. The debounce time, if selected, can be chosen to be either 2 or 4 system clocks. To achieve the required  $I^2C$  data transfer speed, there exists a relationship between the system clock,  $f_{SYS}$ , and the  $I^2C$  debounce time. For either the  $I^2C$  Standard or Fast mode operation, users must take care of the selected system clock frequency and the configured debounce time to match the criterion shown in the following table.

| I <sup>2</sup> C Debounce Time Selection | I <sup>2</sup> C Standard Mode (100kHz) | I <sup>2</sup> C Fast Mode (400kHz) |
|------------------------------------------|-----------------------------------------|-------------------------------------|
| No Debounce                              | f <sub>SYS</sub> > 2 MHz                | f <sub>SYS</sub> > 5 MHz            |
| 2 system clock debounce                  | f <sub>SYS</sub> > 4 MHz                | f <sub>SYS</sub> > 10 MHz           |
| 4 system clock debounce                  | f <sub>SYS</sub> > 8 MHz                | f <sub>SYS</sub> > 20 MHz           |

I<sup>2</sup>C Minimum f<sub>SYS</sub> Frequency

Rev. 1.00 90 March 03, 2016



# I<sup>2</sup>C Registers

There are three control registers associated with the I<sup>2</sup>C bus, IICC0, IICC1 and IICTOC, and one slave address register, IICA, together with one data register, IICD.

| Register | Bit     |        |         |         |         |         |         |         |
|----------|---------|--------|---------|---------|---------|---------|---------|---------|
| Name     | 7       | 6      | 5       | 4       | 3       | 2       | 1       | 0       |
| IICC0    | _       | _      | _       | _       | IICDEB1 | IICDEB0 | IICEN   | _       |
| IICC1    | HCF     | HAAS   | HBB     | HTX     | TXAK    | SRW     | IAMWU   | RXAK    |
| IICD     | D7      | D6     | D5      | D4      | D3      | D2      | D1      | D0      |
| IICA     | A6      | A5     | A4      | A3      | A2      | A1      | A0      | _       |
| IICTOC   | IICTOEN | IICTOF | IICTOS5 | IICTOS4 | IICTOS3 | IICTOS2 | IICTOS1 | IICTOS0 |

I<sup>2</sup>C Registers List

## **IICD Register**

The IICD register is used to store the data being transmitted and received on the  $I^2C$  bus. Before the microcontroller writes data to the  $I^2C$  bus, the actual data to be transmitted must be placed in the IICD register. After the data is received from the  $I^2C$  bus, the microcontroller can read it from the IICD register. Any transmission or reception of data from the  $I^2C$  bus must be made via the IICD register.

| Bit  | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|------|-----|-----|-----|-----|-----|-----|-----|-----|
| Name | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| R/W  | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| POR  | Х   | Х   | Х   | Х   | Х   | Х   | Х   | х   |

"x": unknown

Bit  $7\sim 0$  **D7\simD0**: I<sup>2</sup>C Data Buffer bit  $7\sim$ bit 0

### **IICA Register**

The IICA register is the location where the 7-bit slave address of the slave device is stored. Bits  $7\sim1$  of the IICA register define the device slave address. Bit 0 is not defined. When a master device, which is connected to the I<sup>2</sup>C bus, sends out an address, which matches the slave address in the IICA register, the slave device will be selected.

| Bit  | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0 |
|------|-----|-----|-----|-----|-----|-----|-----|---|
| Name | A6  | A5  | A4  | A3  | A2  | A1  | A0  | _ |
| R/W  | R/W | R/W | R/W | R/W | R/W | R/W | R/W | _ |
| POR  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | _ |

Bit  $7\sim 1$  **A6~A0**:  $I^2C$  slave address

A6~A0 is the  $I^2C$  slave address bit 6 ~ bit 0.

Bit 0 Unimplemented, read as "0"



### I<sup>2</sup>C Control Registers

There are two control registers for the I<sup>2</sup>C interface, IICC0 and IICC1. The register IICC0 is used to control the enable/disable function and to set the data transmission clock frequency. The IICC1 register contains the relevant flags which are used to indicate the I<sup>2</sup>C communication status. Another register, IICTOC, is used to control the I<sup>2</sup>C time-out function and described in the corresponding section.

### IICC0 Register

| Bit  | 7 | 6 | 5 | 4 | 3       | 2       | 1     | 0 |
|------|---|---|---|---|---------|---------|-------|---|
| Name | _ | _ | _ | _ | IICDEB1 | IICDEB0 | IICEN | _ |
| R/W  | _ | _ | _ | _ | R/W     | R/W     | R/W   | _ |
| POR  | _ | _ | _ | _ | 0       | 0       | 0     | _ |

Bit 7~4 Unimplemented, read as "0"

Bit 3~2 IICDEB1~IICDEB0: I<sup>2</sup>C Debounce Time Selection

00: No debounce

01: 2 system clock debounce 10: 4 system clock debounce 11: 4 system clock debounce

Bit 1 IICEN: I<sup>2</sup>C enable

0: Disable 1: Enable

The bit is the overall on/off control for the I<sup>2</sup>C interface. When the IICEN bit is cleared to zero to disable the I<sup>2</sup>C interface, the SDA and SCL lines will lose their I<sup>2</sup>C function and the I<sup>2</sup>C operating current will be reduced to a minimum value. When the bit is high the I<sup>2</sup>C interface is enabled. If the IICEN bit changes from low to high, the contents of the I<sup>2</sup>C control bits such as HTX and TXAK will remain at the previous settings and should therefore be first initialised by the application program while the relevant I<sup>2</sup>C flags such as HCF, HAAS, HBB, SRW and RXAK will be set to their default states.

Bit 0 Unimplemented, read as "0"

## IICC1 Register

| Bit  | 7   | 6    | 5   | 4   | 3    | 2   | 1     | 0    |
|------|-----|------|-----|-----|------|-----|-------|------|
| Name | HCF | HAAS | HBB | HTX | TXAK | SRW | IAMWU | RXAK |
| R/W  | R   | R    | R   | R/W | R/W  | R   | R/W   | R    |
| POR  | 1   | 0    | 0   | 0   | 0    | 0   | 0     | 1    |

Bit 7 **HCF**: I<sup>2</sup>C Bus data transfer completion flag

0: Data is being transferred

1: Completion of an 8-bit data transfer

The HCF flag is the data transfer flag. This flag will be zero when data is being transferred. Upon completion of an 8-bit data transfer the flag will go high and an interrupt will be generated.

Below is an example of the flow of a two-byte I<sup>2</sup>C data transfer.

First, I<sup>2</sup>C slave device receive a start signal from I<sup>2</sup>C master and then HCF bit is automatically cleared to zero.

Second, I<sup>2</sup>C slave device finish receiving the 1st data byte and then HCF bit is automatically set to one.

Third, user read the 1st data byte from IICD register by the application program and then HCF bit is automatically cleared to zero.

Fourth, I<sup>2</sup>C slave device finish receiving the 2nd data byte and then HCF bit is automatically set to one and so on.

Finally, I<sup>2</sup>C slave device receive a stop signal from I<sup>2</sup>C master and then HCF bit is automatically set to one.

Rev. 1.00 92 March 03, 2016



Bit 6 HAAS: I<sup>2</sup>C Bus address match flag

0: Not address match1: Address match

The HAAS flag is the address match flag. This flag is used to determine if the slave device address is the same as the master transmit address. If the addresses match then this bit will be high, if there is no match then the flag will be low.

Bit 5 **HBB**: I<sup>2</sup>C Bus busy flag

0: I<sup>2</sup>C Bus is not busy

1: I<sup>2</sup>C Bus is busy

The HBB flag is the I<sup>2</sup>C busy flag. This flag will be "1" when the I<sup>2</sup>C bus is busy which will occur when a START signal is detected. The flag will be set to "0" when the bus is free which will occur when a STOP signal is detected.

Bit 4 HTX: Select I<sup>2</sup>C slave device is transmitter or receiver

0: Slave device is the receiver

1: Slave device is the transmitter

Bit 3 TXAK: I<sup>2</sup>C Bus transmit acknowledge flag

0: Slave send acknowledge flag

1: Slave do not send acknowledge flag

The TXAK bit is the transmit acknowledge flag. After the slave device receipt of 8-bits of data, this bit will be transmitted to the bus on the 9th clock from the slave device. The slave device must always set TXAK bit to "0" before further data is received.

Bit 2 SRW: I<sup>2</sup>C Slave Read/Write flag

0: Slave device should be in receive mode

1: Slave device should be in transmit mode

The SRW flag is the I<sup>2</sup>C Slave Read/Write flag. This flag determines whether the master device wishes to transmit or receive data from the I<sup>2</sup>C bus. When the transmitted address and slave address is match, that is when the HAAS flag is set high, the slave device will check the SRW flag to determine whether it should be in transmit mode or receive mode. If the SRW flag is high, the master is requesting to read data from the bus, so the slave device should be in transmit mode. When the SRW flag is zero, the master will write data to the bus, therefore the slave device should be in receive mode to read this data.

Bit 1 IAMWU: I<sup>2</sup>C Address Match Control

0: Disable

1: Enable

This bit should be set to 1 to enable the I<sup>2</sup>C address match wake up from the SLEEP or IDLE Mode. If the IAMWU bit has been set before entering either the SLEEP or IDLE mode to enable the I<sup>2</sup>C address match wake up, then this bit must be cleared by the application program after wake-up to ensure correction device operation.

Bit 0 **RXAK**: I<sup>2</sup>C Bus Receive acknowledge flag

0: Slave receive acknowledge flag

1: Slave do not receive acknowledge flag

The RXAK flag is the receiver acknowledge flag. When the RXAK flag is "0", it means that a acknowledge signal has been received at the 9th clock, after 8 bits of data have been transmitted. When the slave device in the transmit mode, the slave device checks the RXAK flag to determine if the master receiver wishes to receive the next byte. The slave transmitter will therefore continue sending out data until the RXAK flag is "1". When this occurs, the slave transmitter will release the SDA line to allow the master to send a STOP signal to release the I<sup>2</sup>C Bus.



## I<sup>2</sup>C Bus Communication

Communication on the I<sup>2</sup>C bus requires four separate steps, a START signal, a slave device address transmission, a data transmission and finally a STOP signal. When a START signal is placed on the I<sup>2</sup>C bus, all devices on the bus will receive this signal and be notified of the imminent arrival of data on the bus. The first seven bits of the data will be the slave address with the first bit being the MSB. If the address of the slave device matches that of the transmitted address, the HAAS bit in the IICC1 register will be set and an I<sup>2</sup>C interrupt will be generated. After entering the interrupt service routine, the slave device must first check the condition of the HAAS and IICTOF bits to determine whether the interrupt source originates from an address match or from the completion of an 8-bit data transfer completion or I<sup>2</sup>C bus time-out occurrence. During a data transfer, note that after the 7-bit slave address has been transmitted, the following bit, which is the 8th bit, is the read/write bit whose value will be placed in the SRW bit. This bit will be checked by the slave device to determine whether to go into transmit or receive mode. Before any transfer of data to or from the I<sup>2</sup>C bus, the microcontroller must initialise the bus, the following are steps to achieve this:

- Step 1
  Set IICEN bit in the IICC0 register to "1" to enable the I<sup>2</sup>C bus.
- Step 2
   Write the slave address of the device to the I<sup>2</sup>C bus address register IICA.
- Step 3
   Set the IICE interrupt enable bit of the interrupt control register to enable the I<sup>2</sup>C interrupt.



I<sup>2</sup>C Bus Initialisation Flow Chart

Rev. 1.00 94 March 03, 2016



## I2C Bus Start Signal

The START signal can only be generated by the master device connected to the I<sup>2</sup>C bus and not by the slave device. This START signal will be detected by all devices connected to the I<sup>2</sup>C bus. When detected, this indicates that the I<sup>2</sup>C bus is busy and therefore the HBB bit will be set. A START condition occurs when a high to low transition on the SDA line takes place when the SCL line remains high.

#### Slave Address

The transmission of a START signal by the master will be detected by all devices on the I<sup>2</sup>C bus. To determine which slave device the master wishes to communicate with, the address of the slave device will be sent out immediately following the START signal. All slave devices, after receiving this 7-bit address data, will compare it with their own 7-bit slave address. If the address sent out by the master matches the internal address of the microcontroller slave device, then an internal I<sup>2</sup>C bus interrupt signal will be generated. The next bit following the address, which is the 8th bit, defines the read/write status and will be saved to the SRW bit of the IICC1 register. The slave device will then transmit an acknowledge bit, which is a low level, as the 9th bit. The slave device will also set the status flag HAAS when the addresses match.

As an I<sup>2</sup>C bus interrupt can come from three sources, when the program enters the interrupt subroutine, the HAAS and IICTOF bits should be examined to see whether the interrupt source has come from a matching slave address or from the completion of a data byte transfer or I<sup>2</sup>C time-out. When a slave address is matched, the device must be placed in either the transmit mode and then write data to the IICD register, or in the receive mode where it must implement a dummy read from the IICD register to release the SCL line.

## I<sup>2</sup>C Bus Read/Write Signal

The SRW bit in the IICC1 register defines whether the master device wishes to read data from the I<sup>2</sup>C bus or write data to the I<sup>2</sup>C bus. The slave device should examine this bit to determine if it is to be a transmitter or a receiver. If the SRW flag is "1" then this indicates that the master device wishes to read data from the I<sup>2</sup>C bus, therefore the slave device must be setup to send data to the I<sup>2</sup>C bus as a transmitter. If the SRW flag is "0" then this indicates that the master wishes to send data to the I<sup>2</sup>C bus, therefore the slave device must be setup to read data from the I<sup>2</sup>C bus as a receiver.

## I<sup>2</sup>C Bus Slave Address Acknowledge Signal

After the master has transmitted a calling address, any slave device on the I<sup>2</sup>C bus, whose own internal address matches the calling address, must generate an acknowledge signal. The acknowledge signal will inform the master that a slave device has accepted its calling address. If no acknowledge signal is received by the master then a STOP signal must be transmitted by the master to end the communication. When the HAAS flag is high, the addresses have matched and the slave device must check the SRW flag to determine if it is to be a transmitter or a receiver. If the SRW flag is high, the slave device should be setup to be a transmitter so the HTX bit in the IICC1 register should be set to "1". If the SRW flag is low, then the microcontroller slave device should be setup as a receiver and the HTX bit in the IICC1 register should be set to "0".

Rev. 1.00 95 March 03, 2016



# I<sup>2</sup>C Bus Data and Acknowledge Signal

The transmitted data is 8-bits wide and is transmitted after the slave device has acknowledged receipt of its slave address. The order of serial bit transmission is the MSB first and the LSB last. After receipt of 8-bits of data, the receiver must transmit an acknowledge signal, level "0", before it can receive the next data byte. If the slave transmitter does not receive an acknowledge bit signal from the master receiver, then the slave transmitter will release the SDA line to allow the master to send a STOP signal to release the I<sup>2</sup>C Bus. The corresponding data will be stored in the IICD register. If setup as a transmitter, the slave device must first write the data to be transmitted into the IICD register. If setup as a receiver, the slave device must read the transmitted data from the IICD register.

When the slave receiver receives the data byte, it must generate an acknowledge bit, known as TXAK, on the 9th clock. The slave device, which is setup as a transmitter will check the RXAK bit in the IICC1 register to determine if it is to send another data byte, if not then it will release the SDA line and await the receipt of a STOP signal from the master.



Note: \*When a slave address is matched, the device must be placed in either the transmit mode and then write data to the IICD register, or in the receive mode where it must implement a dummy read from the IICD register to release the I<sup>2</sup>C SCL line.

I<sup>2</sup>C Communication Timing Diagram

Rev. 1.00 96 March 03, 2016





I<sup>2</sup>C Bus ISR Flow Chart

### I<sup>2</sup>C Time-out Control

In order to reduce the problem of I<sup>2</sup>C lockup due to reception of erroneous clock sources, a time-out function is provided. If the clock source to the I<sup>2</sup>C is not received for a while, then the I<sup>2</sup>C circuitry and registers will be reset after a certain time-out period. The time-out counter starts counting on an I<sup>2</sup>C bus "START" & "address match" condition, and is cleared by an SCL falling edge. Before the next SCL falling edge arrives, if the time elapsed is greater than the time-out setup by the IICTOC register, then a time-out condition will occur. The time-out function will stop when an I<sup>2</sup>C "STOP" condition occurs.



Rev. 1.00 97 March 03, 2016



When an I<sup>2</sup>C time-out counter overflow occurs, the counter will stop and the IICTOEN bit will be cleared to zero and the IICTOF bit will be set high to indicate that a time-out condition has occurred. The time-out condition will also generate an interrupt which uses the I<sup>2</sup>C interrupt vector. When an I<sup>2</sup>C time-out occurs, the I<sup>2</sup>C internal circuitry will be reset and the registers will be reset into the following condition:

| Register          | After I <sup>2</sup> C Time-out |  |  |
|-------------------|---------------------------------|--|--|
| IICD, IICA, IICC0 | No change                       |  |  |
| IICC1             | Reset to POR condition          |  |  |

#### I<sup>2</sup>C Registers after Time-out

The IICTOF flag can be cleared by the application program. There are 64 time-out periods which can be selected using bits in the IICTOC register. The time-out time is given by the formula:

$$((1\sim64)\times32)/f_{SUB}$$

This gives a range of about 1ms to 64ms.

### **IICTOC Register**

| Bit  | 7       | 6      | 5       | 4       | 3       | 2       | 1       | 0       |
|------|---------|--------|---------|---------|---------|---------|---------|---------|
| Name | IICTOEN | IICTOF | IICTOS5 | IICTOS4 | IICTOS3 | IICTOS2 | IICTOS1 | IICTOS0 |
| R/W  | R/W     | R/W    | R/W     | R/W     | R/W     | R/W     | R/W     | R/W     |
| POR  | 0       | 0      | 0       | 0       | 0       | 0       | 0       | 0       |

Bit 7 **IICTOEN**: I<sup>2</sup>C Time-out Control

0: Disable 1: Enable

Bit 6 **IICTOF**: Time-out flag (set by time-out and clear by software)

0: No time-out 1: Time-out occurred

Bit 5~0 **IICTOS5~IICTOS0**: Time-out Definition

I<sup>2</sup>C time-out clock source is f<sub>SUB</sub>/32.

I<sup>2</sup>C time-out time is given by: (IICTOS[5:0]+1) × (32/ $f_{SUB}$ )

# Interrupts

Interrupts are an important part of any microcontroller system. When an external event or an internal function such as a Timer Module or an A/D converter requires microcontroller attention, their corresponding interrupt will enforce a temporary suspension of the main program allowing the microcontroller to direct attention to their respective needs. The device contains several external interrupt and internal interrupts functions. The external interrupts are generated by the action of the external INT0~INT1 pins, while the internal interrupts are generated by various internal functions such as the TMs, Time Base, LVD, EEPROM and the A/D converter.

## **Interrupt Registers**

Overall interrupt control, which basically means the setting of request flags when certain microcontroller conditions occur and the setting of interrupt enable bits by the application program, is controlled by a series of registers, located in the Special Purpose Data Memory. The first is the INTCO~INTC2 registers which setup the primary interrupts, the second is the MFIO~MFI1 registers which setup the Multi-function interrupts. Finally there is an INTEG register to setup the external interrupt trigger edge type.

Rev. 1.00 98 March 03, 2016



Each register contains a number of enable bits to enable or disable individual registers as well as interrupt flags to indicate the presence of an interrupt request. The naming convention of these follows a specific pattern. First is listed an abbreviated interrupt type, then the (optional) number of that interrupt followed by either an "E" for enable/disable bit or "F" for request flag.

| Function                | Enable Bit | Request Flag | Notes |  |
|-------------------------|------------|--------------|-------|--|
| Global                  | EMI        | _            | _     |  |
| INTn Pin                | INTnE      | INTnF        | n=0~1 |  |
| Multi-function          | MFnE       | MFnF         | n=0~1 |  |
| A/D Converter           | ADE        | ADF          | _     |  |
| Time Base               | TBnE       | TBnF         | n=0~1 |  |
| LVD                     | LVE        | LVF          | _     |  |
| EEPROM                  | DEE        | DEF          | _     |  |
| I <sup>2</sup> C        | IICE       | IICF         | _     |  |
| Over Current Protection | OCPE       | OCPF         | _     |  |
| PTM                     | PTMnPE     | PTMnPF       | - 0.4 |  |
| PTM                     | PTMnAE     | PTMnAF       | n=0~1 |  |

### **Interrupt Register Bit Naming Conventions**

| Register<br>Name | Bit  |       |        |        |        |        |        |        |  |  |  |
|------------------|------|-------|--------|--------|--------|--------|--------|--------|--|--|--|
|                  | 7    | 6     | 5      | 4      | 3      | 2      | 1      | 0      |  |  |  |
| INTEG            | _    | _     | _      | _      | INT1S1 | INT1S0 | INT0S1 | INT0S0 |  |  |  |
| INTC0            | _    | INT1F | OCPF   | INT0F  | INT1E  | OCPE   | INT0E  | EMI    |  |  |  |
| INTC1            | TB1F | TB0F  | MF1F   | MF0F   | TB1E   | TB0E   | MF1E   | MF0E   |  |  |  |
| INTC2            | DEF  | LVF   | ADF    | IICF   | DEE    | LVE    | ADE    | IICE   |  |  |  |
| MFI0             | _    | _     | PTM0AF | PTM0PF | _      | _      | PTM0AE | PTM0PE |  |  |  |
| MFI1             | _    | _     | PTM1AF | PTM1PF | _      | _      | PTM1AE | PTM1PE |  |  |  |

# **Interrupt Register Contents**

# **INTEG Register**

| Bit  | 7 | 6 | 5 | 4 | 3      | 2      | 1      | 0      |
|------|---|---|---|---|--------|--------|--------|--------|
| Name | _ | _ | _ | _ | INT1S1 | INT1S0 | INT0S1 | INT0S0 |
| R/W  | _ | _ | _ | _ | R/W    | R/W    | R/W    | R/W    |
| POR  | _ | _ | _ | _ | 0      | 0      | 0      | 0      |

Bit 7~4 Unimplemented, read as "0"

Bit 3~2 **INT1S1~INT1S0**: interrupt edge control for INT1 pin

00: Disable

01: Rising edge

10: Falling edge

11: Rising and falling edges

Bit 1~0 INT0S1~INT0S0: interrupt edge control for INT0 pin

00: Disable

01: Rising edge

10: Falling edge

11: Rising and falling edges



## **INTC0** Register

| Bit  | 7 | 6     | 5    | 4     | 3     | 2    | 1     | 0   |
|------|---|-------|------|-------|-------|------|-------|-----|
| Name | _ | INT1F | OCPF | INT0F | INT1E | OCPE | INT0E | EMI |
| R/W  | _ | R/W   | R/W  | R/W   | R/W   | R/W  | R/W   | R/W |
| POR  | _ | 0     | 0    | 0     | 0     | 0    | 0     | 0   |

Bit 7 Unimplemented, read as "0"

Bit 6 INT1F: INT1 interrupt request flag

0: No request1: Interrupt request

Bit 5 **OCPF**: OCP interrupt request flag

0: No request1: Interrupt request

Bit 4 **INT0F**: INT0 interrupt request flag

0: No request1: Interrupt request

Bit 3 **INT1E**: INT1 interrupt control

0: Disable 1: Enable

Bit 2 **OCPE**: OCP interrupt control

0: Disable 1: Enable

Bit 1 **INT0E**: INT0 interrupt control

0: Disable 1: Enable

Bit 0 **EMI**: Global interrupt control

0: Disable 1: Enable

Rev. 1.00 March 03, 2016



## **INTC1** Register

| Bit  | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|------|------|------|------|------|------|------|------|------|
| Name | TB1F | TB0F | MF1F | MF0F | TB1E | TB0E | MF1E | MF0E |
| R/W  |
| POR  | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

Bit 7 TB1F: Time Base 1 interrupt request flag

0: No request

1: Interrupt request

Bit 6 **TB0F**: Time Base 0 interrupt request flag

0: No request1: Interrupt request

Bit 5 MF1F: Multi-function interrupt 1 request flag

0: No request1: Interrupt request

Bit 4 MF0F: Multi-function interrupt 0 request flag

0: No request1: Interrupt request

Bit 3 **TB1E**: Time Base 1 interrupt control

0: Disable 1: Enable

Bit 2 **TB0E**: Time Base 0 interrupt control

0: Disable 1: Enable

Bit 1 MF1E: Multi-function interrupt 1 control

0: Disable 1: Enable

Bit 0 **MF0E**: Multi-function interrupt 0 control

0: Disable 1: Enable



## **INTC2** Register

| Bit  | 7   | 6   | 5   | 4    | 3   | 2   | 1   | 0    |
|------|-----|-----|-----|------|-----|-----|-----|------|
| Name | DEF | LVF | ADF | IICF | DEE | LVE | ADE | IICE |
| R/W  | R/W | R/W | R/W | R/W  | R/W | R/W | R/W | R/W  |
| POR  | 0   | 0   | 0   | 0    | 0   | 0   | 0   | 0    |

Bit 7 **DEF**: Data EEPROM interrupt request flag

0: No request

1: Interrupt request

Bit 6 LVF: LVD interrupt request flag

0: No request1: Interrupt request

Bit 5 ADF: A/D Converter interrupt request flag

0: No request1: Interrupt request

Bit 4 IICF: I<sup>2</sup>C interrupt request flag

0: No request1: Interrupt request

Bit 3 **DEE**: Data EEPROM interrupt control

0: Disable 1: Enable

Bit 2 LVE: LVD interrupt control

0: Disable 1: Enable

Bit 1 ADE: A/D Converter interrupt control

0: Disable 1: Enable

Bit 0 IICE: I<sup>2</sup>C interrupt control

0: Disable 1: Enable

## **MFI0** Register

| Bit  | 7 | 6 | 5      | 4      | 3 | 2 | 1      | 0      |
|------|---|---|--------|--------|---|---|--------|--------|
| Name | _ | _ | PTM0AF | PTM0PF | _ | _ | PTM0AE | PTM0PE |
| R/W  | _ | _ | R/W    | R/W    | _ | _ | R/W    | R/W    |
| POR  | _ | _ | 0      | 0      | - | _ | 0      | 0      |

Bit 7~6 Unimplemented, read as "0"

Bit 5 **PTM0AF**: PTM0 Comparator A match interrupt request flag

0: No request1: Interrupt request

Bit 4 **PTM0PF**: PTM0 Comparator P match interrupt request flag

0: No request1: Interrupt request

Bit 3~2 Unimplemented, read as "0"

Bit 1 **PTM0AE**: PTM0 Comparator A match interrupt control

0: Disable 1: Enable

Bit 0 **PTM0PE**: PTM0 Comparator P match interrupt control

0: Disable 1: Enable



#### **MFI1 Register**

| Bit  | 7 | 6 | 5      | 4      | 3 | 2 | 1      | 0      |
|------|---|---|--------|--------|---|---|--------|--------|
| Name | _ | _ | PTM1AF | PTM1PF | _ | _ | PTM1AE | PTM1PE |
| R/W  | _ | _ | R/W    | R/W    | _ | _ | R/W    | R/W    |
| POR  | _ | _ | 0      | 0      | _ | _ | 0      | 0      |

Bit 7~6 Unimplemented, read as "0"

Bit 5 **PTM1AF**: PTM1 Comparator A match interrupt request flag

0: No request1: Interrupt request

Bit 4 **PTM1PF**: PTM1 Comparator P match interrupt request flag

0: No request1: Interrupt request

Bit 3~2 Unimplemented, read as "0"

Bit 1 **PTM1AE**: PTM1 Comparator A match interrupt control

0: Disable 1: Enable

Bit 0 **PTM1PE**: PTM1 Comparator P match interrupt control

0: Disable 1: Enable

## **Interrupt Operation**

When the conditions for an interrupt event occur, such as a TM Comparator P, Comparator A match or A/D conversion completion etc., the relevant interrupt request flag will be set. Whether the request flag actually generates a program jump to the relevant interrupt vector is determined by the condition of the interrupt enable bit. If the enable bit is set high then the program will jump to its relevant vector; if the enable bit is zero then although the interrupt request flag is set an actual interrupt will not be generated and the program will not jump to the relevant interrupt vector. The global interrupt enable bit, if cleared to zero, will disable all interrupts.

When an interrupt is generated, the Program Counter, which stores the address of the next instruction to be executed, will be transferred onto the stack. The Program Counter will then be loaded with a new address which will be the value of the corresponding interrupt vector. The microcontroller will then fetch its next instruction from this interrupt vector. The instruction at this vector will usually be a "JMP" which will jump to another section of program which is known as the interrupt service routine. Here is located the code to control the appropriate interrupt. The interrupt service routine must be terminated with a "RETI", which retrieves the original Program Counter address from the stack and allows the microcontroller to continue with normal execution at the point where the interrupt occurred.

The various interrupt enable bits, together with their associated request flags, are shown in the accompanying diagrams with their order of priority. Some interrupt sources have their own individual vector while others share the same multi-function interrupt vector. Once an interrupt subroutine is serviced, all the other interrupts will be blocked, as the global interrupt enable bit, EMI bit will be cleared automatically. This will prevent any further interrupt nesting from occurring. However, if other interrupt requests occur during this interval, although the interrupt will not be immediately serviced, the request flag will still be recorded.

Rev. 1.00 103 March 03, 2016



If an interrupt requires immediate servicing while the program is already in another interrupt service routine, the EMI bit should be set after entering the routine, to allow interrupt nesting. If the stack is full, the interrupt request will not be acknowledged, even if the related interrupt is enabled, until the Stack Pointer is decremented. If immediate service is desired, the stack must be prevented from becoming full. In case of simultaneous requests, the accompanying diagram shows the priority that is applied. All of the interrupt request flags when set will wake-up the device if it is in SLEEP or IDLE Mode, however to prevent a wake-up from occurring the corresponding flag should be set before the device is in SLEEP or IDLE Mode.



### **External Interrupt**

The external interrupts are controlled by signal transitions on the pins INT0~INT1. An external interrupt request will take place when the external interrupt request flags, INT0F~INT1F, are set, which will occur when a transition, whose type is chosen by the edge select bits, appears on the external interrupt pins. To allow the program to branch to its respective interrupt vector address, the global interrupt enable bit, EMI, and respective external interrupt enable bit, INT0E~INT1E, must first be set. Additionally the correct interrupt edge type must be selected using the INTEG register to enable the external interrupt function and to choose the trigger edge type. As the external interrupt pins are pin-shared with I/O pins, they can only be configured as external interrupt pins if their external interrupt enable bit in the corresponding interrupt register has been set and the external interrupt pin is selected by the corresponding pin-shared function selection bits. The pin must also be setup as an input by setting the corresponding bit in the port control register. When the interrupt is enabled, the stack is not full and the correct transition type appears on the external interrupt pin, a subroutine call to the external interrupt vector, will take place. When the interrupt is serviced, the

Rev. 1.00 104 March 03, 2016



external interrupt request flags, INT0F~INT1F, will be automatically reset and the EMI bit will be automatically cleared to disable other interrupts. Note that any pull-high resistor selections on the external interrupt pins will remain valid even if the pin is used as an external interrupt input. The INTEG register is used to select the type of active edge that will trigger the external interrupt. A choice of either rising or falling or both edge types can be chosen to trigger an external interrupt. Note that the INTEG register can also be used to disable the external interrupt function.

## **Over Current Protection Interrupt**

The OCP Interrupt is controlled by detecting the OCP input current. An OCP Interrupt request will take place when the OCP Interrupt request flag, OCPF, is set, which occurs when a large current is detected. To allow the program to branch to its respective interrupt vector address, the global interrupt enable bit, EMI, and OCP Interrupt enable bit, OCPE, must first be set. When the interrupt is enabled, the stack is not full and an over current is detected, a subroutine call to the OCP Interrupt vector, will take place. When the interrupt is serviced, the OCP Interrupt flag, OCPF, will be automatically cleared. The EMI bit will also be automatically cleared to disable other interrupts.

## **Time Base Interrupts**

The function of the Time Base Interrupts is to provide regular time signal in the form of an internal interrupt. They are controlled by the overflow signals from their respective timer functions. When these happens their respective interrupt request flags, TB0F or TB1F will be set. To allow the program to branch to their respective interrupt vector addresses, the global interrupt enable bit, EMI and Time Base enable bits, TB0E or TB1E, must first be set. When the interrupt is enabled, the stack is not full and the Time Base overflows, a subroutine call to their respective vector locations will take place. When the interrupt is serviced, the respective interrupt request flag, TB0F or TB1F, will be automatically reset and the EMI bit will be cleared to disable other interrupts.

The purpose of the Time Base Interrupt is to provide an interrupt signal at fixed time periods. Its clock source,  $f_{PSC}$ , originates from the internal clock source  $f_{SYS}$ ,  $f_{SYS}/4$  or  $f_{SUB}$  and then passes through a divider, the division ratio of which is selected by programming the appropriate bits in the TB0C and TB1C registers to obtain longer interrupt periods whose value ranges. The clock source which in turn controls the Time Base interrupt period is selected using the CLKSEL1~CLKSEL0 bits in the PSCR register.



**Time Base Interrupt** 

Rev. 1.00 105 March 03, 2016



## **PSCR Register**

| Bit  | 7 | 6 | 5 | 4 | 3 | 2 | 1       | 0       |
|------|---|---|---|---|---|---|---------|---------|
| Name | _ | _ | _ | _ | _ | _ | CLKSEL1 | CLKSEL0 |
| R/W  | _ | _ | _ | _ | _ | _ | R/W     | R/W     |
| POR  | _ | _ | _ | _ | _ | _ | 0       | 0       |

Bit 7~2 Unimplemented, read as "0"

Bit 1~0 CLKSEL1~CLKSEL0: Prescaler clock source selection

00: f<sub>SYS</sub> 01: f<sub>SYS</sub>/4 1x: f<sub>SUB</sub>

## **TB0C Register**

| Bit  | 7     | 6 | 5 | 4 | 3 | 2    | 1    | 0    |
|------|-------|---|---|---|---|------|------|------|
| Name | TB00N | _ | _ | _ | _ | TB02 | TB01 | TB00 |
| R/W  | R/W   | _ | _ | _ | _ | R/W  | R/W  | R/W  |
| POR  | 0     | _ | _ | _ | _ | 0    | 0    | 0    |

Bit 7 **TB0ON**: Time Base 0 Control

0: Disable 1: Enable

Bit 6~3 Unimplemented, read as "0"

Bit 2~0 **TB02~TB00**: Select Time Base 0 Time-out Period

 $\begin{array}{c} 000:\ 2^4/f_{PSC} \\ 001:\ 2^5/f_{PSC} \\ 010:\ 2^6/f_{PSC} \\ 011:\ 2^7/f_{PSC} \\ 100:\ 2^8/f_{PSC} \\ 101:\ 2^9/f_{PSC} \\ 110:\ 2^{10}/f_{PSC} \\ 111:\ 2^{11}/f_{PSC} \end{array}$ 

## **TB1C Register**

| Bit  | 7     | 6 | 5 | 4 | 3 | 2    | 1    | 0    |
|------|-------|---|---|---|---|------|------|------|
| Name | TB10N | _ | _ | _ | _ | TB12 | TB11 | TB10 |
| R/W  | R/W   | _ | _ | _ | _ | R/W  | R/W  | R/W  |
| POR  | 0     | _ | _ | _ | _ | 0    | 0    | 0    |

Bit 7 **TB1ON**: Time Base 1 Control

0: Disable 1: Enable

Bit 6~3 Unimplemented, read as "0"

Bit 2~0 **TB12~TB10**: Select Time Base 1 Time-out Period

 $\begin{array}{l} 000:\ 2^8/f_{PSC} \\ 001:\ 2^9/f_{PSC} \\ 010:\ 2^{10}/f_{PSC} \\ 011:\ 2^{11}/f_{PSC} \\ 100:\ 2^{12}/f_{PSC} \\ 101:\ 2^{13}/f_{PSC} \\ 101:\ 2^{14}/f_{PSC} \\ 111:\ 2^{15}/f_{PSC} \end{array}$ 

Rev. 1.00 March 03, 2016



## I<sup>2</sup>C Interrupt

An I<sup>2</sup>C Interrupt request will take place when the I<sup>2</sup>C Interrupt request flag, IICF, is set, which occurs when a byte of data has been received or transmitted by the I<sup>2</sup>C interface, I<sup>2</sup>C address match or I<sup>2</sup>C time-out. To allow the program to branch to its respective interrupt vector address, the global interrupt enable bit, EMI, and the Serial Interface Interrupt enable bit, IICE, must first be set. When the interrupt is enabled, the stack is not full and any of these situations occurs, will take place. When the I<sup>2</sup>C Interface Interrupt is serviced, the interrupt request flag, IICF, will be automatically reset and the EMI bit will be cleared to disable other interrupts.

## A/D Converter Interrupt

The A/D Converter Interrupt is controlled by the termination of an A/D conversion process. An A/D Converter Interrupt request will take place when the A/D Converter Interrupt request flag, ADF, is set, which occurs when the A/D conversion process finishes. To allow the program to branch to its respective interrupt vector address, the global interrupt enable bit, EMI, and A/D Interrupt enable bit, ADE, must first be set. When the interrupt is enabled, the stack is not full and the A/D conversion process has ended, a subroutine call to the A/D Converter Interrupt vector, will take place. When the interrupt is serviced, the A/D Converter Interrupt flag, ADF, will be automatically cleared. The EMI bit will also be automatically cleared to disable other interrupts.

## **LVD** Interrupt

An LVD Interrupt request will take place when the LVD Interrupt request flag, LVF, is set, which occurs when the Low Voltage Detector function detects a low power supply voltage. To allow the program to branch to its respective interrupt vector address, the global interrupt enable bit, EMI, and Low Voltage Interrupt enable bit, LVE, must first be set. When the interrupt is enabled, the stack is not full and a low voltage condition occurs, a subroutine call to the LVD Interrupt vector, will take place. When the Low Voltage Interrupt is serviced, the EMI bit will be automatically cleared to disable other interrupts, and the LVD interrupt request flag, LVF, will be also automatically cleared.

### **EEPROM Interrupt**

An EEPROM Interrupt request will take place when the EEPROM Interrupt request flag, DEF, is set, which occurs when an EEPROM Write cycle ends. To allow the program to branch to its respective interrupt vector address, the global interrupt enable bit, EMI, and EEPROM Interrupt enable bit, DEE, must first be set. When the interrupt is enabled, the stack is not full and an EEPROM Write cycle ends, a subroutine call to the respective EEPROM Interrupt vector will take place. When the EEPROM Interrupt is serviced, the EMI bit will be automatically cleared to disable other interrupts, and the EEPROM interrupt request flag, DEF, will be also automatically cleared.

Rev. 1.00 107 March 03, 2016



## Multi-function Interrupt

Within this device there are two Multi-function interrupts. Unlike the other independent interrupts, these interrupts have no independent source, but rather are formed from other existing interrupt sources, namely the TM Interrupts.

A Multi-function interrupt request will take place when any of the Multi-function interrupt request flags, MFnF are set. The Multi-function interrupt flags will be set when any of their included functions generate an interrupt request flag. To allow the program to branch to its respective interrupt vector address, when the Multi-function interrupt is enabled and the stack is not full, and either one of the interrupts contained within each of Multi-function interrupt occurs, a subroutine call to one of the Multi-function interrupt vectors will take place. When the interrupt is serviced, the related Multi-Function request flag will be automatically reset and the EMI bit will be automatically cleared to disable other interrupts.

However, it must be noted that, although the Multi-function Interrupt flags will be automatically reset when the interrupt is serviced, the request flags from the original source of the Multi-function interrupts, namely the TM Interrupts will not be automatically reset and must be manually reset by the application program.

## TM Interrupts

The Periodic Type TMs have two interrupts. All of the TM interrupts are contained within the Multi-function Interrupts. For each of the Periodic Type TMs there are two interrupt request flags PTMnPF and PTMnAF and two enable bits PTMnPE and PTMnAE. A TM interrupt request will take place when any of the TM request flags are set, a situation which occurs when a TM comparator P or A match situation happens.

To allow the program to branch to its respective interrupt vector address, the global interrupt enable bit, EMI, respective TM Interrupt enable bit, and relevant Multi-function Interrupt enable bit, MFnE, must first be set. When the interrupt is enabled, the stack is not full and a TM comparator match situation occurs, a subroutine call to the relevant Multi-function Interrupt vector locations, will take place. When the TM interrupt is serviced, the EMI bit will be automatically cleared to disable other interrupts, however only the related MFnF flag will be automatically cleared. As the TM interrupt request flags will not be automatically cleared, they have to be cleared by the application program.

#### **Interrupt Wake-up Function**

Each of the interrupt functions has the capability of waking up the microcontroller when in the SLEEP or IDLE Mode. A wake-up is generated when an interrupt request flag changes from low to high and is independent of whether the interrupt is enabled or not. Therefore, even though the device is in the SLEEP or IDLE Mode and its system oscillator stopped, situations such as external edge transitions on the external interrupt pins or a low power supply voltage may cause their respective interrupt flag to be set high and consequently generate an interrupt. Care must therefore be taken if spurious wake-up situations are to be avoided. If an interrupt wake-up function is to be disabled then the corresponding interrupt request flag should be set high before the device enters the SLEEP or IDLE Mode. The interrupt enable bits have no effect on the interrupt wake-up function.

Rev. 1.00 108 March 03, 2016



# **Programming Considerations**

By disabling the relevant interrupt enable bits, a requested interrupt can be prevented from being serviced, however, once an interrupt request flag is set, it will remain in this condition in the interrupt register until the corresponding interrupt is serviced or until the request flag is cleared by the application program.

Where a certain interrupt is contained within a Multi-function interrupt, then when the interrupt service routine is executed, as only the Multi-function interrupt request flags, MFnF, will be automatically cleared, the individual request flag for the function needs to be cleared by the application program.

It is recommended that programs do not use the "CALL" instruction within the interrupt service subroutine. Interrupts often occur in an unpredictable manner or need to be serviced immediately. If only one stack is left and the interrupt is not well controlled, the original control sequence will be damaged once a CALL subroutine is executed in the interrupt subroutine.

Every interrupt has the capability of waking up the microcontroller when it is in SLEEP or IDLE Mode, the wake up being generated when the interrupt request flag changes from low to high. If it is required to prevent a certain interrupt from waking up the microcontroller then its respective request flag should be first set high before enter SLEEP or IDLE Mode.

As only the Program Counter is pushed onto the stack, then when the interrupt is serviced, if the contents of the accumulator, status register or other registers are altered by the interrupt service program, their contents should be saved to the memory at the beginning of the interrupt service routine. To return from an interrupt subroutine, either a RET or RETI instruction may be executed. The RETI instruction in addition to executing a return to the main program also automatically sets the EMI bit high to allow further interrupts. The RET instruction however only executes a return to the main program leaving the EMI bit in its present zero state and therefore disabling the execution of further interrupts.

Rev. 1.00 109 March 03, 2016



# Low Voltage Detector – LVD

The device has a Low Voltage Detector function, also known as LVD. This enabled the device to monitor the power supply voltage, V<sub>DD</sub>, and provide a warning signal should it fall below a certain level. This function may be especially useful in battery applications where the supply voltage will gradually reduce as the battery ages, as it allows an early warning battery low signal to be generated. The Low Voltage Detector also has the capability of generating an interrupt signal.

### **LVD Register**

The Low Voltage Detector function is controlled using a single register with the name LVDC. Three bits in this register, VLVD2~VLVD0, are used to select one of eight fixed voltages below which a low voltage condition will be determined. A low voltage condition is indicated when the LVDO bit is set. If the LVDO bit is low, this indicates that the  $V_{DD}$  voltage is above the preset low voltage value. The LVDEN bit is used to control the overall on/off function of the low voltage detector. Setting the bit high will enable the low voltage detector. Clearing the bit to zero will switch off the internal low voltage detector circuits. As the low voltage detector will consume a certain amount of power, it may be desirable to switch off the circuit when not in use, an important consideration in power sensitive battery powered applications.

### **LVDC** Register

| Bit  | 7 | 6 | 5    | 4     | 3     | 2     | 1     | 0     |
|------|---|---|------|-------|-------|-------|-------|-------|
| Name | _ | _ | LVDO | LVDEN | VBGEN | VLVD2 | VLVD1 | VLVD0 |
| R/W  | _ | _ | R    | R/W   | R/W   | R/W   | R/W   | R/W   |
| POR  | _ | _ | 0    | 0     | 0     | 0     | 0     | 0     |

Bit 7~6 Unimplemented, read as "0"

Bit 5 LVDO: LVD Output Flag

0: No Low Voltage Detect

1: Low Voltage Detect

Bit 4 LVDEN: Low Voltage Detector Control

0: Disable 1: Enable

VBGEN: Bandgap Buffer Control Bit 3

> 0: Disable 1: Enable

Note that the Bandgap circuit is enabled when the LVD or LVR function is enabled or

when the VBGEN bit is set to 1.

Bit 2~0 VLVD2~VLVD0: Select LVD Voltage

> 000: 2.0V 001: 2.2V 010: 2.4V 011: 2.7V 100: 3.0V 101: 3.3V 110: 3.6V 111: 4.0V

Rev. 1.00 110 March 03, 2016



### **LVD Operation**

The Low Voltage Detector function operates by comparing the power supply voltage,  $V_{DD}$ , with a pre-specified voltage level stored in the LVDC register. This has a range of between 2.0V and 4.0V. When the power supply voltage,  $V_{DD}$ , falls below this pre-determined value, the LVDO bit will be set high indicating a low power supply voltage condition. The Low Voltage Detector function is supplied by a reference voltage which will be automatically enabled. When the device is in the SLEEP mode, the low voltage detector will be disabled even if the LVDEN bit is high. After enabling the Low Voltage Detector, a time delay  $t_{\rm LVDS}$  should be allowed for the circuitry to stabilise before reading the LVDO bit. Note also that as the  $V_{\rm DD}$  voltage may rise and fall rather slowly, at the voltage nears that of  $V_{\rm LVD}$ , there may be multiple bit LVDO transitions.



**LVD Operation** 

The Low Voltage Detector also has its own interrupt, providing an alternative means of low voltage detection, in addition to polling the LVDO bit. The interrupt will only be generated after a delay of  $t_{\rm LVD}$  after the LVDO bit has been set high by a low voltage condition. When the device is powered down the Low Voltage Detector will remain active if the LVDEN bit is high. In this case, the LVF interrupt request flag will be set, causing an interrupt to be generated if  $V_{\rm DD}$  falls below the preset LVD voltage. This will cause the device to wake-up from the SLEEP or IDLE Mode, however if the Low Voltage Detector wake up function is not required then the LVF flag should be first set high before the device enters the SLEEP or IDLE Mode.

When LVD function is enabled, it is recommenced to clear LVD flag first, and then enables interrupt function to avoid mistake action.

Rev. 1.00 111 March 03, 2016



# **Application Circuits**



Rev. 1.00 112 March 03, 2016



### Instruction Set

### Introduction

Central to the successful operation of any microcontroller is its instruction set, which is a set of program instruction codes that directs the microcontroller to perform certain operations. In the case of Holtek microcontroller, a comprehensive and flexible set of over 60 instructions is provided to enable programmers to implement their application with the minimum of programming overheads.

For easier understanding of the various instruction codes, they have been subdivided into several functional groupings.

### **Instruction Timing**

Most instructions are implemented within one instruction cycle. The exceptions to this are branch, call, or table read instructions where two instruction cycles are required. One instruction cycle is equal to 4 system clock cycles, therefore in the case of an 8MHz system oscillator, most instructions would be implemented within 0.5µs and branch or call instructions would be implemented within 1µs. Although instructions which require one more cycle to implement are generally limited to the JMP, CALL, RET, RETI and table read instructions, it is important to realize that any other instructions which involve manipulation of the Program Counter Low register or PCL will also take one more cycle to implement. As instructions which change the contents of the PCL will imply a direct jump to that new address, one more cycle will be required. Examples of such instructions would be "CLR PCL" or "MOV PCL, A". For the case of skip instructions, it must be noted that if the result of the comparison involves a skip operation then this will also take one more cycle, if no skip is involved then only one cycle is required.

### **Moving and Transferring Data**

The transfer of data within the microcontroller program is one of the most frequently used operations. Making use of three kinds of MOV instructions, data can be transferred from registers to the Accumulator and vice-versa as well as being able to move specific immediate data directly into the Accumulator. One of the most important data transfer applications is to receive data from the input ports and transfer data to the output ports.

### **Arithmetic Operations**

The ability to perform certain arithmetic operations and data manipulation is a necessary feature of most microcontroller applications. Within the Holtek microcontroller instruction set are a range of add and subtract instruction mnemonics to enable the necessary arithmetic to be carried out. Care must be taken to ensure correct handling of carry and borrow data when results exceed 255 for addition and less than 0 for subtraction. The increment and decrement instructions INC, INCA, DEC and DECA provide a simple means of increasing or decreasing by a value of one of the values in the destination specified.

Rev. 1.00 113 March 03, 2016



### **Logical and Rotate Operation**

The standard logical operations such as AND, OR, XOR and CPL all have their own instruction within the Holtek microcontroller instruction set. As with the case of most instructions involving data manipulation, data must pass through the Accumulator which may involve additional programming steps. In all logical data operations, the zero flag may be set if the result of the operation is zero. Another form of logical data manipulation comes from the rotate instructions such as RR, RL, RRC and RLC which provide a simple means of rotating one bit right or left. Different rotate instructions exist depending on program requirements. Rotate instructions are useful for serial port programming applications where data can be rotated from an internal register into the Carry bit from where it can be examined and the necessary serial bit set high or low. Another application which rotate data operations are used is to implement multiplication and division calculations.

#### **Branches and Control Transfer**

Program branching takes the form of either jumps to specified locations using the JMP instruction or to a subroutine using the CALL instruction. They differ in the sense that in the case of a subroutine call, the program must return to the instruction immediately when the subroutine has been carried out. This is done by placing a return instruction "RET" in the subroutine which will cause the program to jump back to the address right after the CALL instruction. In the case of a JMP instruction, the program simply jumps to the desired location. There is no requirement to jump back to the original jumping off point as in the case of the CALL instruction. One special and extremely useful set of branch instructions are the conditional branches. Here a decision is first made regarding the condition of a certain data memory or individual bits. Depending upon the conditions, the program will continue with the next instruction or skip over it and jump to the following instruction. These instructions are the key to decision making and branching within the program perhaps determined by the condition of certain input switches or by the condition of internal data bits.

#### **Bit Operations**

The ability to provide single bit operations on Data Memory is an extremely flexible feature of all Holtek microcontrollers. This feature is especially useful for output port bit programming where individual bits or port pins can be directly set high or low using either the "SET [m].i" or "CLR [m].i" instructions respectively. The feature removes the need for programmers to first read the 8-bit output port, manipulate the input data to ensure that other bits are not changed and then output the port with the correct new data. This read-modify-write process is taken care of automatically when these bit operation instructions are used.

### **Table Read Operations**

Data storage is normally implemented by using registers. However, when working with large amounts of fixed data, the volume involved often makes it inconvenient to store the fixed data in the Data Memory. To overcome this problem, Holtek microcontrollers allow an area of Program Memory to be set as a table where data can be directly stored. A set of easy to use instructions provides the means by which this fixed data can be referenced and retrieved from the Program Memory.

#### Other Operations

In addition to the above functional instructions, a range of other instructions also exist such as the "HALT" instruction for Power-down operations and instructions to control the operation of the Watchdog Timer for reliable program operations under extreme electric or electromagnetic environments. For their relevant operations, refer to the functional related sections.

Rev. 1.00 114 March 03, 2016



# **Instruction Set Summary**

The instructions related to the data memory access in the following table can be used when the desired data memory is located in Data Memory sector 0.

# **Table Conventions**

x: Bits immediate data

m: Data Memory address

A: Accumulator

i: 0~7 number of bits

addr: Program memory address

| addr: Program memory address |                                                                 |                   |                      |  |  |
|------------------------------|-----------------------------------------------------------------|-------------------|----------------------|--|--|
| Mnemonic                     | Description                                                     | Cycles            | Flag Affected        |  |  |
| Arithmetic                   |                                                                 |                   |                      |  |  |
| ADD A,[m]                    | Add Data Memory to ACC                                          | 1                 | Z, C, AC, OV, SC     |  |  |
| ADDM A,[m]                   | Add ACC to Data Memory                                          |                   | Z, C, AC, OV, SC     |  |  |
| ADD A,x                      | Add immediate data to ACC                                       | 1                 | Z, C, AC, OV, SC     |  |  |
| ADC A,[m]                    | Add Data Memory to ACC with Carry                               | 1                 | Z, C, AC, OV, SC     |  |  |
| ADCM A,[m]                   | Add ACC to Data memory with Carry                               | 1 Note            | Z, C, AC, OV, SC     |  |  |
| SUB A,x                      | Subtract immediate data from the ACC                            | 1                 | Z, C, AC, OV, SC, CZ |  |  |
| SUB A,[m]                    | Subtract Data Memory from ACC                                   | 1                 | Z, C, AC, OV, SC, CZ |  |  |
| SUBM A,[m]                   | Subtract Data Memory from ACC with result in Data Memory        | 1 Note            | Z, C, AC, OV, SC, CZ |  |  |
| SBC A,x                      | Subtract immediate data from ACC with Carry                     | 1                 | Z, C, AC, OV, SC, CZ |  |  |
| SBC A,[m]                    | Subtract Data Memory from ACC with Carry                        | 1                 | Z, C, AC, OV, SC, CZ |  |  |
| SBCM A,[m]                   | Subtract Data Memory from ACC with Carry, result in Data Memory | 1 Note            | Z, C, AC, OV, SC, CZ |  |  |
| DAA [m]                      | Decimal adjust ACC for Addition with result in Data Memory      | 1 <sup>Note</sup> | С                    |  |  |
| Logic Operation              | on                                                              |                   |                      |  |  |
| AND A,[m]                    | Logical AND Data Memory to ACC                                  | 1                 | Z                    |  |  |
| OR A,[m]                     | Logical OR Data Memory to ACC                                   | 1                 | Z                    |  |  |
| XOR A,[m]                    | Logical XOR Data Memory to ACC                                  | 1                 | Z                    |  |  |
| ANDM A,[m]                   | Logical AND ACC to Data Memory                                  | 1 Note            | Z                    |  |  |
| ORM A,[m]                    | Logical OR ACC to Data Memory                                   | 1 Note            | Z                    |  |  |
| XORM A,[m]                   | Logical XOR ACC to Data Memory                                  | 1 Note            | Z                    |  |  |
| AND A,x                      | Logical AND immediate Data to ACC                               | 1                 | Z                    |  |  |
| OR A,x                       | Logical OR immediate Data to ACC                                | 1                 | Z                    |  |  |
| XOR A,x                      | Logical XOR immediate Data to ACC                               | 1                 | Z                    |  |  |
| CPL [m]                      | Complement Data Memory                                          | 1 Note            | Z                    |  |  |
| CPLA [m]                     | Complement Data Memory with result in ACC                       | 1                 | Z                    |  |  |
| Increment & D                | ecrement                                                        |                   |                      |  |  |
| INCA [m]                     | Increment Data Memory with result in ACC                        | 1                 | Z                    |  |  |
| INC [m]                      | Increment Data Memory                                           | 1 Note            | Z                    |  |  |
| DECA [m]                     | Decrement Data Memory with result in ACC                        | 1                 | Z                    |  |  |
| DEC [m]                      | Decrement Data Memory                                           | 1 Note            | Z                    |  |  |
| Rotate                       |                                                                 |                   |                      |  |  |
| RRA [m]                      | Rotate Data Memory right with result in ACC                     | 1                 | None                 |  |  |
| RR [m]                       | Rotate Data Memory right                                        | 1 Note            | None                 |  |  |
| RRCA [m]                     | Rotate Data Memory right through Carry with result in ACC       | 1                 | С                    |  |  |
| RRC [m]                      | Rotate Data Memory right through Carry                          | 1 Note            | С                    |  |  |
| RLA [m]                      | Rotate Data Memory left with result in ACC                      | 1                 | None                 |  |  |
| RL [m]                       | Rotate Data Memory left                                         | 1 Note            | None                 |  |  |
| RLCA [m]                     | Rotate Data Memory left through Carry with result in ACC        | 1                 | С                    |  |  |
| RLC [m]                      | Rotate Data Memory left through Carry                           | 1 Note            | С                    |  |  |



| Mnemonic      | Description                                                                           |                   | Flag Affected |  |  |
|---------------|---------------------------------------------------------------------------------------|-------------------|---------------|--|--|
| Data Move     |                                                                                       |                   |               |  |  |
| MOV A,[m]     | Move Data Memory to ACC                                                               | 1                 | None          |  |  |
| MOV [m],A     | Move ACC to Data Memory                                                               |                   | None          |  |  |
| MOV A,x       | Move immediate data to ACC                                                            | 1                 | None          |  |  |
| Bit Operation | 1                                                                                     |                   |               |  |  |
| CLR [m].i     | Clear bit of Data Memory                                                              | 1 <sup>Note</sup> | None          |  |  |
| SET [m].i     | Set bit of Data Memory                                                                | 1 <sup>Note</sup> | None          |  |  |
| Branch Oper   | ation                                                                                 |                   | ,             |  |  |
| JMP addr      | Jump unconditionally                                                                  | 2                 | None          |  |  |
| SZ [m]        | Skip if Data Memory is zero                                                           | 1 <sup>Note</sup> | None          |  |  |
| SZA [m]       | Skip if Data Memory is zero with data movement to ACC                                 | 1 <sup>Note</sup> | None          |  |  |
| SZ [m].i      | Skip if bit i of Data Memory is zero                                                  | 1 <sup>Note</sup> | None          |  |  |
| SNZ [m]       | Skip if Data Memory is not zero                                                       | 1 <sup>Note</sup> | None          |  |  |
| SNZ [m].i     | Skip if bit i of Data Memory is not zero                                              | 1 <sup>Note</sup> | None          |  |  |
| SIZ [m]       | Skip if increment Data Memory is zero                                                 | 1 <sup>Note</sup> | None          |  |  |
| SDZ [m]       | Skip if decrement Data Memory is zero                                                 | 1 <sup>Note</sup> | None          |  |  |
| SIZA [m]      | Skip if increment Data Memory is zero with result in ACC                              | 1 <sup>Note</sup> | None          |  |  |
| SDZA [m]      | Skip if decrement Data Memory is zero with result in ACC                              | 1 <sup>Note</sup> | None          |  |  |
| CALL addr     | Subroutine call                                                                       | 2                 | None          |  |  |
| RET           | Return from subroutine                                                                | 2                 | None          |  |  |
| RET A,x       | Return from subroutine and load immediate data to ACC                                 | 2                 | None          |  |  |
| RETI          | Return from interrupt                                                                 |                   | None          |  |  |
| Table Read C  | peration                                                                              |                   |               |  |  |
| TABRD [m]     | Read table (specific page) to TBLH and Data Memory                                    | 2 <sup>Note</sup> | None          |  |  |
| TABRDL [m]    | Read table (last page) to TBLH and Data Memory                                        | 2 <sup>Note</sup> | None          |  |  |
| ITABRD [m]    | Increment table pointer TBLP first and Read table to TBLH and Data Memory             | 2 <sup>Note</sup> | None          |  |  |
| ITABRDL [m]   | Increment table pointer TBLP first and Read table (last page) to TBLH and Data Memory | 2 <sup>Note</sup> | None          |  |  |
| Miscellaneous |                                                                                       |                   |               |  |  |
| NOP           | No operation                                                                          | 1                 | None          |  |  |
| CLR [m]       | Clear Data Memory                                                                     | 1 <sup>Note</sup> | None          |  |  |
| SET [m]       | Set Data Memory                                                                       | 1 <sup>Note</sup> | None          |  |  |
| CLR WDT       | Clear Watchdog Timer                                                                  | 1                 | TO, PDF       |  |  |
| SWAP [m]      | Swap nibbles of Data Memory                                                           | 1 <sup>Note</sup> | None          |  |  |
| SWAPA [m]     | Swap nibbles of Data Memory with result in ACC                                        | 1                 | None          |  |  |
| HALT          | Enter power down mode                                                                 | 1                 | TO, PDF       |  |  |

Note: 1. For skip instructions, if the result of the comparison involves a skip then up to three cycles are required, if no skip takes place only one cycle is required.

- 2. Any instruction which changes the contents of the PCL will also require 2 cycles for execution.
- 3. For the "CLR WDT" instruction the TO and PDF flags may be affected by the execution status. The TO and PDF flags are cleared after the "CLR WDT" instructions is executed. Otherwise the TO and PDF flags remain unchanged.

Rev. 1.00 116 March 03, 2016



### **Extended Instruction Set**

The extended instructions are used to support the full range address access for the data memory. When the accessed data memory is located in any data memory sections except sector 0, the extended instruction can be used to access the data memory instead of using the indirect addressing access to improve the CPU firmware performance.

| Mnemonic        | Description                                                     | Cycles            | Flag Affected        |  |  |
|-----------------|-----------------------------------------------------------------|-------------------|----------------------|--|--|
| Arithmetic      |                                                                 |                   |                      |  |  |
| LADD A,[m]      | Add Data Memory to ACC                                          |                   | Z, C, AC, OV, SC     |  |  |
| LADDM A,[m]     | Add ACC to Data Memory                                          | 2 <sup>Note</sup> | Z, C, AC, OV, SC     |  |  |
| LADC A,[m]      | Add Data Memory to ACC with Carry                               | 2                 | Z, C, AC, OV, SC     |  |  |
| LADCM A,[m]     | Add ACC to Data memory with Carry                               | 2 <sup>Note</sup> | Z, C, AC, OV, SC     |  |  |
| LSUB A,[m]      | Subtract Data Memory from ACC                                   | 2                 | Z, C, AC, OV, SC, CZ |  |  |
| LSUBM A,[m]     | Subtract Data Memory from ACC with result in Data Memory        | 2 <sup>Note</sup> | Z, C, AC, OV, SC, CZ |  |  |
| LSBC A,[m]      | Subtract Data Memory from ACC with Carry                        | 2                 | Z, C, AC, OV, SC, CZ |  |  |
| LSBCM A,[m]     | Subtract Data Memory from ACC with Carry, result in Data Memory | 2 <sup>Note</sup> | Z, C, AC, OV, SC, CZ |  |  |
| LDAA [m]        | Decimal adjust ACC for Addition with result in Data Memory      | 2 <sup>Note</sup> | С                    |  |  |
| Logic Operation | n                                                               |                   |                      |  |  |
| LAND A,[m]      | Logical AND Data Memory to ACC                                  | 2                 | Z                    |  |  |
| LOR A,[m]       | Logical OR Data Memory to ACC                                   | 2                 | Z                    |  |  |
| LXOR A,[m]      | Logical XOR Data Memory to ACC                                  | 2                 | Z                    |  |  |
| LANDM A,[m]     | Logical AND ACC to Data Memory                                  | 2 <sup>Note</sup> | Z                    |  |  |
| LORM A,[m]      | Logical OR ACC to Data Memory                                   | 2 <sup>Note</sup> | Z                    |  |  |
| LXORM A,[m]     | Logical XOR ACC to Data Memory                                  | 2 <sup>Note</sup> | Z                    |  |  |
| LCPL [m]        | Complement Data Memory                                          | 2 <sup>Note</sup> | Z                    |  |  |
| LCPLA [m]       | Complement Data Memory with result in ACC                       | 2                 | Z                    |  |  |
| Increment & De  | ecrement                                                        |                   |                      |  |  |
| LINCA [m]       | Increment Data Memory with result in ACC                        | 2                 | Z                    |  |  |
| LINC [m]        | Increment Data Memory                                           | 2 <sup>Note</sup> | Z                    |  |  |
| LDECA [m]       | Decrement Data Memory with result in ACC                        | 2                 | Z                    |  |  |
| LDEC [m]        | Decrement Data Memory                                           | 2 <sup>Note</sup> | Z                    |  |  |
| Rotate          |                                                                 |                   |                      |  |  |
| LRRA [m]        | Rotate Data Memory right with result in ACC                     | 2                 | None                 |  |  |
| LRR [m]         | Rotate Data Memory right                                        | 2 <sup>Note</sup> | None                 |  |  |
| LRRCA [m]       | Rotate Data Memory right through Carry with result in ACC       | 2                 | С                    |  |  |
| LRRC [m]        | Rotate Data Memory right through Carry                          | 2 <sup>Note</sup> | С                    |  |  |
| LRLA [m]        | Rotate Data Memory left with result in ACC                      | 2                 | None                 |  |  |
| LRL [m]         | Rotate Data Memory left                                         | 2 <sup>Note</sup> | None                 |  |  |
| LRLCA [m]       | Rotate Data Memory left through Carry with result in ACC        | 2                 | С                    |  |  |
| LRLC [m]        | Rotate Data Memory left through Carry                           | 2 <sup>Note</sup> | С                    |  |  |
| Data Move       |                                                                 |                   |                      |  |  |
| LMOV A,[m]      | Move Data Memory to ACC                                         | 2                 | None                 |  |  |
| LMOV [m],A      | Move ACC to Data Memory                                         | 2 <sup>Note</sup> | None                 |  |  |
| Bit Operation   |                                                                 |                   |                      |  |  |
| LCLR [m].i      | Clear bit of Data Memory                                        | 2 <sup>Note</sup> | None                 |  |  |
| LSET [m].i      | Set bit of Data Memory                                          | 2 <sup>Note</sup> | None                 |  |  |



| Mnemonic      | Description                                                                           | Cycles            | Flag Affected |  |  |
|---------------|---------------------------------------------------------------------------------------|-------------------|---------------|--|--|
| Branch        |                                                                                       |                   |               |  |  |
| LSZ [m]       | Skip if Data Memory is zero                                                           | 2 <sup>Note</sup> | None          |  |  |
| LSZA [m]      | Skip if Data Memory is zero with data movement to ACC                                 | 2 <sup>Note</sup> | None          |  |  |
| LSNZ [m]      | Skip if Data Memory is not zero                                                       | 2 <sup>Note</sup> | None          |  |  |
| LSZ [m].i     | Skip if bit i of Data Memory is zero                                                  | 2 <sup>Note</sup> | None          |  |  |
| LSNZ [m].i    | Skip if bit i of Data Memory is not zero                                              | 2 <sup>Note</sup> | None          |  |  |
| LSIZ [m]      | Skip if increment Data Memory is zero                                                 | 2 <sup>Note</sup> | None          |  |  |
| LSDZ [m]      | Skip if decrement Data Memory is zero                                                 | 2 <sup>Note</sup> | None          |  |  |
| LSIZA [m]     | Skip if increment Data Memory is zero with result in ACC                              | 2 <sup>Note</sup> | None          |  |  |
| LSDZA [m]     | Skip if decrement Data Memory is zero with result in ACC                              |                   | None          |  |  |
| Table Read    |                                                                                       |                   |               |  |  |
| LTABRD [m]    | Read table to TBLH and Data Memory                                                    | 3 <sup>Note</sup> | None          |  |  |
| LTABRDL [m]   | Read table (last page) to TBLH and Data Memory                                        |                   | None          |  |  |
| LITABRD [m]   | Increment table pointer TBLP first and Read table to TBLH and Data Memory             | 3 <sup>Note</sup> | None          |  |  |
| LITABRDL [m]  | Increment table pointer TBLP first and Read table (last page) to TBLH and Data Memory |                   | None          |  |  |
| Miscellaneous |                                                                                       |                   |               |  |  |
| LCLR [m]      | Clear Data Memory                                                                     | 2 <sup>Note</sup> | None          |  |  |
| LSET [m]      | Set Data Memory                                                                       |                   | None          |  |  |
| LSWAP [m]     | Swap nibbles of Data Memory                                                           | 2 <sup>Note</sup> | None          |  |  |
| LSWAPA [m]    | Swap nibbles of Data Memory with result in ACC                                        | 2                 | None          |  |  |

Note: 1. For these extended skip instructions, if the result of the comparison involves a skip then up to four cycles are required, if no skip takes place two cycles is required.

Rev. 1.00 118 March 03, 2016

<sup>2.</sup> Any extended instruction which changes the contents of the PCL register will also require three cycles for execution.



# **Instruction Definition**

ADC A,[m] Add Data Memory to ACC with Carry

Description The contents of the specified Data Memory, Accumulator and the carry flag are added.

The result is stored in the Accumulator.

Operation  $ACC \leftarrow ACC + [m] + C$ Affected flag(s) OV, Z, AC, C, SC

ADCM A,[m] Add ACC to Data Memory with Carry

Description The contents of the specified Data Memory, Accumulator and the carry flag are added.

The result is stored in the specified Data Memory.

Operation  $[m] \leftarrow ACC + [m] + C$ Affected flag(s) OV, Z, AC, C, SC

ADD A,[m] Add Data Memory to ACC

Description The contents of the specified Data Memory and the Accumulator are added.

The result is stored in the Accumulator.

Operation  $ACC \leftarrow ACC + [m]$ Affected flag(s) OV, Z, AC, C, SC

**ADD A,x** Add immediate data to ACC

Description The contents of the Accumulator and the specified immediate data are added.

The result is stored in the Accumulator.

Operation  $ACC \leftarrow ACC + x$ Affected flag(s) OV, Z, AC, C, SC

ADDM A,[m] Add ACC to Data Memory

Description The contents of the specified Data Memory and the Accumulator are added.

The result is stored in the specified Data Memory.

 $\label{eq:continuous} \begin{array}{ll} \text{Operation} & [m] \leftarrow \text{ACC} + [m] \\ \text{Affected flag(s)} & \text{OV, Z, AC, C, SC} \end{array}$ 

AND A,[m] Logical AND Data Memory to ACC

Description Data in the Accumulator and the specified Data Memory perform a bitwise logical AND

operation. The result is stored in the Accumulator.

Operation  $ACC \leftarrow ACC "AND" [m]$ 

Affected flag(s) Z

**AND A,x** Logical AND immediate data to ACC

Description Data in the Accumulator and the specified immediate data perform a bit wise logical AND

operation. The result is stored in the Accumulator.

Operation  $ACC \leftarrow ACC$  "AND" x

Affected flag(s) Z

**ANDM A,[m]** Logical AND ACC to Data Memory

Description Data in the specified Data Memory and the Accumulator perform a bitwise logical AND

operation. The result is stored in the Data Memory.

Operation  $[m] \leftarrow ACC "AND" [m]$ 

Affected flag(s) Z



CALL addr Subroutine call

Description Unconditionally calls a subroutine at the specified address. The Program Counter then

increments by 1 to obtain the address of the next instruction which is then pushed onto the stack. The specified address is then loaded and the program continues execution from this new address. As this instruction requires an additional operation, it is a two cycle instruction.

Operation Stack  $\leftarrow$  Program Counter + 1

Program Counter ← addr

Affected flag(s) None

**CLR [m]** Clear Data Memory

Description Each bit of the specified Data Memory is cleared to 0.

Operation  $[m] \leftarrow 00H$ Affected flag(s) None

**CLR [m].i** Clear bit of Data Memory

Description Bit i of the specified Data Memory is cleared to 0.

Operation  $[m].i \leftarrow 0$ Affected flag(s) None

**CLR WDT** Clear Watchdog Timer

Description The TO, PDF flags and the WDT are all cleared.

Operation WDT cleared

 $TO \leftarrow 0$  $PDF \leftarrow 0$ 

Affected flag(s) TO, PDF

**CPL [m]** Complement Data Memory

Description Each bit of the specified Data Memory is logically complemented (1's complement). Bits which

previously contained a 1 are changed to 0 and vice versa.

Operation  $[m] \leftarrow [m]$ 

Affected flag(s) Z

**CPLA [m]** Complement Data Memory with result in ACC

Description Each bit of the specified Data Memory is logically complemented (1's complement). Bits which

previously contained a 1 are changed to 0 and vice versa. The complemented result is stored in

the Accumulator and the contents of the Data Memory remain unchanged.

Operation  $ACC \leftarrow [m]$ 

Affected flag(s) Z

**DAA [m]** Decimal-Adjust ACC for addition with result in Data Memory

Description Convert the contents of the Accumulator value to a BCD (Binary Coded Decimal) value

resulting from the previous addition of two BCD variables. If the low nibble is greater than 9 or if AC flag is set, then a value of 6 will be added to the low nibble. Otherwise the low nibble remains unchanged. If the high nibble is greater than 9 or if the C flag is set, then a value of 6 will be added to the high nibble. Essentially, the decimal conversion is performed by adding 00H, 06H, 60H or 66H depending on the Accumulator and flag conditions. Only the C flag may be affected by this instruction which indicates that if the original BCD sum is greater than

100, it allows multiple precision decimal addition.

Operation  $[m] \leftarrow ACC + 00H$  or

 $[m] \leftarrow ACC + 06H \text{ or}$   $[m] \leftarrow ACC + 60H \text{ or}$  $[m] \leftarrow ACC + 66H$ 

Affected flag(s) C



**DEC [m]** Decrement Data Memory

Description Data in the specified Data Memory is decremented by 1.

Operation  $[m] \leftarrow [m] - 1$ 

Affected flag(s) Z

**DECA [m]** Decrement Data Memory with result in ACC

Description Data in the specified Data Memory is decremented by 1. The result is stored in the

Accumulator. The contents of the Data Memory remain unchanged.

Operation  $ACC \leftarrow [m] - 1$ 

Affected flag(s) Z

**HALT** Enter power down mode

Description This instruction stops the program execution and turns off the system clock. The contents of

the Data Memory and registers are retained. The WDT and prescaler are cleared. The power

down flag PDF is set and the WDT time-out flag TO is cleared.

Operation  $TO \leftarrow 0$ 

 $PDF \leftarrow 1$ 

Affected flag(s) TO, PDF

**INC [m]** Increment Data Memory

Description Data in the specified Data Memory is incremented by 1.

Operation  $[m] \leftarrow [m] + 1$ 

Affected flag(s) Z

**INCA [m]** Increment Data Memory with result in ACC

Description Data in the specified Data Memory is incremented by 1. The result is stored in the Accumulator.

The contents of the Data Memory remain unchanged.

Operation  $ACC \leftarrow [m] + 1$ 

Affected flag(s) Z

JMP addr Jump unconditionally

Description The contents of the Program Counter are replaced with the specified address. Program

execution then continues from this new address. As this requires the insertion of a dummy

instruction while the new address is loaded, it is a two cycle instruction.

Operation Program Counter ← addr

Affected flag(s) None

MOV A,[m] Move Data Memory to ACC

Description The contents of the specified Data Memory are copied to the Accumulator.

Operation  $ACC \leftarrow [m]$ Affected flag(s) None

**MOV A,x** Move immediate data to ACC

Description The immediate data specified is loaded into the Accumulator.

Operation  $ACC \leftarrow x$ Affected flag(s) None

**MOV [m],A** Move ACC to Data Memory

Description The contents of the Accumulator are copied to the specified Data Memory.

Operation  $[m] \leftarrow ACC$ Affected flag(s) None



# HT45F3630 Power Tool Controller 8-Bit Flash MCU

**NOP** No operation

Description No operation is performed. Execution continues with the next instruction.

Operation No operation
Affected flag(s) None

OR A,[m] Logical OR Data Memory to ACC

Description Data in the Accumulator and the specified Data Memory perform a bitwise

logical OR operation. The result is stored in the Accumulator.

Operation  $ACC \leftarrow ACC "OR" [m]$ 

Affected flag(s) Z

**OR A,x** Logical OR immediate data to ACC

Description Data in the Accumulator and the specified immediate data perform a bitwise logical OR

operation. The result is stored in the Accumulator.

Operation  $ACC \leftarrow ACC "OR" x$ 

Affected flag(s) Z

ORM A,[m] Logical OR ACC to Data Memory

Description Data in the specified Data Memory and the Accumulator perform a bitwise logical OR

operation. The result is stored in the Data Memory.

Operation  $[m] \leftarrow ACC "OR" [m]$ 

Affected flag(s) Z

**RET** Return from subroutine

Description The Program Counter is restored from the stack. Program execution continues at the restored

address.

Operation Program Counter ← Stack

Affected flag(s) None

**RET A,x** Return from subroutine and load immediate data to ACC

Description The Program Counter is restored from the stack and the Accumulator loaded with the specified

immediate data. Program execution continues at the restored address.

Operation Program Counter ← Stack

 $ACC \leftarrow x$ 

Affected flag(s) None

**RETI** Return from interrupt

Description The Program Counter is restored from the stack and the interrupts are re-enabled by setting the

EMI bit. EMI is the master interrupt global enable bit. If an interrupt was pending when the RETI instruction is executed, the pending Interrupt routine will be processed before returning

to the main program.

Operation Program Counter ← Stack

 $EMI \leftarrow 1$ 

Affected flag(s) None

**RL [m]** Rotate Data Memory left

Description The contents of the specified Data Memory are rotated left by 1 bit with bit 7 rotated into bit 0.

Operation  $[m].(i+1) \leftarrow [m].i; (i=0\sim6)$ 

 $[m].0 \leftarrow [m].7$ 

Affected flag(s) None



RLA [m] Rotate Data Memory left with result in ACC

The contents of the specified Data Memory are rotated left by 1 bit with bit 7 rotated into bit 0. Description

The rotated result is stored in the Accumulator and the contents of the Data Memory remain

unchanged.

Operation  $ACC.(i+1) \leftarrow [m].i; (i=0\sim6)$ 

 $ACC.0 \leftarrow [m].7$ 

Affected flag(s) None

Rotate Data Memory left through Carry RLC [m]

The contents of the specified Data Memory and the carry flag are rotated left by 1 bit. Bit 7 Description

replaces the Carry bit and the original carry flag is rotated into bit 0.

Operation  $[m].(i+1) \leftarrow [m].i; (i=0\sim6)$ 

 $[m].0 \leftarrow C$ 

 $C \leftarrow [m].7$ 

C Affected flag(s)

RLCA [m] Rotate Data Memory left through Carry with result in ACC

Description Data in the specified Data Memory and the carry flag are rotated left by 1 bit. Bit 7 replaces the

Carry bit and the original carry flag is rotated into the bit 0. The rotated result is stored in the

Accumulator and the contents of the Data Memory remain unchanged.

Operation  $ACC.(i+1) \leftarrow [m].i; (i=0\sim6)$ 

 $ACC.0 \leftarrow C$ 

 $C \leftarrow [m].7$ 

Affected flag(s) C

RR [m] Rotate Data Memory right

The contents of the specified Data Memory are rotated right by 1 bit with bit 0 rotated into bit 7. Description

Operation  $[m].i \leftarrow [m].(i+1); (i=0\sim6)$ 

 $[m].7 \leftarrow [m].0$ 

Affected flag(s) None

RRA [m] Rotate Data Memory right with result in ACC

Description Data in the specified Data Memory and the carry flag are rotated right by 1 bit with bit 0

rotated into bit 7. The rotated result is stored in the Accumulator and the contents of the

Data Memory remain unchanged.

 $ACC.i \leftarrow [m].(i+1); (i=0\sim6)$ Operation

 $ACC.7 \leftarrow [m].0$ 

Affected flag(s) None

Rotate Data Memory right through Carry RRC [m]

The contents of the specified Data Memory and the carry flag are rotated right by 1 bit. Bit 0 Description

replaces the Carry bit and the original carry flag is rotated into bit 7.

Operation  $[m].i \leftarrow [m].(i+1); (i=0\sim6)$ 

 $[m].7 \leftarrow C$ 

 $C \leftarrow [m].0$ 

Affected flag(s) C



# HT45F3630 Power Tool Controller 8-Bit Flash MCU

**RRCA [m]** Rotate Data Memory right through Carry with result in ACC

Description Data in the specified Data Memory and the carry flag are rotated right by 1 bit. Bit 0 replaces

the Carry bit and the original carry flag is rotated into bit 7. The rotated result is stored in the

Accumulator and the contents of the Data Memory remain unchanged.

Operation ACC.i  $\leftarrow$  [m].(i+1); (i=0 $\sim$ 6)

 $ACC.7 \leftarrow C$  $C \leftarrow [m].0$ 

Affected flag(s) C

**SBC A,[m]** Subtract Data Memory from ACC with Carry

Description The contents of the specified Data Memory and the complement of the carry flag are

subtracted from the Accumulator. The result is stored in the Accumulator. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is

positive or zero, the C flag will be set to 1.

Operation  $ACC \leftarrow ACC - [m] - C$ Affected flag(s) OV, Z, AC, C, SC, CZ

**SBC A, x** Subtract immediate data from ACC with Carry

Description The immediate data and the complement of the carry flag are subtracted from the

Accumulator. The result is stored in the Accumulator. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag

will be set to 1.

Operation  $ACC \leftarrow ACC - [m] - \overline{C}$ Affected flag(s) OV, Z, AC, C, SC, CZ

**SBCM A,[m]** Subtract Data Memory from ACC with Carry and result in Data Memory

Description The contents of the specified Data Memory and the complement of the carry flag are

subtracted from the Accumulator. The result is stored in the Data Memory. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is

positive or zero, the C flag will be set to 1.

Operation  $[m] \leftarrow ACC - [m] - C$ Affected flag(s) OV, Z, AC, C, SC, CZ

**SDZ [m]** Skip if decrement Data Memory is 0

Description The contents of the specified Data Memory are first decremented by 1. If the result is 0 the

following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the program

proceeds with the following instruction.

Operation  $[m] \leftarrow [m] - 1$ 

Skip if [m]=0

Affected flag(s) None

**SDZA [m]** Skip if decrement Data Memory is zero with result in ACC

Description The contents of the specified Data Memory are first decremented by 1. If the result is 0, the

following instruction is skipped. The result is stored in the Accumulator but the specified Data Memory contents remain unchanged. As this requires the insertion of a dummy

instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0,

the program proceeds with the following instruction.

Operation  $ACC \leftarrow [m] - 1$ 

Skip if ACC=0

Affected flag(s) None



**SET [m]** Set Data Memory

Description Each bit of the specified Data Memory is set to 1.

 $\begin{array}{ll} \text{Operation} & [m] \leftarrow \text{FFH} \\ \text{Affected flag(s)} & \text{None} \end{array}$ 

**SET [m].i** Set bit of Data Memory

Description Bit i of the specified Data Memory is set to 1.

 $\begin{array}{ll} \text{Operation} & \quad [m].i \leftarrow 1 \\ \text{Affected flag(s)} & \quad \text{None} \end{array}$ 

**SIZ [m]** Skip if increment Data Memory is 0

Description The contents of the specified Data Memory are first incremented by 1. If the result is 0, the

following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the program

proceeds with the following instruction.

Operation  $[m] \leftarrow [m] + 1$ 

Skip if [m]=0

Affected flag(s) None

**SIZA [m]** Skip if increment Data Memory is zero with result in ACC

Description The contents of the specified Data Memory are first incremented by 1. If the result is 0, the

following instruction is skipped. The result is stored in the Accumulator but the specified Data Memory contents remain unchanged. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not

0 the program proceeds with the following instruction.

Operation  $ACC \leftarrow [m] + 1$ 

Skip if ACC=0

Affected flag(s) None

**SNZ [m].i** Skip if Data Memory is not 0

Description If the specified Data Memory is not 0, the following instruction is skipped. As this requires the

insertion of a dummy instruction while the next instruction is fetched, it is a two cycle

instruction. If the result is 0 the program proceeds with the following instruction.

 $Operation \qquad \qquad Skip \ if \ [m].i \neq 0$ 

Affected flag(s) None

**SNZ [m]** Skip if Data Memory is not 0

Description If the specified Data Memory is not 0, the following instruction is skipped. As this requires the

insertion of a dummy instruction while the next instruction is fetched, it is a two cycle

instruction. If the result is 0 the program proceeds with the following instruction.

Operation Skip if  $[m] \neq 0$ 

Affected flag(s) None

**SUB A,[m]** Subtract Data Memory from ACC

Description The specified Data Memory is subtracted from the contents of the Accumulator. The result is

stored in the Accumulator. Note that if the result of subtraction is negative, the C flag will be

cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1.

 $\label{eq:operation} \begin{aligned} & \text{Operation} & & \text{ACC} \leftarrow \text{ACC} - [m] \\ & \text{Affected flag(s)} & & \text{OV, Z, AC, C, SC, CZ} \end{aligned}$ 



## HT45F3630 Power Tool Controller 8-Bit Flash MCU

**SUBM A,[m]** Subtract Data Memory from ACC with result in Data Memory

Description The specified Data Memory is subtracted from the contents of the Accumulator. The result is

stored in the Data Memory. Note that if the result of subtraction is negative, the C flag will be

cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1.

Operation  $[m] \leftarrow ACC - [m]$ Affected flag(s) OV, Z, AC, C, SC, CZ

**SUB A,x** Subtract immediate data from ACC

Description The immediate data specified by the code is subtracted from the contents of the Accumulator.

The result is stored in the Accumulator. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1.

Operation  $ACC \leftarrow ACC - x$ Affected flag(s) OV, Z, AC, C, SC, CZ

**SWAP [m]** Swap nibbles of Data Memory

Description The low-order and high-order nibbles of the specified Data Memory are interchanged.

Operation [m].3 $\sim$ [m].0  $\leftrightarrow$  [m].7 $\sim$ [m].4

Affected flag(s) None

**SWAPA [m]** Swap nibbles of Data Memory with result in ACC

Description The low-order and high-order nibbles of the specified Data Memory are interchanged. The

result is stored in the Accumulator. The contents of the Data Memory remain unchanged.

Operation  $ACC.3 \sim ACC.0 \leftarrow [m].7 \sim [m].4$ 

 $ACC.7 \sim ACC.4 \leftarrow [m].3 \sim [m].0$ 

Affected flag(s) None

**SZ [m]** Skip if Data Memory is 0

Description If the contents of the specified Data Memory is 0, the following instruction is skipped. As this

requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the program proceeds with the following instruction.

Operation Skip if [m]=0

Affected flag(s) None

**SZA [m]** Skip if Data Memory is 0 with data movement to ACC

Description The contents of the specified Data Memory are copied to the Accumulator. If the value is zero,

the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the

program proceeds with the following instruction.

Operation  $ACC \leftarrow [m]$ 

Skip if [m]=0

Affected flag(s) None

**SZ [m].i** Skip if bit i of Data Memory is 0

Description If bit i of the specified Data Memory is 0, the following instruction is skipped. As this requires

the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0, the program proceeds with the following instruction.

Skip if [m].i=0

Affected flag(s) None

Operation

Rev. 1.00 126 March 03, 2016



**TABRD [m]** Read table (specific page) to TBLH and Data Memory

Description The low byte of the program code (specific page) addressed by the table pointer pair

(TBLP and TBHP) is moved to the specified Data Memory and the high byte moved to TBLH.

Operation  $[m] \leftarrow \text{program code (low byte)}$ 

TBLH ← program code (high byte)

Affected flag(s) None

**TABRDL [m]** Read table (last page) to TBLH and Data Memory

Description The low byte of the program code (last page) addressed by the table pointer (TBLP) is moved

to the specified Data Memory and the high byte moved to TBLH.

Operation  $[m] \leftarrow \text{program code (low byte)}$ 

TBLH ← program code (high byte)

Affected flag(s) None

**ITABRD [m]** Increment table pointer low byte first and read table to TBLH and Data Memory

Description Increment table pointer low byte, TBLP, first and then the program code addressed by the

table pointer (TBHP and TBLP) is moved to the specified Data Memory and the high byte

moved to TBLH.

Operation  $[m] \leftarrow \text{program code (low byte)}$ 

TBLH ← program code (high byte)

Affected flag(s) None

**ITABRDL [m]** Increment table pointer low byte first and read table (last page) to TBLH and Data Memory

Description Increment table pointer low byte, TBLP, first and then the low byte of the program code

(last page) addressed by the table pointer (TBLP) is moved to the specified Data Memory and

the high byte moved to TBLH.

Operation  $[m] \leftarrow \text{program code (low byte)}$ 

TBLH ← program code (high byte)

Affected flag(s) None

XOR A,[m] Logical XOR Data Memory to ACC

Description Data in the Accumulator and the specified Data Memory perform a bitwise logical XOR

operation. The result is stored in the Accumulator.

Operation  $ACC \leftarrow ACC "XOR" [m]$ 

Affected flag(s) Z

**XORM A,[m]** Logical XOR ACC to Data Memory

Description Data in the specified Data Memory and the Accumulator perform a bitwise logical XOR

operation. The result is stored in the Data Memory.

Operation  $[m] \leftarrow ACC "XOR" [m]$ 

Affected flag(s) Z

**XOR A,x** Logical XOR immediate data to ACC

Description Data in the Accumulator and the specified immediate data perform a bitwise logical XOR

operation. The result is stored in the Accumulator.

Operation  $ACC \leftarrow ACC "XOR" x$ 

Affected flag(s) Z

Rev. 1.00 127 March 03, 2016



### **Extended Instruction Definition**

The extended instructions are used to directly access the data stored in any data memory sections.

**LADC A,[m]** Add Data Memory to ACC with Carry

Description The contents of the specified Data Memory, Accumulator and the carry flag are added.

The result is stored in the Accumulator.

Operation  $ACC \leftarrow ACC + [m] + C$ Affected flag(s) OV, Z, AC, C, SC

**LADCM A,[m]** Add ACC to Data Memory with Carry

Description The contents of the specified Data Memory, Accumulator and the carry flag are added.

The result is stored in the specified Data Memory.

 $\begin{aligned} & \text{Operation} & & [m] \leftarrow ACC + [m] + C \\ & \text{Affected flag(s)} & & \text{OV, Z, AC, C, SC} \end{aligned}$ 

**LADD A,[m]** Add Data Memory to ACC

Description The contents of the specified Data Memory and the Accumulator are added.

The result is stored in the Accumulator.

Operation  $ACC \leftarrow ACC + [m]$ Affected flag(s) OV, Z, AC, C, SC

**LADDM A,[m]** Add ACC to Data Memory

Description The contents of the specified Data Memory and the Accumulator are added.

The result is stored in the specified Data Memory.

Operation  $[m] \leftarrow ACC + [m]$ Affected flag(s) OV, Z, AC, C, SC

LAND A,[m] Logical AND Data Memory to ACC

Description Data in the Accumulator and the specified Data Memory perform a bitwise logical AND

operation. The result is stored in the Accumulator.

Operation  $ACC \leftarrow ACC "AND" [m]$ 

Affected flag(s) Z

**LANDM A,[m]** Logical AND ACC to Data Memory

Description Data in the specified Data Memory and the Accumulator perform a bitwise logical AND

operation. The result is stored in the Data Memory.

Operation  $[m] \leftarrow ACC "AND" [m]$ 

Affected flag(s) Z

LCLR [m] Clear Data Memory

Description Each bit of the specified Data Memory is cleared to 0.

Operation  $[m] \leftarrow 00H$ Affected flag(s) None

LCLR [m].i Clear bit of Data Memory

Description Bit i of the specified Data Memory is cleared to 0.



LCPL [m] Complement Data Memory

Description Each bit of the specified Data Memory is logically complemented (1's complement). Bits which

previously contained a 1 are changed to 0 and vice versa.

Operation  $[m] \leftarrow \overline{[m]}$ 

Affected flag(s) Z

**LCPLA [m]** Complement Data Memory with result in ACC

Description Each bit of the specified Data Memory is logically complemented (1's complement). Bits which

previously contained a 1 are changed to 0 and vice versa. The complemented result is stored in

the Accumulator and the contents of the Data Memory remain unchanged.

Operation  $ACC \leftarrow \overline{[m]}$ 

Affected flag(s) Z

**LDAA [m]** Decimal-Adjust ACC for addition with result in Data Memory

Description Convert the contents of the Accumulator value to a BCD (Binary Coded Decimal) value

resulting from the previous addition of two BCD variables. If the low nibble is greater than 9 or if AC flag is set, then a value of 6 will be added to the low nibble. Otherwise the low nibble remains unchanged. If the high nibble is greater than 9 or if the C flag is set, then a value of 6 will be added to the high nibble. Essentially, the decimal conversion is performed by adding 00H, 06H, 60H or 66H depending on the Accumulator and flag conditions. Only the C flag may be affected by this instruction which indicates that if the original BCD sum is greater than

100, it allows multiple precision decimal addition.

Operation  $[m] \leftarrow ACC + 00H$  or

 $[m] \leftarrow ACC + 06H \text{ or}$   $[m] \leftarrow ACC + 60H \text{ or}$  $[m] \leftarrow ACC + 66H$ 

Affected flag(s)

**LDEC [m]** Decrement Data Memory

Description Data in the specified Data Memory is decremented by 1.

Operation  $[m] \leftarrow [m] - 1$ 

Affected flag(s) Z

**LDECA [m]** Decrement Data Memory with result in ACC

Description Data in the specified Data Memory is decremented by 1. The result is stored in the

Accumulator. The contents of the Data Memory remain unchanged.

Operation  $ACC \leftarrow [m] - 1$ 

Affected flag(s) Z

**LINC [m]** Increment Data Memory

Description Data in the specified Data Memory is incremented by 1.

Operation  $[m] \leftarrow [m] + 1$ 

Affected flag(s) Z

**LINCA [m]** Increment Data Memory with result in ACC

Description Data in the specified Data Memory is incremented by 1. The result is stored in the Accumulator.

The contents of the Data Memory remain unchanged.

Operation  $ACC \leftarrow [m] + 1$ 

Affected flag(s) Z



LMOV A,[m] Move Data Memory to ACC

The contents of the specified Data Memory are copied to the Accumulator. Description

Operation  $ACC \leftarrow [m]$ Affected flag(s) None

LMOV [m],A Move ACC to Data Memory

The contents of the Accumulator are copied to the specified Data Memory. Description

Operation  $[m] \leftarrow ACC$ Affected flag(s) None

LOR A,[m] Logical OR Data Memory to ACC

Description Data in the Accumulator and the specified Data Memory perform a bitwise

logical OR operation. The result is stored in the Accumulator.

 $ACC \leftarrow ACC "OR" [m]$ Operation

Affected flag(s) Z

LORM A,[m] Logical OR ACC to Data Memory

Data in the specified Data Memory and the Accumulator perform a bitwise logical OR Description

operation. The result is stored in the Data Memory.

Operation  $[m] \leftarrow ACC "OR" [m]$ 

Affected flag(s) Z

LRL [m] Rotate Data Memory left

Description The contents of the specified Data Memory are rotated left by 1 bit with bit 7 rotated into bit 0.

Operation  $[m].(i+1) \leftarrow [m].i; (i=0\sim6)$ 

 $[m].0 \leftarrow [m].7$ 

Affected flag(s) None

LRLA [m] Rotate Data Memory left with result in ACC

The contents of the specified Data Memory are rotated left by 1 bit with bit 7 rotated into bit 0. Description

The rotated result is stored in the Accumulator and the contents of the Data Memory remain

unchanged.

Operation  $ACC.(i+1) \leftarrow [m].i; (i=0\sim6)$ 

 $ACC.0 \leftarrow [m].7$ 

Affected flag(s) None

LRLC [m] Rotate Data Memory left through Carry

Description The contents of the specified Data Memory and the carry flag are rotated left by 1 bit. Bit 7

replaces the Carry bit and the original carry flag is rotated into bit 0.

 $[m].(i+1) \leftarrow [m].i; (i=0\sim6)$ Operation

 $[m].0 \leftarrow C$  $C \leftarrow [m].7$ 

C Affected flag(s)

LRLCA [m] Rotate Data Memory left through Carry with result in ACC

Data in the specified Data Memory and the carry flag are rotated left by 1 bit. Bit 7 replaces the Description

Carry bit and the original carry flag is rotated into the bit 0. The rotated result is stored in the

Accumulator and the contents of the Data Memory remain unchanged.

Operation  $ACC.(i+1) \leftarrow [m].i; (i=0\sim6)$ 

> $ACC.0 \leftarrow C$  $C \leftarrow [m].7$

Affected flag(s) C



LRR [m] Rotate Data Memory right

Description The contents of the specified Data Memory are rotated right by 1 bit with bit 0 rotated into bit 7.

Operation [m].i  $\leftarrow$  [m].(i+1); (i=0 $\sim$ 6)

 $[m].7 \leftarrow [m].0$ 

Affected flag(s) None

**LRRA [m]** Rotate Data Memory right with result in ACC

Description Data in the specified Data Memory and the carry flag are rotated right by 1 bit with bit 0

rotated into bit 7. The rotated result is stored in the Accumulator and the contents of the

Data Memory remain unchanged.

Operation ACC.i  $\leftarrow$  [m].(i+1); (i=0 $\sim$ 6)

 $ACC.7 \leftarrow [m].0$ 

Affected flag(s) None

**LRRC [m]** Rotate Data Memory right through Carry

Description The contents of the specified Data Memory and the carry flag are rotated right by 1 bit. Bit 0

replaces the Carry bit and the original carry flag is rotated into bit 7.

Operation  $[m].i \leftarrow [m].(i+1); (i=0\sim6)$ 

 $[m].7 \leftarrow C$ 

 $C \leftarrow [m].0$ 

Affected flag(s) C

**LRRCA [m]** Rotate Data Memory right through Carry with result in ACC

Description Data in the specified Data Memory and the carry flag are rotated right by 1 bit. Bit 0 replaces

the Carry bit and the original carry flag is rotated into bit 7. The rotated result is stored in the

Accumulator and the contents of the Data Memory remain unchanged.

Operation ACC.i  $\leftarrow$  [m].(i+1); (i=0 $\sim$ 6)

 $ACC.7 \leftarrow C$ 

 $C \leftarrow [m].0$ 

Affected flag(s) C

**LSBC A,[m]** Subtract Data Memory from ACC with Carry

Description The contents of the specified Data Memory and the complement of the carry flag are

subtracted from the Accumulator. The result is stored in the Accumulator. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is

positive or zero, the C flag will be set to 1.

Operation  $ACC \leftarrow ACC - [m] - C$ Affected flag(s) OV, Z, AC, C, SC, CZ

**LSBCM A,[m]** Subtract Data Memory from ACC with Carry and result in Data Memory

Description The contents of the specified Data Memory and the complement of the carry flag are

subtracted from the Accumulator. The result is stored in the Data Memory. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is

positive or zero, the C flag will be set to 1.

Operation  $[m] \leftarrow ACC - [m] - C$ Affected flag(s) OV, Z, AC, C, SC, CZ



**LSDZ [m]** Skip if decrement Data Memory is 0

Description The contents of the specified Data Memory are first decremented by 1. If the result is 0 the

following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the program

proceeds with the following instruction.

Operation  $[m] \leftarrow [m] - 1$ 

Skip if [m]=0

Affected flag(s) None

**LSDZA [m]** Skip if decrement Data Memory is zero with result in ACC

Description The contents of the specified Data Memory are first decremented by 1. If the result is 0, the

following instruction is skipped. The result is stored in the Accumulator but the specified Data Memory contents remain unchanged. As this requires the insertion of a dummy

instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0,

the program proceeds with the following instruction.

Operation  $ACC \leftarrow [m] - 1$ 

Skip if ACC=0

Affected flag(s) None

**LSET [m]** Set Data Memory

Description Each bit of the specified Data Memory is set to 1.

Operation  $[m] \leftarrow FFH$ Affected flag(s) None

**LSET [m].i** Set bit of Data Memory

Description Bit i of the specified Data Memory is set to 1.

Operation  $[m].i \leftarrow 1$ Affected flag(s) None

**LSIZ** [m] Skip if increment Data Memory is 0

Description The contents of the specified Data Memory are first incremented by 1. If the result is 0, the

following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the program

proceeds with the following instruction.

Operation  $[m] \leftarrow [m] + 1$ 

Skip if [m]=0

Affected flag(s) None

**LSIZA [m]** Skip if increment Data Memory is zero with result in ACC

Description The contents of the specified Data Memory are first incremented by 1. If the result is 0, the

following instruction is skipped. The result is stored in the Accumulator but the specified Data Memory contents remain unchanged. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not

0 the program proceeds with the following instruction.

Operation  $ACC \leftarrow [m] + 1$ 

Skip if ACC=0

Affected flag(s) None

**LSNZ [m].i** Skip if Data Memory is not 0

Description If the specified Data Memory is not 0, the following instruction is skipped. As this requires the

insertion of a dummy instruction while the next instruction is fetched, it is a two cycle

instruction. If the result is 0 the program proceeds with the following instruction.

Operation Skip if  $[m].i \neq 0$ 

Affected flag(s) None



**LSNZ [m]** Skip if Data Memory is not 0

Description If the content of the specified Data Memory is not 0, the following instruction is skipped. As

this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is 0 the program proceeds with the following instruction.

Operation Skip if  $[m] \neq 0$ 

Affected flag(s) None

LSUB A,[m] Subtract Data Memory from ACC

Description The specified Data Memory is subtracted from the contents of the Accumulator. The result is

stored in the Accumulator. Note that if the result of subtraction is negative, the C flag will be

cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1.

Operation  $ACC \leftarrow ACC - [m]$ Affected flag(s) OV, Z, AC, C, SC, CZ

**LSUBM A,[m]** Subtract Data Memory from ACC with result in Data Memory

Description The specified Data Memory is subtracted from the contents of the Accumulator. The result is

stored in the Data Memory. Note that if the result of subtraction is negative, the C flag will be

cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1.

Operation  $[m] \leftarrow ACC - [m]$ Affected flag(s) OV, Z, AC, C, SC, CZ

**LSWAP [m]** Swap nibbles of Data Memory

Description The low-order and high-order nibbles of the specified Data Memory are interchanged.

Operation  $[m].3\sim[m].0 \leftrightarrow [m].7\sim[m].4$ 

Affected flag(s) None

**LSWAPA [m]** Swap nibbles of Data Memory with result in ACC

Description The low-order and high-order nibbles of the specified Data Memory are interchanged. The

result is stored in the Accumulator. The contents of the Data Memory remain unchanged.

Operation  $ACC.3 \sim ACC.0 \leftarrow [m].7 \sim [m].4$ 

 $ACC.7 \sim ACC.4 \leftarrow [m].3 \sim [m].0$ 

Affected flag(s) None

**LSZ [m]** Skip if Data Memory is 0

Description If the contents of the specified Data Memory is 0, the following instruction is skipped. As this

requires the insertion of a dummy instruction while the next instruction is fetched, it is a two

cycle instruction. If the result is not 0 the program proceeds with the following instruction.

Operation Skip if [m]=0

Affected flag(s) None

**LSZA [m]** Skip if Data Memory is 0 with data movement to ACC

Description The contents of the specified Data Memory are copied to the Accumulator. If the value is zero,

the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the

program proceeds with the following instruction.

Operation  $ACC \leftarrow [m]$ 

Skip if [m]=0

Affected flag(s) None



## HT45F3630 Power Tool Controller 8-Bit Flash MCU

**LSZ [m].i** Skip if bit i of Data Memory is 0

Description If bit i of the specified Data Memory is 0, the following instruction is skipped. As this requires

the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0, the program proceeds with the following instruction.

Operation Skip if [m].i=0

Affected flag(s) None

**LTABRD [m]** Read table (current page) to TBLH and Data Memory

Description The low byte of the program code (current page) addressed by the table pointer (TBLP) is

moved to the specified Data Memory and the high byte moved to TBLH.

Operation  $[m] \leftarrow program code (low byte)$ 

TBLH ← program code (high byte)

Affected flag(s) None

**LTABRDL [m]** Read table (last page) to TBLH and Data Memory

Description The low byte of the program code (last page) addressed by the table pointer (TBLP) is moved

to the specified Data Memory and the high byte moved to TBLH.

Operation  $[m] \leftarrow \text{program code (low byte)}$ 

TBLH ← program code (high byte)

Affected flag(s) None

**LITABRD [m]** Increment table pointer low byte first and read table to TBLH and Data Memory

Description Increment table pointer low byte, TBLP, first and then the program code addressed by the

table pointer (TBHP and TBLP) is moved to the specified Data Memory and the high byte

moved to TBLH.

Operation  $[m] \leftarrow \text{program code (low byte)}$ 

TBLH ← program code (high byte)

Affected flag(s) None

LITABRDL [m] Increment table pointer low byte first and read table (last page) to TBLH and Data Memory

Description Increment table pointer low byte, TBLP, first and then the low byte of the program code

(last page) addressed by the table pointer (TBLP) is moved to the specified Data Memory and

the high byte moved to TBLH.

Operation  $[m] \leftarrow program code (low byte)$ 

TBLH ← program code (high byte)

Affected flag(s) None

**LXOR A,[m]** Logical XOR Data Memory to ACC

Description Data in the Accumulator and the specified Data Memory perform a bitwise logical XOR

operation. The result is stored in the Accumulator.

Operation  $ACC \leftarrow ACC "XOR" [m]$ 

Affected flag(s) Z

**LXORM A,[m]** Logical XOR ACC to Data Memory

Description Data in the specified Data Memory and the Accumulator perform a bitwise logical XOR

operation. The result is stored in the Data Memory.

Operation  $[m] \leftarrow ACC "XOR" [m]$ 

Affected flag(s) Z

Rev. 1.00 134 March 03, 2016



# **Package Information**

Note that the package information provided here is for consultation purposes only. As this information may be updated at regular intervals users are reminded to consult the <u>Holtek website</u> for the latest version of the <u>Package/Carton Information</u>.

Additional supplementary information with regard to packaging is listed below. Click on the relevant section to be transferred to the relevant website page.

- Package Information (include Outline Dimensions, Product Tape and Reel Specifications)
- The Operation Instruction of Packing Materials
- · Carton information



# 16-pin SSOP (150mil) Outline Dimensions







|        | Dimensions in inch |           |       |  |  |
|--------|--------------------|-----------|-------|--|--|
| Symbol | Min.               | Nom.      | Max.  |  |  |
| А      | _                  | 0.236 BSC | _     |  |  |
| В      | _                  | 0.154 BSC | _     |  |  |
| С      | 0.008              | _         | 0.012 |  |  |
| C'     | _                  | 0.193 BSC | _     |  |  |
| D      | _                  | _         | 0.069 |  |  |
| E      | _                  | 0.025 BSC | _     |  |  |
| F      | 0.004              | _         | 0.010 |  |  |
| G      | 0.016              | _         | 0.050 |  |  |
| Н      | 0.004              | _         | 0.010 |  |  |
| α      | 0°                 | _         | 8°    |  |  |

| Cumbal | Dimensions in mm |           |      |  |  |
|--------|------------------|-----------|------|--|--|
| Symbol | Min.             | Nom.      | Max. |  |  |
| A      | _                | 6.000 BSC |      |  |  |
| В      | _                | 3.900 BSC | _    |  |  |
| С      | 0.20             | _         | 0.30 |  |  |
| C'     | _                | 4.900 BSC | _    |  |  |
| D      | _                | _         | 1.75 |  |  |
| E      | _                | 0.635 BSC | _    |  |  |
| F      | 0.10             | _         | 0.25 |  |  |
| G      | 0.41             | _         | 1.27 |  |  |
| Н      | 0.10             | _         | 0.25 |  |  |
| α      | 0°               | _         | 8°   |  |  |

Rev. 1.00 136 March 03, 2016



# Copyright<sup>©</sup> 2016 by HOLTEK SEMICONDUCTOR INC.

The information appearing in this Data Sheet is believed to be accurate at the time of publication. However, Holtek assumes no responsibility arising from the use of the specifications described. The applications mentioned herein are used solely for the purpose of illustration and Holtek makes no warranty or representation that such applications will be suitable without further modification, nor recommends the use of its products for application that may present a risk to human life due to malfunction or otherwise. Holtek's products are not authorized for use as critical components in life support devices or systems. Holtek reserves the right to alter its products without prior notification. For the most up-to-date information, please visit our web site at http://www.holtek.com.tw.