

# Hynetek Semiconductor Co, Ltd.

# USB Type-C and PD Source Controller HUSB338A

# **FEATURES**

- USB PD2.0 certified, TID 1000151, XID 0005398
- USB PD3.0 certified, TID 1000189, XID 0005399
- HUSB338A\_A00B for wall charger application
  - PD3.0 5V3A, 9V2A, 12V1.5A three FPDOs
  - o QC2.0 and QC2.0
  - o BC1.2 DCP
- HUSB338A B00B for car charger application
  - o PD3.0 5V3A, 9V2A two FPDOs
  - BC1.2 DCP
- Integrate voltage loop compensation and current loop compensation
  - Integrate secondary side compensation circuit, such as TL431
- VBUS and VIN pins fast discharge
- Voltage operating range: 3.3V to 20V
- Low power consumption 250µA
- Cable voltage drop compensation 100mV/A
- CC pin support 20V high voltage to protect the CC pin and VBUSs pin short risk

- Support constant voltage loop (CV) and constant current loop (CC)
- OTP, VIN OVP, VIN UVP, VIN UVLO and OCP protections
- QFN-16L packages
- ±5kV ESD HBM

# APPLICATIONS

- AC-DC power adapter
- Car charger
- USB-PD converter

## GENERAL DESCRIPTION

HUSB338A is a high performance, high integration USB Type-C Power Delivery source controller. HUSB338A supports PD3.0, PD2.0, QC2.0/3.0, BC1.2 DCP etc. The HUSB338A incorporates all required protections, like Over-temperature Protection (OTP), Over-voltage Protection (OVP), Under-voltage Protection (UVP), and Under-voltage Lock-Out (UVLO). It is available in QFN-16L package.

## TYPICAL APPLICATION CIRCUIT



Figure 1.HUSB338A Typical Application Circuit

# **REVISION HISTORY**

| Version              | Date           | Descriptions                          |
|----------------------|----------------|---------------------------------------|
| V1.0                 | Jan 24, 2019   | Initial version                       |
| V1.1                 | April 18, 2019 | Update Fig. 1                         |
| V1.2                 | Aug 19, 2019   | Update Fig. 1 and package top marking |
| V1.1<br>V1.2<br>V1.3 | June 20, 2020  | Update Fig. 5                         |
|                      |                |                                       |

# Contents

| Features                                                          | 1  |
|-------------------------------------------------------------------|----|
| Applications                                                      | 1  |
| General Description                                               | 1  |
| Typical Application Circuit                                       | 1  |
| Revision History                                                  | 2  |
| Specifications                                                    | 4  |
| Absolute Maximum Rating                                           | 6  |
| Thermal Resistance                                                | 6  |
| ESD Caution                                                       | 6  |
| Pin Configuration and Function Description                        | 7  |
| Theory of Operation                                               | 8  |
| VIN and VDD Pins                                                  | 8  |
| VIN Power System                                                  | 8  |
| VIN Discharge                                                     | 8  |
| VIN Voltage Sense                                                 | 8  |
| VDD System Supply                                                 | 8  |
| Control Loop Compensation Circuit (VFB, CS+, CS-, IFB, OPTO Pins) | 8  |
| Constant Voltage Loop Compensation Circuit (CV Loop)              | 8  |
| Constant Current Loop Compensation Circuit (CC Loop)              | 8  |
| Cable Voltage Drop Compensation (IR Compensation)                 | 8  |
| CC1 and CC2 Pins                                                  | 8  |
| Type-C CC Function                                                | 8  |
| BCM Driver                                                        | 8  |
| VBUS Pin                                                          | 8  |
| vSafe0V Detection                                                 | 9  |
| VBUS Discharge                                                    | 9  |
| Gate Pin                                                          | 9  |
| Over-voltage Protection (VIN_OV)                                  | 9  |
| Under-voltage Protection (VIN_UV)                                 | 9  |
| Over-temperature Protection (OT)                                  | 9  |
| Over-current Protection (IIN_OC)                                  | g  |
| D+ and D- Pins                                                    | g  |
| Typical Applications Circuits                                     | 11 |
| Package Outline Demensions                                        | 12 |
| QFN-16 Package                                                    | 12 |
| Packge Top Marking                                                | 12 |
| Ordering Guide                                                    | 12 |

# **SPECIFICATIONS**

 $V_{IN}$  = 5V,  $T_A$  = 25°C, unless otherwise noted.

Table 1.

| Parameter                                                                           | Symbol                          | Test Conditions  | Min   | Тур       | Max  | Unit  |
|-------------------------------------------------------------------------------------|---------------------------------|------------------|-------|-----------|------|-------|
| GENERAL PARAMETERS                                                                  | - ,                             |                  |       | ۳,۰       |      | 1     |
| Supply Voltage                                                                      | V <sub>IN</sub>                 |                  | 3.3   |           | 20   | V     |
| Supply Voltage UVLO Threshold                                                       | V <sub>IN_UVLO</sub>            | Rising           | 0.0   | 2.85      | 20   | v     |
| Supply Voltage SVES Threshold                                                       | VIN_UVLO                        | Falling          |       | 2.75      |      | v     |
| Supply Current at Normal Operating                                                  | I <sub>CC_OPR</sub>             | i aming          |       | 1         |      | mA    |
| Supply Current at Normal Operating  Supply Current at Sleep Mode                    | ICC_OPR                         | GATE pin is not  |       | 250       |      | μA    |
| Supply Current at Sleep Mode                                                        | ICC_SLEEP                       | pulled low. CC1  |       | 230       |      | μΛ    |
|                                                                                     |                                 | and CC2 floating |       |           |      |       |
| Regulator Voltage                                                                   | $V_{DD}$                        | and ooz noaming  |       | 1.8       |      | V     |
| Operating Junction Temperature                                                      | TJ                              |                  | -40   |           | 125  | °C    |
| Operating Ambient Temperature                                                       | T <sub>A</sub>                  |                  | -40   |           | 105  | °C    |
| Type-C                                                                              | · A                             |                  |       |           |      |       |
| Default Mode Pullup Current Source                                                  | I <sub>CC DEF</sub>             |                  | 64    | 80        | 96   | μA    |
| 1.5A Mode Pullup Current Source                                                     | I <sub>CC_DEF</sub>             |                  | 166   | 180       | 194  | μA    |
| 3.0A Mode Pullup Current Source                                                     | I <sub>CC 3P0</sub>             |                  | 304   | 330       | 356  | μA    |
| UFP Detecting threshold at Default Current                                          | V <sub>TH DEF</sub>             |                  | 1.51  | 1.6       | 1.64 | V     |
| UFP Detecting threshold at 1.5A current                                             | VTH_DEF<br>VTH_1A5              |                  | 1.51  | 1.6       | 1.64 | V     |
| UFP Detecting threshold at 1.3A current                                             | V <sub>TH_3A0</sub>             |                  | 2.46  | 2.6       | 2.74 | V     |
| BMC COMMON PARAMETERS                                                               | V TH_3A0                        |                  | 2.40  | 2.0       | 2.14 | V     |
| Bit Rate                                                                            | f                               |                  | 270   | 300       | 330  | Kbps  |
| BMC TX PARAMETERS                                                                   | f <sub>BitRate</sub>            |                  | 210   | 300       | 330  | Kups  |
|                                                                                     |                                 |                  |       |           | 0.25 | %     |
| Maximum Difference between the Bit-rate during the Part of the Packet Following the | P <sub>BitRate</sub>            |                  |       |           | 0.25 | 70    |
| Preamble and the Reference Bit-rate.                                                |                                 |                  |       |           |      |       |
| Time to Cease Driving the Line after the End                                        | t                               |                  |       |           | 23   | μs    |
| of the Last bit of the Frame.                                                       | t <sub>EndDriveBMC</sub>        |                  |       |           | 23   | μδ    |
| Fall Time                                                                           | t <sub>Fall</sub>               |                  | 300   |           |      | ns    |
| Time to cease driving the line after the final                                      | t <sub>HoldLowBMC</sub>         |                  | 1     |           |      |       |
| high-to-low transition.                                                             | HoldLowBMC                      |                  | '     |           |      | μs    |
| Time from the End of Last Bit of a Frame until                                      | t <sub>InterFrameGap</sub>      |                  | 25    |           |      | μs    |
| the Start of the First bit of the Next                                              | unterFrameGap                   |                  | 20    |           |      | μο    |
| Preamble.                                                                           |                                 |                  |       |           |      |       |
| Rise Time                                                                           | t <sub>Rise</sub>               |                  | 300   |           |      | ns    |
| Time Before the Start of the First Bit of the                                       | t <sub>StartDrive</sub>         |                  | -1    |           | 1    | μs    |
| Preamble when the Transmitter shall Start                                           | Statiblive                      |                  |       |           | •    | μ.σ   |
| Driving the Line.                                                                   |                                 |                  |       |           |      |       |
| Voltage Swing                                                                       | V <sub>Swing</sub>              |                  | 1.05  | 1.125     | 1.2  | V     |
| Transmit Low Voltage                                                                |                                 |                  | -75   |           | 75   | mV    |
| Transmitter Output Impedance                                                        | Z <sub>Driver</sub>             |                  | 33    | 54        | 75   | Ω     |
| BMC RX PARAMETERS                                                                   |                                 |                  |       |           |      |       |
| Hysteresis                                                                          |                                 |                  |       | 160       |      | mV    |
| Time Window for Detecting Bus Non-idle                                              | t <sub>TransitionWindow</sub>   |                  | 12    |           | 20   | μs    |
| Number to Count to Detect Bus Non-idle                                              | n <sub>Count</sub>              |                  | 3     |           |      |       |
| Time Constant of a Single Pole Filter to Limit                                      | t <sub>RxFilter</sub>           |                  | 100   |           |      | ns    |
| Broad-band Noise Ingression1                                                        | TATILEI                         |                  | 100   |           |      | 110   |
| Receiver Input Impedance                                                            | Z <sub>BmcRx</sub>              |                  | 1     |           |      | МΩ    |
| D+ AND D- PINS                                                                      | Billorex                        |                  |       |           |      |       |
| Output Voltage Selection Reference                                                  | $V_{SEL\_REF}$                  |                  | 1.8   | 2.0       | 2.2  | V     |
| Data Detect Voltage Reference                                                       | V <sub>DAT_REF</sub>            |                  | 0.25  | 0.325     | 0.4  | V     |
| DatLine Leakage Resistance                                                          | R <sub>DAT_LKG</sub>            |                  | 300   | -         | 1500 | kΩ    |
| D- Pulldown Resistance during HVDCP                                                 | R <sub>DM DWM</sub>             |                  | 14.25 | 19        | 24.5 | kΩ    |
| Mode                                                                                | · · UNIVI_DVVIVI                |                  | 120   |           | 20   | 11.22 |
| D+ to D- Resistence During DCP mode                                                 | R <sub>DCP_DAT</sub>            |                  |       | 100       | 200  | Ω     |
| D+ High Gitch Filter Time                                                           | T <sub>GLITCH_BC_DONE</sub>     |                  | 1000  | 1250      | 1500 | ms    |
| D- Low Glitch Filter Time                                                           | T <sub>GLITCH_DM_LOW</sub>      |                  | 1     | 2         | .000 | ms    |
| Output Voltage Glitch Filter Time                                                   | T <sub>GLITCH_UM_LOW</sub>      |                  | 20    | 40        | 60   | ms    |
| Glitch Filter for D+/- Continuous Change                                            | _                               | Continuous Mode  | 100   | 40<br>150 | 200  |       |
| Omen i mei ioi D+/- Continuous Change                                               | T <sub>GLITCH_CONT_CHANGE</sub> | Continuous Mode  | 100   | 100       | 200  | us    |

DATA SHEET HUSB338A

| VOLTAGE CONTROL(VFB PIN)                |                            |                 |      |      |      |    |
|-----------------------------------------|----------------------------|-----------------|------|------|------|----|
| Voltage Sense Scaling Factor            |                            |                 |      | 10   |      |    |
| Time from Source issue GoodCRC to Start | t <sub>SrcTransition</sub> |                 |      | 30   |      | ms |
| Voltage Transition                      |                            |                 |      |      |      |    |
| CURRENT CONTROL (CS+, CS-, IFB PINS)    |                            |                 |      |      |      |    |
| Current Sense Resistor                  |                            |                 |      | 5    |      | mΩ |
| GATE PIN                                |                            |                 |      |      |      |    |
| Maximum Sinking Current                 |                            |                 | 2    |      | 20   | mA |
| Pull Low Impedance                      |                            |                 |      | 50   | 150  | Ω  |
| OPTO PIN                                |                            |                 |      |      |      |    |
| Min OPTO Current                        |                            |                 |      | 30   |      | μA |
| Max Pull Down Current                   |                            |                 |      | 3    |      | mA |
| OV AND OC PROTECTIONS                   |                            |                 |      |      |      |    |
| Over-voltage Protection Threshold       | $V_{IN\_OV}$               | With respect to | 115  | 120  | 125  | %  |
|                                         |                            | $V_{IN\_REF}$   |      |      |      |    |
| Under-voltage Protection Threshold      | $V_{IN\_UV}$               | With respect to | 75   | 80   | 85   | %  |
|                                         |                            | $V_{IN\_REF}$   |      |      |      |    |
| Over-current Protection Threshold       | I <sub>IN_OC</sub>         | 3A threshold,   | 15.4 | 16.5 | 17.6 | mV |
|                                         |                            | Between CS+     |      |      |      |    |
| T. 101 (1 D)                            |                            | and CS- pins    |      | 400  |      |    |
| Thermal Shutdown Risng                  | t <sub>TSD_RISE</sub>      |                 |      | 130  |      | °C |
| Thermal Shutdown Falling                | t <sub>TSD_FALL</sub>      |                 |      | 80   |      | °C |

# **ABSOLUTE MAXIMUM RATING**

Table 2.

| Parameter                            | Rating          |
|--------------------------------------|-----------------|
| VIN, GATE, VBUS, OPTO                | -0.5V to +20V   |
| CC1, CC2                             | -0.5V to +20V   |
| VDD, D+, D-, CS+, CS-, VFB, IFB      | -0.5V to +6V    |
| Storage Temperature Range            | -65°C to +150°C |
| Operating Junction Temperature Range | -40°C to +125°C |
| ESD HBM (Human Body Model)           | ±5kV            |
| ESD MM (Machine Model)               | 500V            |
| Soldering Conditions                 | JEDEC J-STD-020 |

#### THERMAL RESISTANCE

 $\theta_{\text{JA}}$  is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages.

**Table3. Thermal Resistance** 

| Package Type | θ <sub>JA</sub> | θις | Unit |  |
|--------------|-----------------|-----|------|--|
| QFN-16       | 47              | 4.5 | °C/W |  |

# **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

DATA SHEET HUSB338A

# PIN CONFIGURATION AND FUNCTION DESCRIPTION



Figure 2. Pin Configuration, View from Top.

Table 4. HUSB338A Pin Function Description

| Pin No. | Pin  | Pin Type | Voltage | Pin Description                                                                       |
|---------|------|----------|---------|---------------------------------------------------------------------------------------|
|         | Name |          | Туре    |                                                                                       |
| 1       | NC   | -        | -       | Not connection.                                                                       |
| 2       | GATE | OD       | HV      | Open drain gate drive output.                                                         |
| 3       | VDD  | Р        | LV      | 1.8 V regulator output for system power.                                              |
| 4       | D+   | DIO      | LV      | USB D+ line.                                                                          |
| 5       | D-   | DIO      | LV      | USB D- line.                                                                          |
| 6       | CC1  | AIO      | HV      | Type-C CC1 line.                                                                      |
| 7       | CC2  | AIO      | HV      | Type-C CC2 line.                                                                      |
| 8       | CS+  | Al       | LV      | Positive input of the current sense amplifier.                                        |
| 9       | CS-  | Al       | LV      | Negative input of the current sense amplifier. Provide a low ohmic connection to GND. |
| 10      | VFB  | Al       | LV      | Voltage loop feedback.                                                                |
| 11      | IFB  | Al       | LV      | Current loop feedback.                                                                |
| 12      | NC   | -        | -       | Not connection.                                                                       |
| 13      | VBUS | Al       | HV      | VBUS sense and discharge sink.                                                        |
| 14      | OPTO | Al       | HV      | OPTO driver.                                                                          |
| 15      | VIN  | Р        | HV      | Supply input voltage. Connect this pin to GND via the recommended ceramic capacitor.  |
| 16      | GND  | Р        | -       | Power ground.                                                                         |

# Legend:

HV=High Voltage Pin (Max 20V)

LV=Low Voltage Pin (Max 6V)

**OD=Open Drain Pin** 

A=Analog Pin

P= Power Pin

D=Digital Pin

I=Input Pin

O=Output Pin

# THEORY OF OPERATION

# **VIN AND VDD PINS**

# VIN Power System

VIN pin is the power supply input, which is derived from the output of the AC-DC or DC-DC converter. Connect a 1µF decoupling MLCC between VIN pin and GND pin, as closer so possible.

## VIN Discharge

The VIN pin is also connected to an internal MOSFET and discharging resistor, which is used as a bleeder to help discharge the output capacitor to vSafe5V upon the detachment of a connected device, or to a lower desired output voltage level upon a UFP request, such as from 12V to 5V.

# VIN Voltage Sense

See the Control Loop Compensation Circuit (VFB, CS+, CS-, IFB, OPTO Pins) section.

# VDD System Supply

An internal liner regulator is used to provide 1.8V system voltage. Connect a 1µF MLCC to VDD pin for decoupling.

# CONTROL LOOP COMPENSATION CIRCUIT (VFB, CS+, CS-, IFB, OPTO PINS)

In the HUSB338A, the constant voltage loop compensation (CV loop) and constant current loop (CC loop) compensation are implemented. The output of the compensator is used to drive the primary side of the opto-coupler and control the AC-DC power loop.

# Constant Voltage Loop Compensation Circuit (CV Loop)

The input of CV loop is connected to VFB pin, which is derived from the internal  $90k\Omega$  and  $10k\Omega$  voltage divider. The voltage divider sense the VIN voltage. Therefore, the VFB voltage is 10% of VIN voltage. The CV loop compensator is implemented by the resistor and capacitor network between OPTO pin and VFB pin.

# Constant Current Loop Compensation Circuit (CC Loop)

In HUSB338A, the CC loop input is derived from a  $5m\Omega$  current sense resistor. The current signal is filtered by an RC network and fed to the CS+ and CS- differential inputs. The CC loop compensator is implemented by the resistor and capacitor network between OPTO pin and IFB pin.

In HUSB338A SSOP-10L package, the CC loop compensator is implemented by the resistor and capacitor network between OPTO pin and CS+ pin.

#### Cable Voltage Drop Compensation (IR Compensation)

The cable voltage drop compensation is implemented in HUSB338A. Once it is enabled, the output voltage increases with 100mV/A according to the load current. For example, for the 5V 3A condition, the actual output voltage is:

5V+3A\*100mV/A=5.3V。

#### CC1 AND CC2 PINS

#### Type-C CC Function

CC1 and CC2 are the Configuration Channel pins used for connection and attachment detection, plug orientation determination and system configuration management across USB Type-C cable. CC1 and CC2 only support DFP mode with 500mA, 1.5A and 3A current advertising. The CC1 and CC2 supports 20V high voltage. This is used for protection when the CC1 or CC2 is shorted to the VBUS pin.

# **BCM** Driver

Through the Type-C detection, one of CC1or CC2 pins will be connect to the internal BMC block to achieve PD communication.

#### **VBUS PIN**

This pin is used to sense VBUS presence, monitor VBUS voltage and discharge VBUS on USB Type-C receptacle side. Connect directly to VBUS at the Type-C Receptacle.

#### vSafe0V Detection

When the HUSB338 enter AttachWait.SRC for t<sub>CCDebounce</sub>, it detects whether the VBUS voltage is within vSafe0V. If yes, HUSB338 pulls low GATE pin and enters Attached.SRC state. If no, it will stay at AttachWait.SRC state.

# **VBUS Discharge**

The VBUS pin is also connected to an internal MOSFET and discharging resistor, which is used as a bleeder to help discharge the output capacitor to vSafe0V upon the detachment of a connected device, or to a lower desired output voltage level upon a UFP request, such as from 12V to 5V.

#### **GATE PIN**

GATE pin is open—drain output allows to drive directly a PMOS load switch. When HUSB338A enters Type-C attached state (Attached.SRC), GATE pin is pulled low. When HUSB338 exits from Type-C attached state, the GATE pin is removed from being pulled low.

# OVER-VOLTAGE PROTECTION (VIN\_OV)

The HUSB338A detects the VIN pin voltage to achieve over-voltage protection function. The threshold to trigger over-voltage protection is 120% of the V<sub>IN\_REF</sub>. When the over-voltage condition occurs, the HUSB338A stops to pull the GATE pin low. When the over-voltage condition is removed, HUSB338A is reset to standby mode and will automatic recover again.

# UNDER-VOLTAGE PROTECTION (VIN\_UV)

The HUSB338A detects the VIN pin voltage to achieve under-voltage protection function. The threshold to trigger under-voltage protection is 80% of the  $V_{\text{IN\_REF}}$ . When the under-voltage condition occurs, the HUSB338A stops to pull the GATE pin low. When the over-voltage condition is removed, HUSB338A is reset to standby mode and will automatic recover again.

# **OVER-TEMPERATURE PROTECTION (OT)**

When the junction temperature rises across 130°C, over-temperature protection takes action and the load switch is turned off. When the junction temperature falls across 80°C, HUSB338A is reset to standby mode and will automatic recover again.

## **OVER-CURRENT PROTECTION (IIN OC)**

When the current sensed by the sense resistor exceeds the threshold of I<sub>IN\_REF</sub>, the over-current protection takes action and the load switch is turned off. When the over-current condition is removed, the HUSB338A is reset to standby mode and will automatic recover again.

#### D+ AND D- PINS

The HUSB338A with SOP-14L package and QFN-16L package supports BC1.2 DCP and QC HVDCP fast charger protocols. The HVDCP hardware diagram is shown in Figure 3. The voltage scaling truth cable is shown is Table 5.



Figure 3. Quick Charge Hardware Implementation

Table 5. HVDCP Voltage Scaling Truth Table

| Porta | Class A HVDCP |                        |
|-------|---------------|------------------------|
| D+    | D-            | Adapter Output Voltage |
| 0.6V  | 0.6V          | 12V                    |
| 3.3 V | 0.6 V         | 9V                     |
| 0.6 V | 3.3 V         | Continuous Mode        |
| 0.6 V | GND           | 5V                     |

# TYPICAL APPLICATIONS CIRCUITS

Figure 4 provides some application circuits where the HUSB338A drives an optocoupler.



Figure 4. HUSB338A Application Circuit

# PACKAGE OUTLINE DEMENSIONS

# **QFN-16L PACKAGE**



| SYMBOL   | MILLIMETER     |          |      |  |  |  |  |
|----------|----------------|----------|------|--|--|--|--|
| STIVIBOL | MIN            | NOM      | MAX  |  |  |  |  |
| Α        | 0.70           | 0.75     | 0.80 |  |  |  |  |
| A1       |                | 0.02     | 0.05 |  |  |  |  |
| b        | 0.25           | 0.30     | 0.35 |  |  |  |  |
| С        | 0.18           | 0.20     | 0.25 |  |  |  |  |
| D        | 3.90           | 4.00     | 4.10 |  |  |  |  |
| D2       | 2.00           | 2.15     | 2.30 |  |  |  |  |
| е        |                | 0.650BSC |      |  |  |  |  |
| Ne       |                | 1.95BSC  |      |  |  |  |  |
| Nd       |                | 1.95BSC  |      |  |  |  |  |
| E        | 3.90           | 4.00     | 4.10 |  |  |  |  |
| E2       | 2.00           | 2.15     | 2.30 |  |  |  |  |
| L        | 0.45           | 0.55     | 0.65 |  |  |  |  |
| h        | 0.30 0.35 0.40 |          |      |  |  |  |  |



Figure 5. QFN-16L Package, 4 mm × 4 mm

# **PACKGE TOP MARKING**



Figure 6. Package Top Marking

# **ORDERING GUIDE**

| Model          | Power | 5V | 9V | 12V  | QC | Constant<br>Current | BC1.2<br>DCP | IR Drop<br>Compensation | Package | Shipping        |
|----------------|-------|----|----|------|----|---------------------|--------------|-------------------------|---------|-----------------|
| HUSB338A_A000B | 18W   | 3A | 2A | 1.5A | Υ  | Υ                   | Υ            | 100mV/A                 | QFN-16L | Tape & Reel, 5k |
| HUSB338A_B000B | 18W   | 3A | 2A | -    | N  | Υ                   | Υ            | 100mV/A                 | QFN-16L | Tape & Reel, 5k |

#### IMPORTANT NOTICE

Hynetek Semiconductor Co., Ltd. and its subsidiaries (Hynetek) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to Hynetek's terms and conditions of sale supplied at the time of order acknowledgment.

Hynetek warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in Hynetek's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent Hynetek deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

Hynetek assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using Hynetek components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

Hynetek does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which Hynetek components or services are used. Information published by Hynetek regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from Hynetek under the patents or other intellectual property of Hynetek.

Reproduction of significant portions of Hynetek information in Hynetek data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Hynetek is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of Hynetek components or services with statements different from or beyond the parameters stated by Hynetek for that component or service voids all express and any implied warranties for the associated Hynetek component or service and is an unfair and deceptive business practice.

Hynetek is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of Hynetek components in its applications, notwithstanding any applications-related information or support that may be provided by Hynetek. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify Hynetek and its representatives against any damages arising out of the use of any Hynetek components in safety-critical applications.

In some cases, Hynetek components may be promoted specifically to facilitate safety-related applications. With such components, Hynetek's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No Hynetek components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those Hynetek components which Hynetek has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of Hynetek components which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

Hynetek has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, Hynetek will not be responsible for any failure to meet ISO/TS16949.

Please refer to below URL for other products and solutions of Hynetek Semiconductor Co., Ltd.

Address: Room 306, Building 4, Shenzhen Software Park, Gaoxin Mid 2nd Road, Nanshan District, Shenzhen, 518057 China.

www.hynetek.com