# 8-Channel Serial to Parallel Converter with High Voltage Push-Pull Outputs #### **Features** - ► HVCMOS® technology - Operating output voltage of 250V - Low power level shifting from 5.0 to 250V - ► Shift register speed 8.0MHz @ V<sub>DD</sub> = 5.0V - ▶ 8 latch data outputs - Output blanking - Programmable POL latch - CMOS compatible inputs #### **Applications** - Piezoelectric transducer driver - Braille driver - Weaving applications - Printer drivers - MEMs - Displays #### **General Description** The HV514 is a low voltage serial to high voltage parallel converter with 8 high voltage push-pull outputs. This device has been designed to drive small capacitve loads such as piezoelectric transducers. It can also be used in any application requiring multiple high voltage outputs, medium current sourcing and sinking capabilities. The device consists of an 8-bit shift register, dual 8-bit latches, and control logic to latch data, and control blanking of the outputs. Data is shifted through the shift register on the rising transition of the clock. A data output buffer is provided for cascading devices. Operation of the shift register is not affected by the $\overline{LE}$ , SEL, or the $\overline{BL}$ inputs. Transfer of data from the shift register to the latch occurs when the $\overline{LE}$ is high. Shift register data is shifted to the 8-bit Data Latch when SEL is high; and shift register data is shifted to the 8-bit Polarity Latch when SEL is low. The data is held in the output latches whenever $\overline{LE}$ is low. The high voltage output state is primarily dependent on the value in the polarity latch. If $\overline{BL}$ is low, the output condition is the result of a 1 being exclusively-NOR'ed with the polarity latch value. If $\overline{BL}$ is high, the output condition is the result of the data latch being exclusively-NOR'ed with the polarity latch. All outputs with have a break-before-make circuitry to reduce cross-over current during output state changes. Note: 1. $\overline{LE}$ , SEL, and $\overline{BL}$ have internal $20k\Omega$ pull-up resistors. ## **Block Diagram** ## **Ordering Information** | | Package Option | |--------|-----------------------------------------------------------------------| | Device | 20-Lead SOW<br>12.80x7.50mm body<br>2.65mm height (max)<br>1.27 pitch | | HV514 | HV514WG-G | -G indicates package is RoHS compliant ('Green') ## **Pin Configuration** ## **Absolute Maximum Ratings** | Parameter | Value | |------------------------------------|--------------------------------| | Supply voltage, V <sub>DD</sub> | -0.5V to 6.0V | | Supply voltage, V <sub>PP</sub> | 275V | | Logic input levels | -0.5V to V <sub>DD</sub> +0.5V | | Ground current | 0.3A | | High voltage supply current | 0.25A | | Continuous total power dissipation | 750mW | | Operating junction temperature | -40°C to +85°C | | Storage temperature range | -65°C to +150°C | Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied. Continuous operation of the device at the absolute rating level may affect device reliability. All voltages are referenced to device ground. #### **Product Marking** YY = Year Sealed WW = Week Sealed L = Lot Number C = Country of Origin = "Green" Packaging \*May be part of top marking \_\_ 20-Lead SOW (WG) # **Typical Operating Conditions** | Sym | Parameter | Min | Тур | Max | Units | Conditions | |-----------------|--------------------------------|----------------------|-----|-----------------|-------|------------| | V <sub>DD</sub> | Logic supply voltage | 4.5 | 5.0 | 5.5 | V | | | V <sub>PP</sub> | High voltage supply | 50 | - | 250 | V | Note 1 | | V <sub>IH</sub> | High-level input voltage | V <sub>DD</sub> -0.9 | - | V <sub>DD</sub> | V | | | V <sub>IL</sub> | Low-level input voltage | 0 | - | 0.9 | V | | | T | Operating junction temperature | -40 | - | +85 | °C | | #### Notes: - 1. Below minimum $V_{_{PP}}$ the output may not switch. - 2. Power-up sequence should be the following: - 1. Connect ground - 2. Apply V<sub>DD</sub> - 3. Set all inputs (Data, CLK, Enable, etc.) to a known state - 4. Apply V<sub>PP</sub> Power-down sequence should be the reverse of the above # **DC Electrical Characteristics** (Over typical operating conditions unless otherwise specified, $T_J$ = 25°C) | Sym | Parameter | | Min | Тур | Max | Units | Conditions | |------------------|----------------------------------|------------------------------------------|-----------------------|-----|------|-------------------|--------------------------------------------------------------| | l <sub>DD</sub> | V <sub>DD</sub> supply current | | - | - | 4.0 | mA | $f_{CLK} = 8.0MHz, \overline{LE} = Low$ | | | Quioscont V supply | Quiescent V <sub>DD</sub> supply current | | ı | 0.1 | mA | All $V_{IN} = V_{DD}$ | | DDQ | Quiescent v <sub>DD</sub> supply | Current | - | ı | 2.0 | IIIA | All V <sub>IN</sub> = 0V | | l <sub>PP</sub> | V <sub>PP</sub> supply current | | - | ı | 100 | μA | V <sub>PP</sub> = 250V, f <sub>OUT</sub> = 300Hz,<br>no load | | l <sub>PPQ</sub> | Quiescent V <sub>PP</sub> supply | current | - | ı | 100 | μΑ | V <sub>PP</sub> = 240V, outputs are static | | I <sub>IH</sub> | High-level logic input | - | ı | 10 | μA | $V_{IH} = V_{DD}$ | | | | | | - | - | -10 | | V <sub>IL</sub> = 0V | | I <sub>IL</sub> | Low-level logic input of | current | - | ı | -350 | μA | V <sub>IL</sub> = 0V<br>for inputs w/pull-up resistors | | l <sub>DPP</sub> | Dynamic I <sub>PP</sub> | | - | - | 0.1 | mA | f <sub>OUT</sub> = 100kHz, no load | | \ \ \/ | High level output | HV <sub>OUT</sub> | 140 | ı | - | V | $V_{PP} = 200V, I_{HVOUT} = -20mA$ | | V <sub>OH</sub> | r ligit level output | Data out | V <sub>DD</sub> -1.0V | ı | - | V | I <sub>DOUT</sub> = -0.1mA | | V | Low level output | HV <sub>OUT</sub> | - | - | 60 | V | $V_{DD} = 4.5V$ , $I_{HVOUT} = 20$ mA | | V <sub>OL</sub> | Low level output | Data out | - | ı | 1.0 | V | I <sub>DOUT</sub> = 0.1mA | # AC Electrical Characteristics (Over typical operating conditions unless otherwise specified, $T_J$ = 25°C) | Sym | Parameter | Min | Тур | Max | Units | Conditions | |-----------------------|--------------------------------------------------|-----|-----|------|-------|------------------------------------------------| | f <sub>CLK</sub> | Clock frequency | 0 | - | 8.0 | MHz | | | f <sub>out</sub> | Output switching frequency (SOA limited) | - | 300 | - | Hz | $C_{L} = 50 nF, V_{PP} = 200 V$ | | t <sub>w</sub> | Clock width high and low | 62 | - | - | ns | | | t <sub>su</sub> | Data setup time before clock rises | 15 | - | - | ns | | | t <sub>H</sub> | Data hold time after clock rises | 30 | - | - | ns | | | t <sub>wle</sub> | Width of latch enable pulse | 80 | - | - | ns | | | t <sub>DLE</sub> | LE delay time after rising edge of clock | 35 | - | - | ns | | | t <sub>SLE</sub> | LE setup time before rising edge of clock | 40 | - | - | ns | | | $t_{OR}, t_{OF}$ | HV <sub>OUT</sub> rise/fall time | - | - | 1000 | μs | C <sub>L</sub> = 100nF, V <sub>PP</sub> = 200V | | t <sub>d ON/OFF</sub> | Delay time for output to start rise/fall | - | - | 500 | ns | | | t <sub>DHL</sub> | Delay time clock to D <sub>OUT</sub> high to low | - | - | 110 | ns | C <sub>L</sub> = 15pF | | t <sub>DLH</sub> | Delay time clock to D <sub>OUT</sub> low to high | | - | 110 | ns | C <sub>L</sub> = 15pF | | $t_{R,} t_{F}$ | All logic inputs | - | - | 5.0 | ns | | ## **Input and Output Equivalent Circuits** #### Notes: There is an internal output resistor for the high voltage output pin for SOA protection. ## **Switching Waveforms** #### Note: $\overline{LE}$ , SEL, and $\overline{BL}$ have internal 20k $\Omega$ pull-up resistors. #### **Function Table** | | | | Inputs | | | Outputs | | | | | | | | |-----------------------|--------|-----|--------|-----|----|----------------------|-------------|-----------------------------|-------------|--|--|--|--| | Function | Data | CLK | LE | SEL | BL | Shift<br>Reg<br>1 28 | Latch | HV Output<br>Action<br>1 28 | Data<br>Out | | | | | | Load S/R | H OR L | - | - | - | - | H or L •• | • •• | • •• | • | | | | | | Transfer S/R to latch | Х | Х | Н | Н | - | H or L •• | To data | • •• | • | | | | | | Invert mode | Х | X | Н | L | - | H or L •• | To polarity | • •• | • | | | | | | Hold latch data | X | X | L | - | - | • •• | • •• | • •• | • | | | | | | Blank output | Х | Х | х | х | L | • •• | • •• | 1 (XNOR)<br>POL | • | | | | | | Active output | х | Х | х | Х | Н | • •• | • •• | Data<br>(XNOR)<br>POL | • | | | | | #### Notes: H = high level, L = low level, X = irrelevant, ↑ = low-to-high transition\_ ## **Blanking Function Table** | BL | Lato<br>Inforn | HV | | | |----|----------------|-----|--------|--| | 52 | Data | POL | Output | | | L | Х | L | L | | | L | X | Н | Н | | | Н | L | L | L | | | Н | Н | L | Н | | | Н | L | Н | L | | | Н | Н | Н | Н | | Note: H = high level, L = low level <sup>• =</sup> dependent on previous stage's state before the last CLK or last $\overline{LE}$ high. # **Functional Block Diagram** Note: $\overline{BL}$ , $\overline{LE}$ , and SEL have internal $20k\Omega$ pull-up resistors. #### Pin Description | PIII De | scription | | |---------|---------------------|---------------------------------------------------------------------------------| | Pin # | Function | Description | | 1 | CLK | Clock pin, shift registers shifts data on rising edge of input clock. | | 2 | ĪĒ | Latch enable bar input logic. | | 3 | DIN | Data input. | | 4 | LGND | Low voltage ground. | | 5 | LIVOND | Llieb veltere graved | | 6 | HVGND | High voltage ground. | | 7 | HV <sub>out</sub> 1 | High voltage push-pull output. | | 8 | HV <sub>OUT</sub> 2 | High voltage push-pull output. | | 9 | HV <sub>out</sub> 3 | High voltage push-pull output. | | 10 | HV <sub>out</sub> 4 | High voltage push-pull output. | | 11 | HV <sub>out</sub> 5 | High voltage push-pull output. | | 12 | HV <sub>OUT</sub> 6 | High voltage push-pull output. | | 13 | $HV_{OUT}7$ | High voltage push-pull output. | | 14 | HV <sub>OUT</sub> 8 | High voltage push-pull output. | | 15 | VPP | High voltage power supply pin. | | 16 | VFF | night voltage power supply pin. | | 17 | VDD | Logic supply voltage. | | 18 | DOUT | Data output. | | 19 | BL | Blanking pin, logic input LOW sets all HV <sub>OUTS</sub> low. See truth table. | | 20 | SEL | Data select. | # 20-Lead SOW (Wide Body) Package Outline (WG) 12.80x7.50mm body, 2.65mm height (max), 1.27mm pitch #### Note: 1. This chamfer feature is optional. If it is not present, then a Pin 1 identifier must be located in the index area indicated. The Pin 1 Identifier can be: a molded mark/identifier; an embedded metal marker; or a printed indicator. | Symbo | ol | Α | A1 | A2 | b | D | E | E1 | е | h | L | L1 | L2 | θ | θ1 | |----------------|-----|-------|------|-------|------|--------|--------|-------|-------------|------|------|-------------|-------------|------------|-----| | | MIN | 2.15* | 0.10 | 2.05 | 0.31 | 12.60* | 9.97* | 7.40* | | 0.25 | 0.40 | | | <b>0</b> ° | 5° | | Dimension (mm) | NOM | - | - | - | - | 12.80 | 10.30 | 7.50 | 1.27<br>BSC | - | - | 1.40<br>REF | 0.25<br>BSC | - | - | | (111111) | MAX | 2.65 | 0.30 | 2.55* | 0.51 | 13.00* | 10.63* | 7.60* | | 0.75 | 1.27 | | | <b>8</b> º | 15° | JEDEC Registration MS-013, Variation AC, Issue E, Sep. 2005. Drawings are not to scale. Supertex Doc. #: DSPD-20SOWWG, Version C090408. (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to <a href="http://www.supertex.com/packaging.html">http://www.supertex.com/packaging.html</a>.) Supertex inc. does not recommend the use of its products in life support applications, and will not knowingly sell them for use in such applications unless it receives an adequate "product liability indemnification insurance agreement." Supertex inc. does not assume responsibility for use of devices described, and limits its liability to the replacement of the devices determined defective due to workmanship. No responsibility is assumed for possible omissions and inaccuracies. Circuitry and specifications are subject to change without notice. For the latest product specifications refer to the Supertex inc. website: http://www.supertex.com. ©2008 **Supertex inc.** All rights reserved. Unauthorized use or reproduction is prohibited <sup>\*</sup> This dimension is not specified in the original JEDEC drawing. The value listed is for reference only.