# 34-Channel Symmetric Row Driver #### **Features** - ► HVCMOS® technology - Symmetric row drive (reduces latent imaging in ACTFEL displays) - ► Output voltage up to +230V - ▶ Low power level shifting - ► Source/sink current minimum 70mA - ► Shift register speed 4.0MHz - ► Pin-programmable shift direction # **General Description** The HV7022C is a low-voltage serial to high-voltage parallel converter with push-pull outputs. It is especially suited for use as a symmetric row driver in AC thin-film electroluminescent (ACTFEL) displays. The HV7022C offers 34 output lines, a direction (DIR) pin to give CW or CCW shift register loading, output enable (OE), and polarity (POL) control. After data is entered (on the falling edge of CLK), a logic high will cause the output to swing to VPP if POL is high, or to GND if POL is low. ## **Functional Block Diagram** ## **Ordering Information** | Part Number | Package | Packing | |-------------------|---------------------|----------| | HV7022DJ-C* | 44-Lead Quad Cerpac | 96/Tray | | HV7022DJ-C* M919 | 44-Lead Quad Cerpac | 500/Reel | | HV5622PJ-C-G | 44-Lead PLCC | 27/Tube | | HV5622PJ-C-G M903 | 44-Lead PLCC | 500/Reel | <sup>-</sup>G denotes a lead (Pb)-free / RoHS compliant package ## **Absolute Maximum Ratings** | Parameter | Value | |-----------------------------------------------------------------|-----------------------------------| | Supply voltage, V <sub>DD</sub> | -0.3V to +15V | | Supply voltage, V <sub>PP</sub> | -0.3V to +250V | | Logic input levels | -0.3V to V <sub>DD</sub> +0.3V | | Ground current <sup>1</sup> | 1.5A | | Continuous total power dissipation <sup>2</sup> Plastic Ceramic | 1200mW<br>1500mW | | Operating temperature range Plastic Ceramic | -40°C to +85°C<br>-55°C to +125°C | | Storage temperature range | -65°C to +150°C | Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied. Continuous operation of the device at the absolute rating level may affect device reliability. All voltages are referenced to device ground. - Duty cycle is limited by the total power dissipated in the package. 1. - For operation above 25°C ambient derate linearly to maximum operating temperature at 25mW/°C for plastic and at 15mW/°C for ceramic. # **Typical Thermal Resistance** | Package | $oldsymbol{ heta}_{ja}$ | |---------------------|-------------------------| | 44-Lead Quad Cerpac | | | 44-Lead PLCC | 37°C/W | ## **Pin Configuration** (top view) (top view) # **Product Marking** YY = Year Sealed WW = Week Sealed L = Lot Number Bottom Marking C = Country of Origin\* A = Assembler ID\* \*May be part of top marking Package may or may not include the following marks: Si or ### 44-Lead Quad Cerpac YY = Year Sealed WW = Week Sealed L = Lot Number A = Assembler ID C = Country of Origin\* = "Green" Packaging \*May be part of top marking Package may or may not include the following marks: Si or Hi-Rel process flow available. **Recommended Operating Conditions** | Sym | Parameter | | Min | Max | Units | |------------------|-------------------------------------|------------------------|------|------|-------| | $V_{_{ m DD}}$ | Logic supply voltage | | 10.8 | 13.2 | V | | V <sub>PP</sub> | High voltage supply | | - | 230 | V | | \/ | High lovel input veltage | V <sub>DD</sub> = 10.8 | 8.1 | - | V | | V <sub>IH</sub> | High-level input voltage | V <sub>DD</sub> = 13.2 | 9.9 | - | V | | \/ | Low lovel input veltage | V <sub>DD</sub> = 10.8 | - | 2.7 | V | | V <sub>IL</sub> | Low-level input voltage | V <sub>DD</sub> = 13.2 | - | 3.3 | V | | f <sub>CLK</sub> | Clock frequency | | - | 4.0 | MHz | | т | | Plastic | -40 | +85 | 00 | | T <sub>A</sub> | Operating free-air temperature | Ceramic | -55 | +125 | °C | | I <sub>OD</sub> | Allowable pulsed current through or | utput diode | - | ±300 | mA | Power-up sequence should be the following: - 1. Connect ground. - Apply $V_{\rm DD}$ . Set all inputs (Data, CLK, Enable, etc.) to a known state. (The $V_{PP}$ should not drop below $V_{DD}$ or float during operation.) Power-down sequence should be the reverse of the above. # **DC Electrical Characteristics** (over recommended operating conditions of $V_{DD}$ = 12V, $V_{PP}$ = 230V, and $T_A$ = 25°C unless noted) | Sym | Parameter | | Min | Max | Units | Conditions | |------------------|------------------------------------------|----------|-----|------|-------|------------------------------------| | I <sub>DD</sub> | V <sub>DD</sub> supply current | | - | 10 | mA | $f_{CLK} = 4.0MHz, V_{DD} = 13.2V$ | | | | | - | 4.0 | mA | One output high <sup>1</sup> | | l <sub>PP</sub> | V <sub>PP</sub> supply current | | - | 100 | | All outputs low or High-Z | | PP | PP 113 | | - | 750 | μA | All outputs low or High-Z (125°C) | | I <sub>DDQ</sub> | Quiescent V <sub>DD</sub> supply current | | - | 100 | μA | All $V_{IN}$ = GND or $V_{DD}$ | | V | High-level output | $HV_OUT$ | 195 | - | V | I <sub>o</sub> = -70mA | | V <sub>OH</sub> | nign-level output | DATA OUT | 11 | - | V | I <sub>O</sub> = -500μA | | \/ | Low lovel output | $HV_OUT$ | - | 30 | V | I <sub>o</sub> = +70mA | | V <sub>OL</sub> | Low-level output DATA OUT | | | 1.0 | V | I <sub>O</sub> = +500μA | | I <sub>IH</sub> | High-level logic input current | | - | 1.0 | μA | V <sub>IH</sub> = 12V | | I | Low-level logic input current | | - | -1.0 | μA | V <sub>IL</sub> = 0V | #### Note: The total number of ON outputs times the duty cycle must not exceed the allowable package power dissipation. 1. # AC Electrical Characteristics ( $V_{DD}$ = 12V and $T_A$ = 25°C) | Sym | Parameter | Min | Max | Units | Conditions | |-------------------|------------------------------------------------------------------------------|-----|------|-------|-------------------------------------------------------------| | f <sub>CLK</sub> | Clock frequency | - | 4.0 | MHz | | | $t_{WH}, t_{WL}$ | Pulse duration clock width high or low | 125 | - | ns | | | t <sub>sud</sub> | Data set-up time before falling clock | 100 | - | ns | | | t <sub>HD</sub> | Data hold time after falling clock | 100 | - | ns | | | t <sub>suc</sub> | Setup time clock low before $V_{PP} \uparrow$ or $GND \downarrow$ | 300 | - | ns | | | t <sub>sue</sub> | Setup time enable high before $V_{PP}^{\uparrow}$ or $GND_{\downarrow}$ | 300 | - | ns | | | t <sub>sup</sub> | Setup time polarity high or low before $V_{pp} \uparrow$ or $GND \downarrow$ | 300 | - | ns | | | t <sub>HC</sub> | Hold time clock high after $V_{_{PP}}\!\!\uparrow$ or $GND\!\!\downarrow$ | 500 | - | ns | | | t <sub>HE</sub> | Hold time enable high after $V_{PP} \uparrow$ or $GND \downarrow$ | 300 | - | ns | | | t <sub>HP</sub> | Hold time polarity high or low after $V_{PP} \uparrow$ or $GND \downarrow$ | 300 | - | ns | | | t <sub>DHL</sub> | Delay time high to low-level output from clock | - | 150 | ns | C <sub>L</sub> = 10pF | | t <sub>DLH</sub> | Delay time low to high-level output from clock | - | 200 | ns | C <sub>L</sub> = 10pF | | t <sub>THL</sub> | Transition time high to low-level serial output | - | 200 | ns | C <sub>L</sub> = 15pF | | t <sub>TLH</sub> | Transition time low to high-level serial output | - | 100 | ns | C <sub>L</sub> = 15pF | | t <sub>onh</sub> | High-level turn-on time HV <sub>OUT</sub> from enable | - | 500 | ns | $V_{OH} = 195V, R_{L} = 2.0k\Omega$ to 95V | | t <sub>onl</sub> | Low-level turn-on time HV <sub>OUT</sub> from enable | - | 500 | ns | $V_{OH} = 130V, R_{L} = 2.0k\Omega$ to 30V | | t <sub>OFFH</sub> | High-level turn-off time HV <sub>OUT</sub> from enable | - | 1000 | ns | $V_{OH} = 195V, R_{L} = 2.0k\Omega$ to 95V | | t <sub>OFFL</sub> | Low-level turn-off time HV <sub>OUT</sub> from enable | - | 500 | ns | $V_{OH} = 130V, R_{L} = 2.0k\Omega$ to 30V | | SR | Slew rate, V <sub>PP</sub> or GND | _ | 45 | V/µs | One active output driving 4.7nF load to $V_{\rm pp}$ or GND | # **Function Table** | I/O Polations | | | Inputs | | | Outputs | | | | |----------------------|----------|-----|--------|-----|----|---------------------------|-------------------|-----------------|--| | I/O Relations | CLK | DIR | DATA | POL | OE | Shift Reg | HV <sub>out</sub> | DATA OUT | | | O/P HIGH | Х | Х | Н | Н | Н | * | Н | * | | | O/P OFF | Х | Х | L | Н | Н | * | HIGH-Z | * | | | O/P LOW | Х | Х | Н | L | Н | * | L | * | | | O/P OFF | Х | Х | L | L | Н | * | HIGH-Z | * | | | O/P OFF | Х | Х | Х | Х | L | * | All O/P HIGH-Z | * | | | | <b>↓</b> | L | Х | Х | Х | $Q_n \rightarrow Q_{n+1}$ | * | Q <sub>34</sub> | | | Load S/R,<br>set DIR | <b>\</b> | Н | Х | Х | Х | $Q_n \rightarrow Q_{n-1}$ | * | Q <sub>1</sub> | | | 3Ct Dilt | No ↓ | Х | Х | Х | Х | * | No Change | No Change | | $H = logic \ high \ level, \ L = logic \ low \ level, \ X = irrelevant, \ \downarrow = high-to-low \ transition$ Q1 = $HV_{out}$ 1, Qn = $HV_{out}$ n, etc. \* = dependent on previous state and whether an O/P or S/R command occurred. # **HV<sub>OUT</sub> Characteristics** ### **Output N-Channel Characteristics through FET** ### **Output P-Channel Characteristics through FET** # **Input and Output Equivalent Circuits** -**О НV**<sub>оит</sub> # **Switching Waveforms** ## **Pin Description** | riii Descrip | uon | |--------------|-------------------------| | Pin # | Function | | 1 | HV <sub>оυт</sub> 18/17 | | 2 | HV <sub>OUT</sub> 17/18 | | 3 | HV <sub>out</sub> 16/19 | | 4 | HV <sub>OUT</sub> 15/20 | | 5 | HV <sub>OUT</sub> 14/21 | | 6 | HV <sub>OUT</sub> 13/22 | | 7 | HV <sub>OUT</sub> 12/23 | | 8 | HV <sub>OUT</sub> 11/24 | | 9 | HV <sub>OUT</sub> 10/25 | | 10 | HV <sub>out</sub> 9/26 | | 11 | HV <sub>out</sub> 8/27 | | 12 | HV <sub>ουτ</sub> 7/28 | | 13 | HV <sub>out</sub> 6/29 | | 14 | HV <sub>out</sub> 5/30 | | 15 | HV <sub>оυт</sub> 4/31 | | 16 | HV <sub>оυт</sub> 3/32 | | 17 | HV <sub>оυт</sub> 2/33 | | 18 | HV <sub>out</sub> 1/34 | | 19 | DATA OUT | | 20 | OE | | 21 | CLK | | 22 | GND | | Pin # | Function | |-------|-------------------------| | 23 | DIR | | 24 | VDD | | 25 | POL | | 26 | DATA INPUT | | 27 | VPP | | 28 | NC | | 29 | HV <sub>ουτ</sub> 34/1 | | 30 | HV <sub>OUT</sub> 33/2 | | 31 | HV <sub>OUT</sub> 32/3 | | 32 | HV <sub>оυт</sub> 31/4 | | 33 | HV <sub>оυт</sub> 30/5 | | 34 | HV <sub>оυт</sub> 29/6 | | 35 | HV <sub>оυт</sub> 28/7 | | 36 | HV <sub>OUT</sub> 27/8 | | 37 | HV <sub>OUT</sub> 26/9 | | 38 | HV <sub>оит</sub> 25/10 | | 39 | HV <sub>OUT</sub> 24/11 | | 40 | HV <sub>оит</sub> 23/12 | | 41 | HV <sub>оит</sub> 22/13 | | 42 | HV <sub>оит</sub> 21/14 | | 43 | HV <sub>оит</sub> 20/15 | | 44 | HV <sub>ouт</sub> 19/16 | #### Note: Pin designation for DIR H/L Example: For DIR = H, pin 1 is HV<sub>ουτ</sub>18 For DIR = L, pin 1 is HV<sub>ουτ</sub>17 # 44-Lead Quad Cerpac Package Outline (DJ) .650x.650in body, .190in height (max), .050in pitch #### Note: 1. A Pin 1 identifier must be located in the index area indicated. The Pin 1 identifier can be: a molded mark/identifier; an embedded metal marker; or a printed indicator. | Symb | ol | Α | A1 | A2 | b | b1 | D | D1 | E | E1 | е | |--------------------|-----|------|------|-------------|------|------|------|------|------|------|-------------| | Dimension (inches) | MIN | .155 | .090 | 000 | .017 | .026 | .685 | .630 | .685 | .630 | 050 | | | NOM | .172 | .100 | .060<br>REF | .019 | .029 | .690 | .650 | .690 | .650 | .050<br>BSC | | | MAX | .190 | .120 | IXLI | .021 | .032 | .695 | .665 | .695 | .665 | ВОС | JEDEC Registration MO-087, Variation AB, Issue B, August, 1991. Drawings not to scale. Supertex Doc. #: DSPD-44CERPACDJ, Version D090808. # 44-Lead PLCC Package Outline (PJ) .653x.653in body, .180in height (max), .050in pitch #### Notes: - A Pin 1 identifier must be located in the index area indicated. The Pin 1 identifier can be: a molded mark/identifier; an embedded metal marker; or a printed indicator. - Actual shape of this feature may vary. | Symb | ol | Α | <b>A</b> 1 | A2 | b | b1 | D | D1 | E | E1 | е | R | |--------------------|-----|------|------------|------|------|-------------------|------|------|------|------|-------------|------| | | MIN | .165 | .090 | .062 | .013 | .026 | .685 | .650 | .685 | .650 | | .025 | | Dimension (inches) | NOM | .172 | .105 | - | - | - | .690 | .653 | .690 | .653 | .050<br>BSC | .035 | | (inches) | MAX | .180 | .120 | .083 | .021 | .036 <sup>†</sup> | .695 | .656 | .695 | .656 | | .045 | JEDEC Registration MS-018, Variation AC, Issue A, June, 1993. † This dimension differs from the JEDEC drawing. Drawings not to scale. Supertex Doc. #: DSPD-44PLCCPJ, Version F031111. (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to http://www.supertex.com/packaging.html.) **Supertex inc.** does not recommend the use of its products in life support applications, and will not knowingly sell them for use in such applications unless it receives an adequate "product liability indemnification insurance agreement." **Supertex inc.** does not assume responsibility for use of devices described, and limits its liability to the replacement of the devices determined defective due to workmanship. No responsibility is assumed for possible omissions and inaccuracies. Circuitry and specifications are subject to change without notice. For the latest product specifications refer to the **Supertex inc.** (website: http://www.supertex.com) ©2013 **Supertex Inc.** All rights reserved. Unauthorized use or reproduction is prohibited.