#### MULTIPLIER AND ZERO DELAY BUFFER #### **ICS570** ## **Description** The ICS570 is a high-performance Zero Delay Buffer (ZDB) which integrates IDT's proprietary analog/digital Phase Locked Loop (PLL) techniques. The A version is recommended for 5 V designs and the B version for 3.3 V designs. The chip is part of IDT's ClockBlocks<sup>TM</sup> family, and was designed as a performance upgrade to meet today's higher speed and lower voltage requirements. The zero delay feature means that the rising edge of the input clock aligns with the rising edges of both output clocks, giving the appearance of no delay through the device. There are two outputs on the chip, one being a low-skew divide by two of the other output. The device incorporates an all-chip power down/tri-state mode that stops the internal PLL and puts both outputs into a high impedance state. The ICS570 is ideal for synchronizing outputs in a large variety of systems, from personal computers to data communications to graphics/video. By allowing off-chip feedback paths, the device can eliminate the delay through other devices. The ICS570 A and B versions were designed to improve input to output jitter from the original ICS570M version, and are recommended for all new designs. #### **Features** - 8-pin SOIC package - Available in Pb (lead) free package - Pin-for-pin replacement and upgrade to ICS570M - Functional equivalent to AV9170 (not a pin-for-pin replacement) - Low input to output skew of 300 ps max (>60 MHz outputs) - Ability to choose between 14 different multipliers from 0.5x to 32x - Output clock frequency up to 170 MHz at 3.3 V - · Can recover degraded input clock duty cycle - Output clock duty cycle of 45/55 - Power Down and Tri-State Mode - Passes spread spectrum clock modulation - Full CMOS clock swings with 25 mA drive capability at TTL levels - Advanced, low power CMOS process - ICS570B has an operating voltage of 3.3 V (±5%) - ICS570A has an operating voltage of 5.0 V (±5%) - Industrial temperature version available # **Block Diagram** External feedback can come from CLK or CLK/2 (see table on page 2) # **Pin Assignment** # **Clock Multiplier Decoding Table** (Multiplies Input clock by amount shown) | <b>S</b> 1 | S0 | FBIN from CLK | | FBIN from<br>CLK/2 | | ICS570B (3.3 V) | ICS570A (5.0 V) | |------------|----|---------------|--------------------------|--------------------|-------|---------------------------------|---------------------------------| | | | CLK | CLK CLK/2 CLK CLK/2 | | CLK/2 | ICLK Input Range FB from CLK/2* | ICLK Input Range FB from CLK/2* | | #1 | #6 | pin #7 | pin #8 | #8 pin #7 pin #8 | | | | | 0 | 0 | Pow | Power Down and Tri-State | | State | - | - | | 0 | М | х3 | x1.5 | x6 | х3 | 3.75 to 28 | 2.5 to 25 | | 0 | 1 | x4 | x2 | x8 | x4 | 2.75 to 19 | 2.5 to 19 | | М | 0 | x8 | x4 | x16 | x8 | 2.5 to 9.5 | 2.5 to 9.5 | | М | М | x6 | х3 | x12 | x6 | 2.5 to 12.5 | 2.5 to 12.5 | | М | 1 | x10 | х5 | x20 | x10 | 2.5 to 7.5 | 2.5 to 7.5 | | 1 | 0 | x1 | /2 | x2 | x1 | 11 to 85 | 5 to 75 | | 1 | М | x16 | x8 | x32 | x16 | 1.5 to 5 | 1.5 to 5 | | 1 | 1 | x2 | x1 | x4 | x2 | 5.5 to 37.5 | 2.5 to 37.5 | <sup>0 =</sup> connect directly to ground M = leave unconnected (self-biases to VDD/2) <sup>1 =</sup> connect directly to VDD <sup>\*</sup>Input range with CLK feedback is double that for CLK/2 # **Pin Descriptions** | Pin | Pin | Pin | Pin Description | |--------|-------|--------|-----------------------------------------------------------------------| | Number | Name | Type | | | 1 | S1 | Input | Select 1 for output clock. Connect to GND, VDD, or float per decoding | | 2 | VDD | Power | Connect to +3.3 V (ICS570B). Connect to +5.0 V (ICS570A). | | 3 | GND | Power | Connect to ground. | | 4 | ICLK | Input | Reference clock input. | | 5 | FBIN | Input | Feedback clock input. | | 6 | S0 | Input | Select 0 for output clock. Connect to GND, VDD, or float per decoding | | 7 | CLK | Output | Clock output per table above. | | 8 | CLK/2 | Output | Clock output per table above. Low skew divide by two of pin 7 clock. | ## **External Components** The ICS570 requires a $0.01\mu F$ decoupling capacitor to be connected between VDD and GND. It must be connected close to the part to minimize lead inductance. No external power supply filtering is required for this device. A $33\Omega$ series terminating resistor can be used next to each output pin. ### **Recommended Circuit** Using CLK as the feedback will always result in synchronized rising edges between ICLK and CLK. However, the CLK/2 could be a falling edge compared with ICLK. IDT recommends using CLK/2 feedback whenever possible. This will synchronize the rising edges of all three clocks. ## **Clock Period Jitter Tables (ICS570A)** All jitter values are considered typical measured at $25^{\circ}$ C with $27\Omega$ termination resistor and 15 pF loads on both CLK and CLK/2. The feedback is from CLK/2 to FBIN. Note that if an output is unused, it should be left unconnected to improve output jitter on the active output clocks. ### Absolute and One Sigma Jitter (ps) | | | | CLK = 50M | | | CLK/2 = 25M | | | | |---|---|--------|------------|--------|---------|-------------|--------|---------|--| | S | S | CLKIN | Multiplier | P to P | 1 sigma | Multiplier | P to P | 1 sigma | | | 0 | М | 8.333 | 6x | ±115 | 80 | 3x | ±65 | 20 | | | 0 | 1 | 6.25 | 8x | ±115 | 80 | 4x | ±60 | 20 | | | М | 0 | 3.125 | 16x | ±120 | 80 | 8x | ±55 | 20 | | | М | М | 4.167 | 12x | ±120 | 90 | 6x | ±60 | 20 | | | М | 1 | 2.5 | 20x | ±120 | 80 | 10x | ±60 | 20 | | | 1 | 0 | 25 | 2x | ±120 | 70 | 1x | ±55 | 20 | | | 1 | М | 1.5625 | 32x | ±120 | 80 | 16x | ±50 | 20 | | | 1 | 1 | 12.5 | 4x | ±120 | 80 | 2x | ±55 | 20 | | #### Absolute and One Sigma Jitter (ps) | | | | CLK = 100M | | | CLK/2 = 50M | | | | |---|---|--------|------------|--------|---------|-------------|--------|---------|--| | S | S | CLKIN | Multiplier | P to P | 1 sigma | Multiplier | P to P | 1 sigma | | | 0 | М | 16.667 | 6x | ±135 | 100 | 3x | ±55 | 20 | | | 0 | 1 | 12.5 | 8x | ±140 | 100 | 4x | ±50 | 20 | | | М | 0 | 6.25 | 16x | ±140 | 110 | 8x | ±55 | 20 | | | М | М | 8.333 | 12x | ±140 | 110 | 6x | ±55 | 20 | | | М | 1 | 5 | 20x | ±135 | 100 | 10x | ±50 | 20 | | | 1 | 0 | 50 | 2x | ±120 | 90 | 1x | ±50 | 20 | | | 1 | М | 3.125 | 32x | ±135 | 100 | 16x | ±55 | 20 | | | 1 | 1 | 25 | 4x | ±130 | 90 | 2x | ±65 | 20 | | #### Absolute and One Sigma Jitter (ps) | | | | <b>CLK = 150M</b> | | | CLK/2 = 75M | | | | |---|---|--------|-------------------|--------|---------|-------------|--------|---------|--| | S | S | CLKIN | Multiplier | P to P | 1 sigma | Multiplier | P to P | 1 sigma | | | 0 | М | 25 | 6x | ±160 | 120 | 3x | ±55 | 20 | | | 0 | 1 | 18.375 | 8x | ±165 | 120 | 4x | ±55 | 20 | | | М | 0 | 9.375 | 16x | ±170 | 120 | 8x | ±50 | 20 | | | М | М | 12.5 | 12x | ±160 | 120 | 6x | ±55 | 20 | | | М | 1 | 7.5 | 20x | ±160 | 120 | 10x | ±55 | 20 | | | 1 | 0 | 75 | 2x | ±155 | 110 | 1x | ±55 | 20 | |---|---|--------|-----|------|-----|-----|-----|----| | 1 | М | 4.6875 | 32x | ±165 | 120 | 16x | ±55 | 20 | | 1 | 1 | 37.5 | 4x | ±160 | 110 | 2x | ±50 | 20 | ## **Clock Period Jitter Tables (ICS570B)** All jitter values are considered typical measured at $25^{\circ}$ C with $27\Omega$ termination resistor and 15 pF loads on both CLK and CLK/2. The feedback is from CLK/2 to FBIN. Note that if an output is unused, it should be left unconnected to improve output jitter on the active output clocks. ### **Absolute and One Sigma Jitter (ps)** | | | | CLK = 50M | | | CLK/2 = 25M | | | | |---|---|--------|------------|--------|---------|-------------|--------|---------|--| | S | S | CLKIN | Multiplier | P to P | 1 sigma | Multiplier | P to P | 1 sigma | | | 0 | М | 8.333 | 6x | ±110 | 80 | 3x | ±55 | 20 | | | 0 | 1 | 6.25 | 8x | ±125 | 90 | 4x | ±50 | 20 | | | М | 0 | 3.125 | 16x | ±130 | 90 | 8x | ±55 | 20 | | | М | М | 4.167 | 12x | ±120 | 90 | 6x | ±55 | 20 | | | М | 1 | 2.5 | 20x | ±115 | 90 | 10x | ±55 | 20 | | | 1 | 0 | 25 | 2x | ±130 | 50 | 1x | ±55 | 20 | | | 1 | М | 1.5625 | 32x | ±120 | 90 | 16x | ±55 | 20 | | | 1 | 1 | 12.5 | 4x | ±120 | 60 | 2x | ±55 | 20 | | ### **Absolute and One Sigma Jitter (ps)** | | | | CLK = 100M | | | CLK/2 = 50M | | | | |---|---|--------|------------|--------|---------|-------------|--------|---------|--| | S | S | CLKIN | Multiplier | P to P | 1 sigma | Multiplier | P to P | 1 sigma | | | 0 | М | 16.667 | 6x | ±100 | 70 | 3x | ±45 | 20 | | | 0 | 1 | 12.5 | 8x | ±100 | 70 | 4x | ±45 | 20 | | | М | 0 | 6.25 | 16x | ±110 | 80 | 8x | ±45 | 20 | | | М | М | 8.333 | 12x | ±100 | 70 | 6x | ±45 | 20 | | | М | 1 | 5 | 20x | ±105 | 70 | 10x | ±40 | 20 | | | 1 | 0 | 50 | 2x | ±90 | 60 | 1x | ±40 | 20 | | | 1 | М | 3.125 | 32x | ±95 | 70 | 16x | ±45 | 20 | | | 1 | 1 | 25 | 4x | ±105 | 70 | 2x | ±60 | 20 | | ### Absolute and One Sigma Jitter (ps) | | | | CLK = 150M | | | CLK/2 = 75M | | | | |---|---|--------|------------|--------|---------|-------------|--------|---------|--| | S | S | CLKIN | Multiplier | P to P | 1 sigma | Multiplier | P to P | 1 sigma | | | 0 | М | 25 | 6x | ±115 | 70 | 3x | ±50 | 20 | | | 0 | 1 | 18.375 | 8x | ±120 | 80 | 4x | ±50 | 20 | | | М | 0 | 9.375 | 16x | ±130 | 90 | 8x | ±50 | 20 | | | М | М | 12.5 | 12x | ±130 | 90 | 6x | ±45 | 20 | | | М | 1 | 7.5 | 20x | ±130 | 90 | 10x | ±45 | 20 | |---|---|--------|-----|------|----|-----|-----|----| | 1 | 0 | 75 | 2x | ±115 | 90 | 1x | ±45 | 20 | | 1 | М | 4.6875 | 32x | ±130 | 90 | 16x | ±50 | 20 | | 1 | 1 | 37.5 | 4x | ±110 | 70 | 2x | ±60 | 20 | ## **Absolute Maximum Ratings** Stresses above the ratings listed below can cause permanent damage to the ICS570. These ratings, which are standard values for IDT commercially rated parts, are stress ratings only. Functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods can affect product reliability. Electrical parameters are guaranteed only over the recommended operating temperature range. | Item | Rating | |---------------------------------------------------|---------------------| | Supply Voltage, VDD | 7 V | | All Inputs and Outputs | -0.5 V to VDD+0.5 V | | Ambient Operating Temperature, Commercial version | 0 to +70° C | | Ambient Operating Temperature, Industrial version | -40 to +85° C | | Storage Temperature | -65 to +150° C | | Junction Temperature | 125° C | | Soldering Temperature | 260° C | ## **Recommended Operation Conditions** | Parameter | Min. | Тур. | Max. | Units | |---------------------------------------------------|-------|------|-------|-------| | Ambient Operating Temperature, Commercial version | 0 | | 70 | °C | | Ambient Operating Temperature, Industrial version | -40 | | +85 | °C | | Power Supply Voltage (measured in respect to GND) | +3.15 | +3.3 | +3.45 | V | ## **DC Electrical Characteristics** Unless stated otherwise, **VDD = 3.3 V ±5%**, Ambient Temperature -40 to +85° C | Parameter | Symbol | Conditions | Min. | Тур. | Max. | Units | |---------------------------------|-----------------|-----------------------------------------------------------|---------|-------|------|-------| | Operating Voltage | VDD | ICS570B,<br>ICS570M | 3.15 | | 3.45 | V | | | | ICS570A,<br>ICS570M | 4.75 | | 5.25 | | | Operating Current | IDD | ICS570B,<br>ICS570M<br>VDD=3.3 V, 50M<br>input, S1:0 = 11 | | 16 | | mA | | | | ICS570A,<br>ICS570M<br>VDD=5.0 V, 50M<br>input, S1:0 = 11 | | 25 | | mA | | Input High Voltage | $V_{IH}$ | ICLK, FBIN | 2 | | | V | | Input Low Voltage | $V_{IL}$ | ICLK, FBIN | | | 8.0 | V | | Input High Voltage | V <sub>IH</sub> | S0, S1 | VDD-0.5 | | | V | | Input Low Voltage (mid-level) | V <sub>IM</sub> | S0, S1 | | VDD/2 | | V | | Input Low Voltage | V <sub>IL</sub> | S0, S1 | | | 0.5 | V | | Output High Voltage (CMOS High) | V <sub>OH</sub> | I <sub>OH</sub> = -4 mA | VDD-0.4 | | | V | | Output High Voltage | V <sub>OH</sub> | I <sub>OH</sub> = -12 mA | 2.4 | | | V | | Output Low Voltage | V <sub>OL</sub> | I <sub>OL</sub> = 12mA | | | 0.4 | V | | Short Circuit Current | Ios | Each output | | ±100 | | mA | | Input Capacitance | C <sub>IN</sub> | S0, S1 | | 5 | | pF | ### **AC Electrical Characteristics** Unless stated otherwise, **VDD = 3.3 V ±5%**, Ambient Temperature -40 to +85° C | Parameter | Symbol | Conditions | Min. | Тур. | Max. | Units | |------------------------------|--------|------------------------------------|---------------------|---------|------|-------| | Input Frequency, ICLK | | FBIN from CLK/2 | See table on page 2 | | | 2 | | Output Clock Frequency | | CLK | 10 | | 170 | MHz | | Output to Output Skew | | ICS570B, ICS570M | | 100 | 175 | ps | | Output to Output Skew | | VDD=5 V, ICS570A | | 100 | 200 | ps | | Input to Output Jitter | | 40 - 150 MHz | | 100-250 | | ps | | | | ICS570M | | 600 | | ps | | Input Skew, ICS570B, ICS570M | | ICLK to FBIN,<br>CLK>30MHz, Note 1 | -300 | | 300 | ps | | | | ICLK to FBIN,<br>CLK<10MHz, Note 1 | -600 | | 600 | ps | | Input Skew, ICS570A | | ICLK to FBIN<br>CLK>30MHz, Note 1 | -1 | | 1 | ns | | | | ICLK to FBIN,<br>CLK<10MHz, Note 1 | -1.5 | | 1.5 | ns | | Output Clock Rise Time | | 0.8 to 2.0V, Note 2 | | 0.75 | | ns | | Output Clock Fall Time | | 2.0 to 0.8V, Note 2 | | 0.75 | | ns | | Output Clock Duty Cycle | | at VDD/2 | 45 | 49 - 51 | 55 | % | Note 1: Assumes clocks with same rise time, measured from rising edges at VDD/2 ### **Thermal Characteristics** | Parameter | Symbol | Conditions | Min. | Тур. | Max. | Units | |-------------------------------------|---------------|----------------|------|------|------|-------| | Thermal Resistance Junction to | $\theta_{JA}$ | Still air | | 150 | | ° C/W | | Ambient | $\theta_{JA}$ | 1 m/s air flow | | 140 | | ° C/W | | | $\theta_{JA}$ | 3 m/s air flow | | 120 | | ° C/W | | Thermal Resistance Junction to Case | $\theta_{JC}$ | | | 40 | | ° C/W | Note 2: Measured with $27\Omega$ terminating resistor and 15 pF loads # MULTIPLIER AND ZERO DELAY BUFFER # Package Outline and Package Dimensions (8-pin SOIC, 150 Mil. Body) Package dimensions are kept current with JEDEC Publication No. 95 | | Millim | neters | Inc | hes | | | |--------|------------|--------|-------|-------|--|--| | Symbol | Min | Max | Min | Max | | | | Α | 1.35 | 1.75 | .0532 | .0688 | | | | A1 | 0.10 | 0.25 | .0040 | .0098 | | | | В | 0.33 | 0.51 | .013 | .020 | | | | С | 0.19 | 0.25 | .0075 | .0098 | | | | D | 4.80 | 5.00 | .1890 | .1968 | | | | Е | 3.80 | 4.00 | .1497 | .1574 | | | | е | 1.27 BASIC | | 0.050 | BASIC | | | | Н | 5.80 | 6.20 | .2284 | .2440 | | | | h | 0.25 | 0.50 | .010 | .020 | | | | L | 0.40 | 1.27 | .016 | .050 | | | | а | 0° | 8° | 0° | 8° | | | ## **Ordering Information** | Part / Order Number | Marking | Shipping Packaging | Package | Temperature | |---------------------|----------|--------------------|------------|--------------| | 570A | ICS570A | Tubes | 8-pin SOIC | 0 to +70° C | | 570AT | ICS570A | Tape and Reel | 8-pin SOIC | 0 to +70° C | | 570AI | ICS570AI | Tubes | 8-pin SOIC | -40 to 85° C | | 570AIT | ICS570AI | Tape and Reel | 8-pin SOIC | -40 to 85° C | | 570AILF | 570AILF | Tubes | 8-pin SOIC | -40 to 85° C | | 570AILFT | 570AILF | Tape and Reel | 8-pin SOIC | -40 to 85° C | | 570ALF | 570ALF | Tubes | 8-pin SOIC | 0 to +70° C | | 570ALFT | 570ALF | Tape and Reel | 8-pin SOIC | 0 to +70° C | | 570B | ICS570B | Tubes | 8-pin SOIC | 0 to +70° C | | 570BT | ICS570B | Tape and Reel | 8-pin SOIC | 0 to +70° C | | 570BLF | ICS570BL | Tubes | 8-pin SOIC | 0 to +70° C | | 570BLFT | ICS570BL | Tape and Reel | 8-pin SOIC | 0 to +70° C | | 570BI | ICS570BI | Tubes | 8-pin SOIC | -40 to 85° C | | 570BIT | ICS570BI | Tape and Reel | 8-pin SOIC | -40 to 85° C | | 570BILF | 570BILF | Tubes | 8-pin SOIC | -40 to 85° C | | 570BILFT | 570BILF | Tape and Reel | 8-pin SOIC | -40 to 85° C | | 570M | ICS570M | Tubes | 8-pin SOIC | 0 to +70° C | | 570MT | ICS570M | Tape and Reel | 8-pin SOIC | 0 to +70° C | | 570MLF | 570MLF | Tubes | 8-pin SOIC | 0 to +70° C | | 570MLFT | 570MLF | Tape and Reel | 8-pin SOIC | 0 to +70° C | | 570MI | ICS570MI | Tubes | 8-pin SOIC | -40 to 85° C | | 570MIT | ICS570MI | Tape and Reel | 8-pin SOIC | -40 to 85° C | #### Parts that are ordered with a "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant. While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems (IDT) assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments. 10 **ZDB AND MULTIPLIER** #### **Notice** - 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information. - Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples. - 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others - 4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering. - 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc. - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc. Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document. - 6. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges. - 7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you. - 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. - 9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions. - 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document. - 11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics. - 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products. - (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries. - (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics. (Rev.4.0-1 November 2017) ### Corporate Headquarters TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com #### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. ### **Contact Information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/