

- Commercial - 45mA (max.)

A versions meet standard speeds

-B versions are 20% speed upgrades

-Accommodates nested loops and subroutines

Available in 28-pin DIP/LCC (IDT39C09) and 20-pin

Pin-compatible, functional enhancement for all versions of

Military product available 100% screened to MIL-STD-883,

Infinitely expandable in 4-bit increments

- Military - 55mA (max.)

FEATURES:

9-Deep stack

Cascadable

the 2909/2911

Class B

DIP/LCC (IDT39C11)

Fast

Low-power CMOS

## 4-BIT CMOS MICROPROGRAM SEQUENCER

## IDT39C09A/B IDT39C11A/B

## MICROSLICE<sup>™</sup> PRODUCT

## DESCRIPTION:

The IDT39C09/11 devices are high-speed, 4-bit address sequencers intended for controlling the sequence of microinstructions located in the microprogram memory. They are fully cascadable and can be expanded to any increment of 4 bits.

The IDT39C09s can select an address from any four sources: 1) external direct inputs (D); 2) external data from the R inputs, stored in an internal register; 3) a 9-word deep push-pop stack; or 4) a program counter register. Also included in the stack are additional control functions which efficiently execute nested subroutine linkage. Each output can be ORed with an external input for conditional skip or branch instructions. A  $\overline{ZERO}$  input line forces the outputs to all zeroes. All outputs are three-state and are controlled by the  $\overline{OE}$  (Output Enable) pin.

The IDT39C11s operate identically to the IDT39C09s except the four OR outputs are removed and the D and R inputs are tied together. They are fabricated using CEMOS™, a single poly, double metal CMOS technology designed for high-performance and high-reliability. Military product is 100% screened to MIL-STD-883, Class B, making them ideally suited to military temperature applications demanding the highest level of performance and reliability.



#### Note 1: D and R connected on IDT39C11 only.

MSD39C09-001

#### CEMOS and MICROSLICE are trademarks of Integrated Device Technology, Inc.

## MILITARY AND COMMERCIAL TEMPERATURE RANGES

## JULY 1986

Printed in the U.S.A.

#### **PIN CONFIGURATIONS**





MSD39C09-002









IDT39C09

MSD39C09-003





#### **PIN DESCRIPTION**

| NAME                            | I/O | DESCRIPTION                                                                          |
|---------------------------------|-----|--------------------------------------------------------------------------------------|
| S <sub>1</sub> , S <sub>0</sub> | 1   | Control lines for address source selection.                                          |
| FE, PUP                         | 1   | Control lines for push/pop stack.                                                    |
| RE                              | 1   | Enable line for internal address register.                                           |
| ORi                             | 1   | Logic OR inputs on each address output line.<br>(IDT39C09 ONLY)                      |
| ZERO                            | 1   | Logic AND input on the output lines.                                                 |
| ŌĒ                              | 1   | Output Enable. When $\overline{OE}$ is HIGH, the Y outputs are OFF (high impedance). |
| C <sub>n</sub>                  | 1   | Carry-in to the incrementer.                                                         |
| R <sub>i</sub>                  | I   | Inputs to the internal address register.<br>(IDT39C09 ONLY)                          |
| Di                              | 1   | Direct inputs to the multiplexer.                                                    |
| СР                              | 1   | Clock input to the AR and $\mu$ PC register and Push-Pop stack.                      |
| Y <sub>i</sub>                  | 0   | Address outputs from IDT39C09/11. (Address inputs to control memory.)                |
| C <sub>n + 4</sub>              | 0   | Carry out from the incrementer                                                       |

#### MILITARY AND COMMERCIAL TEMPERATURE RANGES

#### MICROPROGRAM SEQUENCER ARCHITECTURE

The IDT39C09/11's architecture consists of the following segments:

- -Multiplexer
- Direct Inputs
- Address Register
- Microprogram Counter
- -Stack

#### MULTIPLEXER

The multiplexer is controlled by the  $S_0$  and  $S_1$  inputs to select the address source. The two inputs control the selection of the address register, direct inputs, microprogram counter or stack as the source of the next microinstruction address.

#### **DIRECT INPUTS**

This 4-bit field of inputs (D<sub>i</sub>) allows addresses from an external source to be output on the Y outputs. On the IDT39C11s, these inputs are also used as inputs to the register.

#### ADDRESS REGISTER

The Address Register (AR) consists of 4 D-type, edge-triggered flip-flops which are controlled by the Register Enable (RE) input. With the address register enable LOW, new data will be entered into the register on the clock LOW-to-HIGH transition. The address register is also available as the next microinstruction address to the multiplexer.

#### **MICROPROGRAM COUNTER**

Both devices contain a microprogram counter ( $\mu$ PC), which consists of a 4-bit incrementer followed by a 4-bit register. The incrementer has Carry-In (C<sub>n</sub>) and Carry-Out (C<sub>n+4</sub>) for easy and simple cascading.

When the least significant carry-in to the incrementer is HIGH, the microprogram register is loaded on the next clock cycle with the current Y output word plus one  $(Y + 1 \rightarrow \mu PC)$ . If the least significant  $C_n$  is LOW, the incrementer passes the Y output word unmodified and the microprogram register is loaded with the same Y word on the next clock cycle  $(Y \rightarrow \mu PC)$ .

#### STACK

The 9-deep stack, which stores return addresses when executing microinstructions, is an input to the multiplexer. It contains a stack pointer which always points to the last word written. The added stack depth of 9 on the IDT39C09/11 allows for additional microinstruction nesting.

The stack pointer is an up/down counter controlled by File Enable ( $\overline{FE}$ ) and Push/Pop (PUP) inputs. When the  $\overline{FE}$  input is

LOW and the PUP input is HIGH, the PUSH operation is enabled. The stack pointer will then increment and the memory array is written with the microinstruction address following the subroutine jump that initiated the PUSH. A POP operation is initiated at the end of a microsubroutine to obtain the return address. A POP will occur when FE and PUP are both LOW, implying a return from a subroutine. The next LOW-to-HIGH clock transition causes the stack pointer to decrement. If the FE input is HIGH, no action is taken by the stack pointer regardless of any other input.

The  $\overline{ZERO}$  is used to force the four outputs to the binary zero state. When LOW, all Y outputs are LOW regardless of any other inputs (except  $\overline{OE}$ ). Each Y output bit also has a separate OR input such that a conditional logic one can be forced at each Y output (IDT39C09 only). This allows jumping to different micro-instructions on programmed conditions.

The Output Enable ( $\overline{\text{OE}}$ ) input controls the Y outputs. When HIGH, the outputs are programmed to a high impedance condition.

#### **OPERATION OF THE IDT39C09/11**

Figure 1 lists the select codes for the multiplexer. The two bits applied from the microword register (and additional combinational logic for branching) determine which data source contains the address for the next microinstruction. The contents of the selected source will appear on the Y outputs. Also in Figure 1 is the truth table for the output control and the push/pop stack control. S<sub>0</sub>, S<sub>1</sub>,  $\overline{\text{FE}}$  and PUP operation is explained in Figure 2. All four define the address appearing on the Y outputs and the state of the internal registers following a clock LOW-to-HIGH transition.

The columns on the left explain the sequence of microinstructions to be executed. At address J + 2, the sequence control portion of the microinstruction contains the command "Jump to subroutine at A". At the time T2, this instruction is in the  $\mu$ WR and the IDT39C09 inputs are set up to execute the jump and save the return address. The subroutine address A is applied to the D inputs from the  $\mu$ WR and appears on the Y outputs. The first instruction of the subroutine, I(A) is accessed and is at the inputs of the  $\mu$ WR. On the next clock transition, I(A) is loaded into the  $\mu$ WR for execution and the return address J + 3 is pushed onto the stack. The return instruction is executed at T5. Figure 4 is a similar timing chart showing one subroutine linking to a second, the latter consisting of only one microinstruction.

Figures 3 and 4 are examples of subroutine execution. The instruction being executed at any given time is the one contained in the microword register ( $\mu$ WR). The contents of the  $\mu$ WR also controls the four signals S<sub>0</sub>, S<sub>1</sub>, FE and PUP. The starting address of the subroutine is applied to the D inputs of the IDT39C09 at the correct time.

#### **ADDRESS SELECTION**

| S <sub>1</sub> | S <sub>0</sub> | SOURCE FOR Y OUTPUTS     | SYMBOL |
|----------------|----------------|--------------------------|--------|
| L              | L              | Microprogram Counter     | μPC    |
| L              | н              | Address/Holding Register | AR     |
| н              | L              | Push-Pop stack           | STK0   |
| н              | н              | Direct inputs            | Di     |

#### **OUTPUT CONTROL**

| OR | ZERO | OE | Yi                                               |
|----|------|----|--------------------------------------------------|
| Х  | х    | н  | Z                                                |
| Х  | L    | L  | L                                                |
| н  | н    | L  | н                                                |
| L  | н    | L  | Source selected by S <sub>0</sub> S <sub>1</sub> |
|    |      |    |                                                  |

Z = High Impedance

## SYNCHRONOUS STACK CONTROL

| FE | PUP | PUSH-POP STACK CHANGE                                   |
|----|-----|---------------------------------------------------------|
| н  | X   | No change                                               |
| L  | н   | Increment stack pointer, then push current PC onto STK0 |
| L  | L   | Pop stack (decrement stack pointer)                     |
|    |     |                                                         |

H = High

L = Low

X = Don't Care

#### Figure 1.

| CYCLE      | S <sub>0</sub> , S <sub>1</sub> , FE, PUP | μΡϹ         | REG    | Yout          | COMMENT                                | PRINCIPAL USE    |
|------------|-------------------------------------------|-------------|--------|---------------|----------------------------------------|------------------|
| N<br>N + 1 | L L L L<br>—                              | J<br>J + 1  | K<br>K | J<br>         | Pop Stack                              | End Loop         |
| N<br>N + 1 | LLLH<br>                                  | J<br>J+1    | к<br>к | J<br>         | Push µPC                               | Set-up Loop      |
| N<br>N + 1 | L L H X<br>—                              | J<br>J + 1  | K<br>K | J<br>         | Continue                               | Continue         |
| N<br>N + 1 | L H L L<br>                               | J<br>K + 1  | K<br>K | <u>к</u><br>— | Pop Stack; Use AR for Address          | End Loop         |
| N<br>N + 1 | L H L H<br>                               | J<br>K + 1  | K<br>K | к<br>—        | Push $\mu$ PC; Jump to Address in AR   | JSR AR           |
| N<br>N + 1 | ∟ннх<br>—                                 | J<br>K + 1  | к<br>к | к<br>—        | Jump to Address in AR                  | JMP AR           |
| N<br>N + 1 | HLLL<br>-                                 | J<br>Ra + 1 | K<br>K | Ra<br>—       | Jump to Address in STK0; Pop Stack     | RTS              |
| N<br>N + 1 | H L L H<br>                               | J<br>Ra + 1 | K<br>K | Ra<br>—       | Jump to Address in STK0; Push $\mu$ PC |                  |
| N<br>N + 1 | H L H X<br>                               | J<br>Ra + 1 | K<br>K | Ra<br>        | Jump to Address in STK0                | Stack Ref (Loop) |
| N<br>N + 1 | H H L L<br>                               | J<br>D + 1  | к<br>к | D<br>—        | Pop Stack; Jump to Address on D        | End Loop         |
| N<br>N + 1 | нн <b>г</b> н<br>—                        | J<br>D + 1  | K<br>K | D<br>—        | Jump to Address on D; Push $\mu$ PC    | JSR D            |
| N<br>N + 1 | нннх                                      | J<br>D+1    | K<br>K | D<br>         | Jump to Address on D                   | JMP D            |

X = Don't care, 0 = LOW, 1 = HIGH, Assume C<sub>N</sub> = HIGH

Figure 2. Output and Internal Next-Cycle Register States for IDT39C09/11

#### **CONTROL MEMORY**

| EVECUTE                                                                                                                                      | MICRO                                                                        | DPROGRAM                                 |
|----------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|------------------------------------------|
| CYCLE                                                                                                                                        | ADDRESS                                                                      | SEQUENCER<br>INSTRUCTION                 |
| T <sub>0</sub><br>T <sub>1</sub><br>T <sub>2</sub><br>T <sub>6</sub><br>T <sub>7</sub><br>T <sub>3</sub><br>T <sub>4</sub><br>T <sub>5</sub> | J - 1<br>J + 1<br>J + 2<br>J + 3<br>J + 4<br><br><br><br>A<br>A + 1<br>A + 2 | <br>JSR A<br><br><br><br>I(A)<br><br>RTS |
|                                                                                                                                              |                                                                              | <br><br>                                 |

In the columns on pages 5 and 6, the sequence of microinstructions to be executed are shown. At address J+2, the command "Jump to Subroutine at A" is contained in the sequence control portion of the microinstruction. At time T<sub>2</sub>, this instruction is in the  $\mu$ WR, and the IDT39C09 inputs are set up to execute the jump and save the return address. The subroutine address A is applied to the D inputs from the  $\mu$ WR and appears on the Y outputs. The first instruction of the subroutine, I(A), is accessed and is at the inputs of the  $\mu$ WR for execution and the return address J+3 is pushed onto the stack. The return instruction is executed at T<sub>5</sub>. Figure 4 shows a similar timing chart of one subroutine linking to a second, the latter consisting of only one microinstruction.

| EXECUTIVE C                                        | YCLE                                              | То               | T <sub>1</sub>            | T <sub>2</sub>   | T <sub>3</sub>                | T <sub>4</sub>     | T <sub>5</sub>     | T <sub>6</sub>       | T <sub>7</sub>   | T <sub>8</sub> | T <sub>9</sub> |
|----------------------------------------------------|---------------------------------------------------|------------------|---------------------------|------------------|-------------------------------|--------------------|--------------------|----------------------|------------------|----------------|----------------|
| CLOCK<br>SIGNALS                                   |                                                   |                  |                           |                  |                               |                    |                    |                      |                  |                |                |
| IDT39C09/11<br>Inputs<br>(from μWR)                | S <sub>1</sub> , S <sub>0</sub><br>FE<br>PUP<br>D | 0<br>H<br>X<br>X | 0<br>H<br>X<br>X          | 3<br>L<br>H<br>A | 0<br>H<br>X<br>X              | 0<br>H<br>X<br>X   | 2<br>L<br>L<br>X   | 0<br>H<br>X<br>X     | 0<br>H<br>X<br>X |                |                |
| Internal<br>Registers                              | μPC<br>STK0<br>STK1<br>STK2<br>STK3               | J + 1<br>        | J + 2<br>—<br>—<br>—<br>— | J + 3<br>        | A + 1<br>J + 3<br>—<br>—<br>— | A + 2<br>J + 3<br> | A + 3<br>J + 3<br> | J + 4<br>—<br>—<br>— | J + 5<br>        |                |                |
| IDT39C09/11<br>Output                              | Y                                                 | J + 1            | J + 2                     | A                | A + 1                         | A + 2              | J + 3              | J + 4                | J + 5            |                |                |
| ROM Output                                         | (Y)                                               | I(J + 1)         | JSR A                     | I(A)             | I(A + 1)                      | RTS                | I(J + 3)           | I(J + 4)             | I(J + 5)         |                |                |
| Contents of µWR<br>(Instruction<br>being executed) | μWR                                               | I(J)             | l(J + 1)                  | JSR A            | I(A)                          | I(A + 1)           | RTS                | I(J + 3)             | I(J + 4)         |                |                |

 $C_n = High$ 

Figure 3. Subroutine Execution.

3-51

#### **CONTROL MEMORY**

| EVECUTE                          | MICRO               | OPROGRAM                 |
|----------------------------------|---------------------|--------------------------|
| CYCLE                            | ADDRESS             | SEQUENCER<br>INSTRUCTION |
| Τ <sub>0</sub><br>Τ <sub>1</sub> | J – 1<br>J<br>J + 1 |                          |
| T <sub>9</sub>                   | J+2<br>J+3          | JSH A<br>                |
|                                  |                     |                          |
| Τ <sub>3</sub><br>Τ₄<br>Τ₅       | A<br>A + 1<br>A + 2 | JSR B                    |
| Т <sub>7</sub><br>Т <sub>8</sub> | A + 3<br>A + 4<br>  | RTS                      |
|                                  |                     |                          |
| Т <sub>6</sub>                   | В<br>—<br>—         | RTS<br>—<br>—            |

| EXECUTIVE CY                                       | YCLE                                | То                 | T <sub>1</sub>   | T <sub>2</sub>            | T <sub>3</sub>           | T <sub>4</sub>     | T <sub>5</sub>                | T <sub>6</sub>                    | T7                       | T <sub>8</sub>           | T9                |
|----------------------------------------------------|-------------------------------------|--------------------|------------------|---------------------------|--------------------------|--------------------|-------------------------------|-----------------------------------|--------------------------|--------------------------|-------------------|
| CLOCK<br>SIGNALS                                   |                                     |                    |                  |                           |                          |                    |                               |                                   |                          |                          | $\Box \Box$       |
| IDT39C09/11<br>Inputs<br>(from μWR)                | S <u>₁, S</u> ₀<br>FE<br>PUP<br>D   | 0<br>H<br>X<br>X   | 0<br>H<br>X<br>X | 3<br>L<br>H<br>A          | 0<br>H<br>X<br>X         | 0<br>H<br>X<br>X   | 3<br>L<br>H<br>B              | 2<br>L<br>L<br>X                  | 0<br>H<br>X<br>X         | 2<br>L<br>L<br>X         | 0<br>H<br>X<br>X  |
| Internal<br>Registers                              | μPC<br>STK0<br>STK1<br>STK2<br>STK3 | J+1<br>—<br>—<br>— | J + 2<br>        | J + 3<br>—<br>—<br>—<br>— | A + 1<br>J + 3<br>—<br>— | A + 2<br>J + 3<br> | A + 3<br>J + 3<br>—<br>—<br>— | B + 1<br>A + 3<br>J + 3<br>—<br>— | A + 4<br>J + 3<br>—<br>— | A + 5<br>J + 3<br>—<br>— | J + 4<br><br><br> |
| IDT39C09/11<br>Output                              | Y                                   | J + 1              | J + 2            | A                         | A + 1                    | A + 2              | в                             | A + 3                             | A + 4                    | J + 3                    | J + 4             |
| ROM Output                                         | (Y)                                 | I(J + 1)           | JSR A            | I(A)                      | I(A + 1)                 | JSR B              | RTS                           | I(A + 3)                          | RTS                      | I(J + 3)                 | I(J + 4)          |
| Contents of µWR<br>(Instruction<br>being executed) | μWR                                 | I(J)               | l(J + 1)         | JSR A                     | I(A)                     | I(A + 1)           | JSR B                         | RTS                               | I(A + 3)                 | RTS                      | I(J + 3)          |

C<sub>n</sub> = High

Figure 4. Two Nested Subroutines. Routine B is Only One Instruction.

#### IDT39C09/11 APPLICATIONS

The IDT39C09 and IDT39C11 are four-bit-slice sequencers which are cascaded to form a microprogram memory address generator. Both products make available to the user several lines which are used to directly control the internal holding register, multiplexer and stack. By appropriate control of these lines, the user can implement any desired set of sequence control functions; by cascading parts he can generate any desired address length. These two qualities set the IDT39C09 and IDT39C11 apart from the IDT39C10, which is architecturally similar, but is fixed at 12 bits in length and has a fixed set of 16 sequence control instructions. The IDT39C09 or IDT39C11 should be selected instead of the IDT39C10 under the following conditions: (1) address less than 8 bits and not likely to be expanded; (2) address longer than 12 bits; (3) more complex instruction set needed than is available on IDT39C10.

#### CONTROL UNIT ARCHITECTURE

The recommended architecture using the IDT39C09 or IDT39C11 is shown in Figure 5. The path from the pipeline register output through the next address logic, multiplexer and microprogram memory is all combinational. The pipeline register contains the current microinstruction being executed. A portion of that microinstruction consists of a sequence control command such as "continue", "loop", "return from subroutine", etc. The bits representing this sequence command are logically combined with bits representing such things as test conditions and system state to generate the required control signals to the IDT39C09 or IDT39C11.



MSD39C09-008

Figure 5. Recommended Computer Control Unit Architecture Using the IDT39C09A/B and IDT39C11A/B.

#### IDT39C09/11 EXPANSION

Figure 6 shows the interconnection of three IDT39C11s to form a 12-bit sequencer. Note that the only interconnection between packages, other than the common clock and control lines, is the ripple carry between  $\mu$ PC incrementors. This carry path is not in the critical speed path if the IDT39C11 Y outputs drive the microprogram memory, because the ripple carry occurs in parallel with the memory access time. If, on the other hand, a microaddress register is placed at the IDT39C11 output, then the carry may lie in the critical speed path, since the last carry-in must be stable for a setup time prior to the clock.

#### SELECTING BETWEEN THE IDT39C09 AND IDT39C11

The difference between the IDT39C09 and the IDT39C11 involves two signals: the data inputs to the holding register and

the OR inputs. In the IDT39C09, separate four-bit fields are provided for the holding register and the direct branch inputs to the multiplexer. In the IDT39C11, these fields are internally tied together. This may affect the design of the branch address system, as shown in Figure 7. Using the IDT39C09, the register inputs may be connected directly to the microprogram memory; the internal register replaces part of the pipeline register. The direct (D) inputs may be tied to the mapping logic which translates instruction op codes into microprogram addresses. While the same technique might be used with the IDT39C11, it is more common to connect the IDT39C11's D inputs to a branch address bus onto which various sources may be enabled. Shown in Figure 7 is a pipeline register and a mapping ROM. Other sources might also be applied to the same bus. The internal register is used only for temporary storage of some previous branch address.



MSD39C09-009

Figure 6. Twelve Bit Sequencer.



Figure 7. Branch Address Structures.

#### IDT39C09A/B AND IDT39C11A/B 4-BIT CMOS MICROPROGRAM SEQUENCER

The second difference between the IDT39C09 and IDT39C11 is that the IDT39C09 has OR inputs available on each address output line. These pins can be used to generate multi-way single-cycle branches by simply typing several test conditions into the OR lines (see Figure 8). Typically, a branch is taken to an address with zeroes in the least significant bits. These bits are replaced with 1s or 0s by test conditions applied to the OR lines. In Figure 8, the states of the two test conditions X and Y result in a branch to 1100, 1101, 1110 or 1111.

# How to Perform Common Functions with the IDT39C09/11

#### **1. CONTINUE**

| MUX/Yout | STACK | Cn | S <sub>1</sub> | S <sub>0</sub> | FE | PUP |
|----------|-------|----|----------------|----------------|----|-----|
| PC       | HOLD  | н  | L              | L              | н  | х   |

Contents of PC placed on Y outputs; PC incremented.

#### 2. BRANCH

| MUX/YOUT | STACK | Cn | S <sub>1</sub> | S <sub>0</sub> | FE | PUP |
|----------|-------|----|----------------|----------------|----|-----|
| D        | HOLD  | н  | н              | н              | н  | х   |

Feed data on D inputs straight through to memory address lines. Increment address and place in PC.

#### 3. JUMP TO SUBROUTINE

| MUX/Y <sub>OUT</sub> | STACK | Cn | S <sub>1</sub> | S <sub>0</sub> | FE | PUP |
|----------------------|-------|----|----------------|----------------|----|-----|
| D                    | PUSH  | н  | н              | н              | L  | н   |

Subroutine address fed from D inputs to memory address. Current PC is pushed onto stack, where it is saved for the return.

#### **4. RETURN FROM SUBROUTINE**

| MUX/YOUT | STACK | Cn | S <sub>1</sub> | S <sub>0</sub> | FE | PUP |
|----------|-------|----|----------------|----------------|----|-----|
| STACK    | POP   | н  | н              | L              | Ł  | L   |

The address at the top of the stack is applied to the microprogram memory, and is incremented for PC on the next cycle. The stack is popped to remove the return address.



Figure 8. Use of OR Inputs to Obtain 4-Way Branch.

#### ABSOLUTE MAXIMUM RATING<sup>(1)</sup>

| SYMBOL            | RATING                                     | VALUE                       | UNIT |
|-------------------|--------------------------------------------|-----------------------------|------|
| V <sub>TERM</sub> | Terminal Voltage<br>with Respect<br>to GND | -0.5 <sup>(3)</sup> to +7.0 | v    |
| T <sub>A</sub>    | Operating<br>Temperature                   | -55 to +125                 | °C   |
| T <sub>BIAS</sub> | Temperature<br>Under Bias                  | -65 to +135                 | °C   |
| Т <sub>STG</sub>  | Storage<br>Temperature                     | -65 to +150                 | °C   |
| P <sub>T</sub>    | Power Dissipation <sup>(2)</sup>           | 1.0                         | w    |
| I <sub>OUT</sub>  | DC Output Current<br>into Outputs          | 30                          | mA   |

#### NOTES:

 Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

2. P<sub>T</sub> maximum can only be achieved by excessive IOL or IOH.

3. VIL Min. = -3.0V for pulse width less than 20ns.

#### **DC ELECTRICAL CHARACTERISTICS**

 $\begin{array}{ll} T_{A}=0^{\circ}C\ to\ +70^{\circ}C & V_{CC}=5.0V\ \pm\ 5\% & \mbox{Min.}=4.75V & \mbox{Max.}=5.25V\ (Commercial) \\ T_{A}=-55^{\circ}C\ to\ +125^{\circ}C & V_{CC}=5.0V\ \pm\ 10\% & \mbox{Min.}=4.50V & \mbox{Max.}=5.50V\ (\mbox{Military}) \\ V_{LC}=0.2V & \mbox{Min.}=4.50V & \mbox{Max.}=5.50V\ (\mbox{Military}) \\ \end{array}$ 

#### $V_{\rm LC} = 0.2V$ $V_{\rm HC} = V_{\rm CC} = 0.2V$

| SYMBOL          | PARAMETER                                                    | TEST C                                                                      | ONDITIONS <sup>(1)</sup>                      | MIN.            | TYP.(2)         | MAX.            | UNIT |
|-----------------|--------------------------------------------------------------|-----------------------------------------------------------------------------|-----------------------------------------------|-----------------|-----------------|-----------------|------|
| VIH             | Input HIGH Level                                             | Guaranteed Logic H                                                          | igh Level <sup>(4)</sup>                      | 2.0             |                 |                 | v    |
| VIL             | Input LOW Level                                              | Guaranteed Logic Lo                                                         | ow Level <sup>(4)</sup>                       | -               | —               | 0.8             | v    |
| I <sub>IH</sub> | Input HIGH Current                                           | V <sub>CC</sub> = Max., V <sub>IN</sub> = V <sub>CC</sub>                   | 0                                             | -               | 0.1             | 5               | μA   |
| I <sub>IL</sub> | Input LOW Current                                            | V <sub>CC</sub> = Max., V <sub>IN</sub> = GN                                | V <sub>CC</sub> = Max., V <sub>IN</sub> = GND |                 | -0.1            | -5              | μA   |
|                 |                                                              |                                                                             | Ι <sub>ΟΗ</sub> = -300μΑ                      | V <sub>HC</sub> | V <sub>cc</sub> | -               | v    |
| V <sub>OH</sub> | Output HIGH Voltage                                          | V <sub>CC</sub> = Min.<br>V <sub>W</sub> = V <sub>W</sub> or V <sub>W</sub> | I <sub>OH</sub> = -12mA MIL.                  | 2.4             | 4.3             |                 |      |
|                 |                                                              |                                                                             | I <sub>OH</sub> = -15mA COM'L.                | 2.4             | 4.3             |                 |      |
|                 |                                                              | V - Min                                                                     | Ι <sub>OL</sub> = 300μΑ                       | -               | GND             | V <sub>LC</sub> | v    |
| VOL             | Output LOW Voltage                                           | $V_{iN} = V_{iH} \text{ or } V_{iL}$                                        | I <sub>OL</sub> = 20mA MIL.                   | -               | 0.3             | 0.5             |      |
|                 |                                                              |                                                                             | I <sub>OL</sub> = 24mA COM'L.                 |                 | 0.3             | 0.5             |      |
| 1               | I <sub>OZ</sub> Off State (High Impedance)<br>Output Current | V - Max                                                                     | V <sub>O</sub> = 0V                           |                 | —               | -40             |      |
| 'oz             |                                                              | V <sub>CC</sub> - IVIAX.                                                    | V <sub>O</sub> = V <sub>CC</sub>              | -               | -               | 40              | μΑ   |
| I <sub>OS</sub> | Output Short Circuit Current                                 | V <sub>CC</sub> = Max., V <sub>OUT</sub> = 0                                | $V_{CC} = Max., V_{OUT} = 0V^{(3)}$           |                 |                 | -130            | mA   |

#### NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics.

2. Typical values are at V<sub>CC</sub> = 5.0V, +25°C ambient and maximum loading.

3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.

4. These input levels provide zero noise immunity and should only be static tested in a noise-free environment.

#### RECOMMENDED OPERATING TEMPERATURE AND SUPPLY VOLTAGE

| GRADE      | AMBIENT<br>TEMPERATURE | GND | Vcc        |
|------------|------------------------|-----|------------|
| Military   | -55°C to +125°C        | 0V  | 5.0V ± 10% |
| Commercial | 0°C to +70°C           | 0V  | 5.0V ± 5%  |

#### CAPACITANCE (T<sub>A</sub> = +25°C, f = 1.0MHz)

| SYMBOL           | PARAMETER(1)       | CONDITIONS            | TYP. | UNIT |
|------------------|--------------------|-----------------------|------|------|
| CIN              | Input Capacitance  | V <sub>IN</sub> = 0V  | 5    | pF   |
| C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | 7    | pF   |

NOTE:

1. This parameter is sampled and not 100% tested.

### DC ELECTRICAL CHARACTERISTICS (CONT'D)

| T <sub>A</sub> = 0°C to +70°C                    |  |
|--------------------------------------------------|--|
| $T_{A} = -55^{\circ}C \text{ to } +125^{\circ}C$ |  |
| V <sub>LC</sub> = 0.2V                           |  |
| $V_{HC} = V_{CC} - 0.2V$                         |  |

 $V_{CC} = 5.0V \pm 5\%$  $V_{CC} = 5.0V \pm 10\%$  Min. = 4.75V Min. = 4.50V Max. = 5.25V (Commercial) Max. = 5.50V (Military)

| SYMBOL            | PARAMETER                                                                     | TEST CONDITIONS <sup>(1)</sup>                                                                                                    |        | MIN. | TYP.(2)   | MAX. | UNIT         |
|-------------------|-------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--------|------|-----------|------|--------------|
| I <sub>CCQH</sub> | Quiescent Power Supply Current<br>CP = H                                      | $ \begin{array}{l} V_{CC} = Max. \\ V_{HC} \leq V_{IN}, V_{IN} \leq V_{LC} \\ f_{CP} = 0, \ CP = H \end{array} $                  |        | _    | _         | _    | mA           |
| ICCOL             | Quiescent Power Supply Current<br>CP = L                                      | $ \begin{array}{l} V_{CC} = Max. \\ V_{HC} \leq V_{IN}, V_{IN} \leq V_{LC} \\ f_{CP} = 0, \ CP = L \end{array} $                  |        |      | -         | _    | mA           |
| I <sub>CCT</sub>  | Quiescent Input Power Supply <sup>(5)</sup><br>Current (per Input @ TTL High) | V <sub>CC</sub> = Max. V <sub>IN</sub> = 3.4V, f <sub>CP</sub> = 0                                                                |        | —    |           | —    | mA/<br>Input |
|                   | Durania Daviar Surahi Ouwart                                                  | $ \begin{array}{l} V_{CC} = Max. \\ V_{HC} \leq V_{IN}, \ V_{IN} \leq V_{LC} \\ Outputs \ Open, \ \overline{OE} = L \end{array} $ | MIL.   |      |           | _    | mA/          |
| 'CCD              | Dynamic Power Supply Current                                                  |                                                                                                                                   | COM'L. |      | - Minutes | -    | MHz          |
|                   |                                                                               | $V_{CC}$ = Max., $f_{CP}$ = 10MHz<br>Outputs Open OF = 1                                                                          | MIL.   |      | mun       | -    |              |
| 1                 | Total Power Supply Current(6)                                                 | $CP = 50\% \text{ Duty cycle}$ $V_{HC} \le V_{IN}, V_{IN} \le V_{LC}$                                                             | COM'L. |      |           | -    |              |
|                   | Intarr ower Suppry Currenter                                                  | $V_{CC} = Max., f_{CP} = 10MHz$                                                                                                   | MIL.   | _    |           | 55   |              |
|                   | $CP = 50\% \text{ Duty cycle}$ $V_{IH} = 3.4V, V_{IL} = 0.4V$                 | COM'L.                                                                                                                            | _      | -    | 45        |      |              |

NOTES:

5. I<sub>CCT</sub> is derived by measuring the total current with all the inputs tied together at 3.4V, subtracting out I<sub>CCOH</sub>, then dividing by the total number of inputs.

6. Total Supply Current is the sum of the Quiescent current and the Dynamic current (at either CMOS or TTL input levels). For all conditions, the Total Supply Current can be calculated by using the following equation:

 $I_{CC} = I_{CCQH}(CD_H) + I_{CCQL} (1 - CD_H) + I_{CCT} (N_T \times D_H) + I_{CCD} (f_{CP})$ 

CD<sub>H</sub> = Clock duty cycle high period.

 $D_{H}$  = Data duty cycle TTL high period.  $N_{T}$  = Number of dynamic inputs driven at TTL levels.

f<sub>CP</sub> = Clock Input frequency.

#### IDT39C09A/IDT39C11A SWITCHING CHARACTERISTICS OVER OPERATING RANGE

Table I, II and III below define the timing characteristics of the IDT39C09A/11A over the operating voltage and temperature range. The tables are divided into three types of parameters: clock characteristics, combinational delays from inputs to outputs, and set-up and hold time requirements. The latter table defines the time prior to the end of the cycle (i.e., clock LOW-to-HIGH transition) that each input must be stable to guarantee that the correct data is written into one of the internal registers.

Measurements are made at 1.5V with V<sub>IL</sub> = 0V and V<sub>IH</sub> = 3.0V. For three-state disable tests,  $C_L$  = 5.0pF and measurement is to 0.5V change on output voltage level. All outputs have maximum DC loading.

#### TABLE I CYCLE TIME AND CLOCK CHARACTERISTICS

| TIME                    | COMMERCIAL | MILITARY |
|-------------------------|------------|----------|
| Minimum Clock LOW Time  | 20         | 20       |
| Minimum Clock HIGH Time | 20         | 20       |

#### TABLE II MAXIMUM COMBINATIONAL PROPAGATION DELAYS

C<sub>L</sub> = 50pF (except output disable test)

|                                                     | COMMERCIAL |                    | MILIT | LINITS             |       |
|-----------------------------------------------------|------------|--------------------|-------|--------------------|-------|
| FROMINPUT                                           | Y          | C <sub>n + 4</sub> | Y     | C <sub>n + 4</sub> | UNITS |
| Di                                                  | 17         | 22                 | 20    | 25                 | ns    |
| S <sub>0</sub> , S <sub>1</sub>                     | 29         | 34                 | 29    | 34                 | ns    |
| OR <sub>i</sub>                                     | 17         | 22                 | 20    | 25                 | ns    |
| C <sub>n</sub>                                      | -          | 14                 | -     | 16                 | ns    |
| ZERO                                                | 29         | 34                 | 30    | 35                 | ns    |
| OE LOW (enable)                                     | 25         |                    | 25    |                    | ns    |
| OE HIGH (disable) <sup>(1)</sup>                    | 25         |                    | 25    | -                  | ns    |
| Clock $\uparrow$ S <sub>1</sub> S <sub>0</sub> = LH | 39         | 44                 | 45    | 50                 | ns    |
| Clock $\uparrow S_1S_0 = LL$                        | 39         | 44                 | 45    | 50                 | ns    |
| Clock $\uparrow$ S <sub>1</sub> S <sub>0</sub> = HL | 44         | 49                 | 53    | 58                 | ns    |

NOTE:

1. C<sub>L</sub> = 5pF



#### TABLE III GUARANTEED SET-UP AND HOLD TIMES<sup>(1)</sup>

|                                 | СОММЕ          | RCIAL        | MILIT          |              |       |
|---------------------------------|----------------|--------------|----------------|--------------|-------|
| FROM INPUT                      | SET-UP<br>TIME | HOLD<br>TIME | SET-UP<br>TIME | HOLD<br>TIME | UNITS |
| RE                              | 19             | 4            | 19             | 5            | ns    |
| R <sub>i</sub> <sup>(2)</sup>   | 10             | 4            | 12             | 5            | ns    |
| PUP                             | 25             | 4            | 27             | 5            | ns    |
| FE                              | 25             | 4            | 27             | 5            | ns    |
| Cn                              | 18             | 4            | 18             | 5            | ns    |
| DI                              | 25             | 0            | 25             | 0            | ns    |
| ORi                             | 25             | 0            | 25             | 0            | ns    |
| S <sub>0</sub> , S <sub>1</sub> | 25             | 0            | 29             | 0            | ns    |
| ZERO                            | 25             | 0            | 29             | 0            | ns    |

#### NOTES

1. All times relative to clock LOW-to-HIGH transition.

2. On IDT39C11, R<sub>i</sub> and D<sub>i</sub> are internally connected together and labeled D<sub>I</sub>. Use R<sub>i</sub> set-up and hold times when D inputs are used to load register.

#### IDT39C09B/IDT39C11B SWITCHING CHARACTERISTICS OVER OPERATING RANGE

Table I, II and III below define the timing characteristics of the IDT39C09B/11B over the operating voltage and temperature range. The tables are divided into three types of parameters: clock characteristics, combinational delays from inputs to outputs, and set-up and hold time requirements. The latter table defines the time prior to the end of the cycle (i.e., clock LOW-to-HIGH transition) that each input must be stable to guarantee that the correct data is written into one of the internal registers.

Measurements are made at 1.5V with V<sub>IL</sub> = 0V and V<sub>IH</sub> = 3.0V. For three-state disable tests, C<sub>L</sub> = 5.0pF and measurement is to 0.5V change on output voltage level. All outputs have maximum DC loading.

#### TABLE I CYCLE TIME AND CLOCK CHARACTERISTICS

| TIME                    | COMMERCIAL | MILITARY |
|-------------------------|------------|----------|
| Minimum Clock LOW Time  | —          | —        |
| Minimum Clock HIGH Time | _          | _        |

#### TABLE II MAXIMUM COMBINATIONAL PROPAGATION DELAYS

C<sub>L</sub> = 50pF (except output disable test)

|                                  | COMMERCIAL |                        | MILI                 | UNITS              |       |
|----------------------------------|------------|------------------------|----------------------|--------------------|-------|
| FROM INFOT                       | Y          | C <sub>n + 4</sub>     | Y                    | C <sub>n + 4</sub> | UNITS |
| Di                               | —          | —                      |                      | — <sup>1</sup>     | ns    |
| S <sub>0</sub> , S <sub>1</sub>  |            | -                      | · - : . :            |                    | ns    |
| OR                               | —          | · · · · · · · · ·      | , <sup>11</sup> — 11 |                    | ns    |
| C <sub>n</sub>                   |            | 1                      |                      | —                  | ns    |
| ZERO                             |            | en ga <u>aan</u> ah sa |                      |                    | ns    |
| OE LOW (enable)                  |            | <u> </u>               |                      |                    | ns    |
| OE HIGH (disable) <sup>(1)</sup> |            |                        |                      | —                  | ns    |
| Clock $\uparrow S_1S_0 = LH_1$   |            | -                      | -                    |                    | ns    |
| Clock $\uparrow S_1S_0 = LL$     | —          |                        |                      | —                  | ns    |
| Clock $\uparrow S_1S_0 = HL$     | -          |                        |                      | —                  | ns    |

NOTE:

1. C<sub>L</sub> = 5pF



|                                 | COMMERCIAL     |              | MILITARY       |              |       |
|---------------------------------|----------------|--------------|----------------|--------------|-------|
| FROM INPUT                      | SET-UP<br>TIME | HOLD<br>TIME | SET-UP<br>TIME | HOLD<br>TIME | UNITS |
| RE                              | -              | —            | —              | Areason.     | ns    |
| R <sub>i</sub> <sup>(2)</sup>   |                | —            |                |              | ns    |
| PUP                             | —              | _            | —              | —            | ns    |
| FE                              | —              |              |                | —            | ns    |
| Cn                              | —              | —            | —              | —            | ns    |
| D                               | —              |              |                | _            | ns    |
| ORi                             | _              |              |                | _            | ns    |
| S <sub>0</sub> , S <sub>1</sub> |                |              |                | _            | ns    |
| ZERO                            | —              |              |                |              | ns    |

#### NOTES:

1. All times relative to clock LOW-to-HIGH transition.

2. On IDT39C11, R, and D, are internally connected together and labeled  $D_{\rm t}$  . Use R, set-up and hold times when D inputs are used to load register.

#### **AC TEST CONDITIONS**

| Input Pulse Levels            | GND to 3.0V  |  |  |
|-------------------------------|--------------|--|--|
| Input Rise/Fall Times         | 1V/ns        |  |  |
| Input Timing Reference Levels | 1.5V         |  |  |
| Output Reference Levels       | 1.5V         |  |  |
| Output Load                   | See Figure 1 |  |  |
|                               |              |  |  |

#### SWITCHING WAVEFORMS



#### **INPUT/OUTPUT INTERFACE CIRCUITRY**



Figure 1. Input Structure (All Inputs)

#### **TEST LOAD CIRCUIT**



M3003003-1

Figure 1. Switching Test Circuit (all outputs)



Figure 2. Output Structure (All Outputs)

IDT49C410-007