







## IF3602 Dual Matched N-Channel JFET

#### **Features**

InterFET N3600L Geometry
Low noise: 0.35 nV/VHz typical

High gain: 175mS typical
Low VGS(OFF): -1.5 typical
Typical loss: 300mA

Typical BVsss: -30VHigh radiation tolerance

• RoHS, REACH, CMR compliant

· Custom test and binning options available

• SMT, TH, and bare die package options

• Edge case SPICE modeling: InterFET SPICE

# 

NOTE: S/D pins are interchangeable Source Drain connections

# **Industry Standard Crosses**

InterFET exclusive

### **InterFET Similar Parts**

IF3601

### **Applications**

- · General: Amplifiers; Switches; Voltage regulators; Oscillators; Signal mixers; Noise generators
- · Military/Aero: Radar; Communications; Satellites; Missiles guidance; Hydrophone Preamplifiers
- · Medical: Medical imaging systems; Medical monitors and recorders; Ultrasound equipment
- · Audio: Tone control circuits; Headphone amplifiers; Audio filters; Electret Microphone

### Description

The -20V InterFET IF3602 JFET is presently the lowest noise JFET on the market. Targeted for ultra low noise high gain differential amplifier designs the IF3602 is the default standard for ultra low noise measurement equipment at very low frequencies. Custom specifications, matching, and packaging options are available.

### Ordering Information Custom Part and Binning Options Available

| Part Number | Description                            | Case  | Packaging      |
|-------------|----------------------------------------|-------|----------------|
| IF3602T78   | Through-Hole                           | TO-78 | Bulk           |
| IF3602COT * | Chip Orientated Tray (COT Waffle Pack) | COT   | 30/Waffle Pack |
| IF3602CFT * | Chip Face-up Tray (CFT Waffle Pack)    | CFT   | 30/Waffle Pack |

<sup>\*</sup> Bare die packaged options are designed for matched specifications but not 100% tested









# **Electrical Characteristics**

Maximum Ratings (@ TA = 25°C, Unless otherwise specified)

|                  | Parameters                                       | TO-78      | Unit  |
|------------------|--------------------------------------------------|------------|-------|
| $V_{\text{RGS}}$ | Reverse Gate Source and Gate Drain Voltage       | -20        | V     |
| I <sub>FG</sub>  | Continuous Forward Gate Current                  | 50         | mA    |
| $P_D$            | Continuous Device Power Dissipation <sup>1</sup> | 500        | mW    |
| Р                | Power Derating <sup>1</sup>                      | 3.3        | mW/°C |
| TJ               | Operating Junction Temperature                   | -65 to 175 | °C    |
| T <sub>STG</sub> | Storage Temperature                              | -65 to 175 | °C    |

<sup>&</sup>lt;sup>1</sup>Thermal power dissipation and derating values obtained with gate pin (substrate) thermally connected to pad and/or internal layer.

Static Characteristics (@ TA = 25°C, Unless otherwise specified)

|                      | Parameters                            | Conditions                                    | Min   | Тур | Max  | Unit |
|----------------------|---------------------------------------|-----------------------------------------------|-------|-----|------|------|
| V <sub>(BR)GSS</sub> | Gate to Source<br>Breakdown Voltage   | $V_{DS} = 0V$ , $I_{G} = -1\mu A$             | -20   |     |      | V    |
| I <sub>GSS</sub>     | Gate to Source<br>Reverse Current     | $V_{GS} = -10V, V_{DS} = 0V$                  |       |     | -0.5 | nA   |
| V <sub>GS(OFF)</sub> | Gate to Source<br>Cutoff Voltage      | V <sub>DS</sub> = 10V, I <sub>D</sub> = 0.5nA | -0.35 |     | -3.0 | V    |
| I <sub>DSS</sub>     | Drain to Source<br>Saturation Current | $V_{GS} = 0V$ , $V_{DS} = 10V$ (Pulsed)       | 30    | 300 |      | mA   |

**Dynamic Characteristics** (@ TA = 25°C. Unless otherwise specified)

|                                     | Parameters                                | Conditions                                            | Min | Тур  | Max | Unit   |
|-------------------------------------|-------------------------------------------|-------------------------------------------------------|-----|------|-----|--------|
| G <sub>FS</sub>                     | Forward<br>Transconductance               | V <sub>DS</sub> = 10V, V <sub>GS</sub> = 0V, f = 1kHz |     | 175  |     | mS     |
| Ciss                                | Input Capacitance                         | V <sub>DS</sub> = 0V, V <sub>GS</sub> = -4V, f = 1MHz |     | 650  |     | pF     |
| Crss                                | Reverse Transfer<br>Capacitance           | V <sub>DS</sub> = 0V, V <sub>GS</sub> = -4V, f = 1MHz |     | 80   |     | pF     |
| e <sub>n</sub>                      | Equivalent Circuit<br>Input Noise Voltage | V <sub>DS</sub> = 3V, I <sub>D</sub> = 5mA, f = 100Hz |     | 0.35 |     | nV/√Hz |
| V <sub>GS1</sub> – V <sub>GS2</sub> | Differential Gate<br>Source Voltage       | V <sub>DS</sub> = 10V, I <sub>D</sub> = 500pA         |     |      | 100 | mV     |









# **Typical IF3602 Characteristics**





















# **TO-78 Mechanical and Layout Data**

## **Package Outline Data**





- 1. All linear dimensions are in millimeters.
- 2. Eight leaded device. Not all leads are shown in drawing views.
- Some package configurations will not populate pin 8 and/or pin 7.
- 4. Package weight approximately 0.44 grams
- Bulk product is shipped in standard ESD shipping material
- 6. Refer to JEDEC standards for additional information.

# **Suggested Through-Hole Layout**



- 1. All linear dimensions are in millimeters.
- The suggested land pattern dimensions have been provided as a straight lead reference only. A more robust pattern may be desired for wave soldering and/or bent lead configurations.









# **Compliance and Legal**

#### Environment

InterFET parts follow the latest RoHS Compliance, REACH Compliance, Proposition 65 Statement, TSCA Statement, and Chemical Disposal and Waste Mitigation requirement and guidelines. For more on InterFET's Environmental Commitment please visit <a href="https://www.interFET.com/environmental/">www.interFET.com/environmental/</a>.

### Package materials

| Parameters | SOT23         | SOIC8         | TO-92         | Metal Case |
|------------|---------------|---------------|---------------|------------|
| Alloy      | CDA194        | C194 1/2H     | C194 1/2H     | Kovar      |
| Cu         | Balance       | 97% min       | 97% min       |            |
| Fe         | 2.1 – 2.6%    | 2.1 – 2.6%    | 2.1 – 2.6%    | 53%        |
| Zn         | 0.05 - 0.2%   | 0.05 - 0.2%   | 0.05 - 0.15%  |            |
| Р          | 0.015 - 0.15% | 0.015 - 0.15% | 0.015 - 0.15% |            |
| Pb         | 0.03% max     | 0.03% max     | 0.03% max     |            |
| Ni         |               |               |               | 29%        |
| Со         |               |               |               | 17%        |
| Mn         |               |               |               | 0.3%       |
| Si         |               |               |               | 0.2%       |
| С          |               |               |               | <0.01%     |
| Au         |               |               |               | Plating    |

### Package tests

| Parameters | ers SOT23 SOIC8 TO-92  |                        | Metal Case             |                        |
|------------|------------------------|------------------------|------------------------|------------------------|
| MSL        | Level 1                | Level 2                | N/A                    | N/A                    |
| ESD        | Class M4 Machine Model |
|            | Class 3B HBM           | Class 3B HBM           | Class 3B HBM           | Class 3B HBM           |

### **Legal Notice**

InterFET Corporation reserves the right to make corrections, enhancements, improvements, modifications, and other changes to its semiconductor products without further notice to this document and any product described herein. InterFET does not assume any liability arising out of the application or use of this document or any product described herein. Unless InterFET has explicitly designated an individual product as meeting the requirements of a particular industry standard, InterFET is not responsible for any failure to meet such industry standard requirements.

InterFET Corporation assumes no liability for a customers product design or applications. Corporate designers and others who are developing systems that incorporate InterFET products understand and agree that they remain responsible for using their independent analysis, evaluation and judgment in designing their applications. Corporate designers and others have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications with all applicable regulations, laws and other applicable requirements.

InterFET Corporation resources are provided "as is" with potential faults. InterFET disclaims all other warranties or representations, express or implied, regarding resources or use thereof, including but not limited to accuracy or completeness, title, any widespread failure warranty and any implied warranties of merchantability, fitness for a particular purpose, and non-infringement of any third party intellectual property rights. InterFET shall not be liable for and shall not defend or indemnify designer against any claim, including but not limited to any infringement claim that relates to or is based on any combination of products even if described in InterFET resources or otherwise. In no event shall InterFET be liable for any actual, direct, special, collateral, indirect, punitive, incidental, consequential or exemplary damages in connection with or arising out of InterFET resources or use thereof, and regardless of whether InterFET has been advised of the possibility of such damages.