







# IFN3954, IFN3955, IFN3956 Dual Matched N-Channel JFET

#### **Features**

- InterFET N0016H Geometry
- Typical Noise: 6 nV/vHz
- · Low Ciss: 3.5pF Typical
- · High Input Impedance
- RoHS Compliant
- SMT, TH, and Bare Die Package options.

#### **Applications**

- · Differential Amplifiers
- · Low Noise Pre-Amplifier
- · High Impedance Amplifier

### Description

The -50V InterFET IFN3954, IFN3955, and IFN3956 matched pair JFET's are targeted for high input impedance applications for mid to high frequency designs. Gate leakages are typically 10pA at room temperatures. Parts are matched down to 5mV. The TO-71 package is hermetically sealed and suitable for military applications. Custom specifications, matching, and packaging options are available.

#### **TO-71 Bottom View**





#### **SOIC8 Top View**





**Product Summary** 

|                      | Parameters                         | IFN3954 Min | IFN3955 Min | IFN3956 Min | Unit |
|----------------------|------------------------------------|-------------|-------------|-------------|------|
| BV <sub>GSS</sub>    | Gate to Source Breakdown Voltage   | -50         | -50         | -50         | V    |
| I <sub>DSS</sub>     | Drain to Source Saturation Current | 0.5         | 0.5         | 0.5         | mA   |
| V <sub>GS(off)</sub> | Gate to Source Cutoff Voltage      | -1          | -1          | -1          | V    |
| G <sub>FS</sub>      | Forward Transconductance           | 1000        | 1000        | 1000        | μS   |

#### Ordering Information Custom Part and Binning Options Available

| Custom Fart and Billing Options Available |                                     |       |                    |  |  |
|-------------------------------------------|-------------------------------------|-------|--------------------|--|--|
| Part Number                               | Description                         | Case  | Packaging          |  |  |
| IFN3954; IFN3955; IFN3956                 | Through-Hole                        | TO-71 | Bulk               |  |  |
| SMP3954; SMP3955; SMP3956                 | Surface Mount                       | SOIC8 | Bulk               |  |  |
| SMP3954TR; SMP3955TR;                     | 7" Tape and Reel: Max 500 Pieces    |       | Minimum 500 Pieces |  |  |
| SMP3956TR                                 | 13" Tape and Reel: Max 2,500 Pieces | SOIC8 | Tape and Reel      |  |  |
| IFN3954COT; IFN3955COT;                   | Chip Orientated Tray                |       |                    |  |  |
| IFN3956COT *                              | (COT Waffle Pack)                   | COT   | 70/Waffle Pack     |  |  |
| IFN3954CFT; IFN3955CFT;                   | Chip Face-up Tray                   |       |                    |  |  |
| IFN3956CFT *                              | (CFT Waffle Pack)                   | CFT   | 70/Waffle Pack     |  |  |

<sup>\*</sup> Bare die packaged options are designed for matched specifications but not 100% tested



**Disclaimer:** It is the Buyers responsibility for designing, validating and testing the end application under all field use cases and extreme use conditions. Guaranteeing the application meets required standards, regulatory compliance, and all safety and security requirements is the responsibility of the Buyer. These resources are subject to change without notice.









## **Electrical Characteristics**

Maximum Ratings (@ T<sub>A</sub> = 25°C, Unless otherwise specified)

|                  | Parameters                                 | Value      | Unit  |
|------------------|--------------------------------------------|------------|-------|
| $V_{\text{RGS}}$ | Reverse Gate Source and Gate Drain Voltage | -50        | V     |
| I <sub>FG</sub>  | Continuous Forward Gate Current            | 50         | mA    |
| PD               | Continuous Device Power Dissipation        | 250        | mW    |
| Р                | Power Derating                             | 4.3        | mW/°C |
| Tı               | Operating Junction Temperature             | -55 to 150 | °C    |
| $T_{STG}$        | Storage Temperature                        | -65 to 175 | °C    |

Static Characteristics (@ TA = 25°C, Unless otherwise specified)

|                      |                                       |                                                                                                                                               | IFN3954, IFN3955, IFN3956 |     |              |          |
|----------------------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-----|--------------|----------|
|                      | Parameters                            | Conditions                                                                                                                                    | Min                       | Тур | Max          | Unit     |
| V <sub>(BR)GSS</sub> | Gate to Source<br>Breakdown Voltage   | $I_G = -1\mu A$ , $V_{DS} = 0V$                                                                                                               | -50                       |     |              | V        |
| I <sub>GSS</sub>     | Gate to Source<br>Reverse Current     | $V_{GS} = -30V$ , $V_{DS} = 0V$ , $T_A = 25$ °C<br>$V_{GS} = -30V$ , $V_{DS} = 0V$ , $T_A = 125$ °C                                           |                           |     | -100<br>-500 | pA<br>nA |
| IG                   | Gate Operating Current                | V <sub>DS</sub> = 20V, I <sub>D</sub> = 200μA, T <sub>A</sub> = 25°C<br>V <sub>DS</sub> = 20V, I <sub>D</sub> = 200μA, T <sub>A</sub> = 125°C |                           |     | -50<br>-250  | pA<br>nA |
| V <sub>GS(OFF)</sub> | Gate to Source<br>Cutoff Voltage      | $V_{DS} = -20V$ , $I_G = 1nA$                                                                                                                 | -1                        |     | -4.5         | V        |
| V <sub>GS</sub>      | Gate Source Voltage                   | $V_{DS} = 20V, I_D = 50\mu A$<br>$V_{DS} = 20V, I_D = 200\mu A$                                                                               | -0.5                      |     | -4.2<br>-4   | V        |
| V <sub>GS(F)</sub>   | Gate Source Forward<br>Voltage        | $V_{DS} = 0V$ , $I_G = 1mA$                                                                                                                   |                           |     | 2            | V        |
| I <sub>DSS</sub>     | Drain to Source<br>Saturation Current | $V_{DS} = 20V$ , $V_{GS} = 0V$ (Pulsed)                                                                                                       | 0.5                       |     | 5            | mA       |

**Dynamic Characteristics** (@ TA = 25°C, Unless otherwise specified)

|                                                 |                                                         |                                                                                              | IFN3         | IFN3954, IFN3955, IFN3956 |               |       |
|-------------------------------------------------|---------------------------------------------------------|----------------------------------------------------------------------------------------------|--------------|---------------------------|---------------|-------|
| P                                               | arameters                                               | Conditions                                                                                   | Min          | Тур                       | Max           | Unit  |
| G <sub>FS</sub>                                 | Forward<br>Transconductance                             | $V_{DS} = 10V$ , $V_{GS} = 0V$ , $f = 1kHz$<br>$V_{DS} = 20V$ , $V_{GS} = 0V$ , $f = 200MHz$ | 1000<br>1000 |                           | 3000          | μS    |
| Gos                                             | <b>Output Conductance</b>                               | $V_{DS} = 20V, f = 1kHz$                                                                     |              |                           | 35            | μS    |
| C <sub>iss</sub>                                | Input Capacitance                                       | $V_{DS} = 20V, V_{GS} = 0V, f = 1MHz$                                                        |              |                           | 4             | pF    |
| C <sub>rss</sub>                                | Reverse Capacitance                                     | $V_{DS} = 20V, V_{GS} = 0V, f = 1MHz$                                                        |              |                           | 1.2           | pF    |
| NF                                              | Noise Figure                                            | $V_{DS}$ = 20V, f = 10Hz, $R_G$ = 10M $\Omega$                                               |              |                           | 0.5           | dB    |
| $ I_{G1} - I_{G2} $                             | Differential Gate<br>Current                            | V <sub>DS</sub> = 20V, I <sub>D</sub> = 200μA, T <sub>A</sub> = 125°C                        |              |                           | 10            | nA    |
| I <sub>DSS1</sub> /I <sub>DSS2</sub>            | Saturation Drain<br>Current Ratio                       | $V_{DS} = 20V, V_{GS} = 0V$                                                                  | 0.95         |                           | 1             |       |
| V <sub>GS1</sub> – V <sub>GS2</sub>             | Differential Gate<br>Source Voltage                     | IFN395<br>V <sub>DS</sub> = 20V, I <sub>D</sub> = 200μA IFN395<br>IFN395                     | 55           |                           | 5<br>10<br>15 | mV    |
| $\frac{\left V_{GS1}-V_{GS2}\right }{\Delta T}$ | Differential Gate<br>Source Voltage with<br>Temperature | $V_{DS} = 20V$ , $I_D = 200\mu A$ IFN395<br>$T_O = -55$ °C to 125°C IFN395                   | 55           |                           | 1<br>2.5<br>5 | mV/°C |
| gfs1/gfs2                                       | Transconductance<br>Ratio                               | $V_{DS} = 20V$ , $I_D = 200 \mu A$ , $f = 1 kHz$                                             | 0.97         |                           | 1             |       |









## **TO-71 Mechanical and Layout Data**

## **Package Outline Data**



- 1. All linear dimensions are in millimeters.
- Eight leaded device. Not all leads are shown in drawing views.
- 3. Some package configurations will not populate pin 8 and/or pin 4.
- 4. Package weight approximately 0.35 grams
- Bulk product is shipped in standard ESD shipping material
- 6. Refer to JEDEC standards for additional information.

# **Suggested Bent Lead Through-Hole Layout**



- 1. All linear dimensions are in millimeters.
- Pads 8 and/or pad 4 can be eliminated for devices with less pins.
- The suggested land pattern dimensions have been provided as an eight pin bent lead reference only. A more robust pattern may be desired for wave soldering or reduced pin count.









## **SOIC8** Mechanical and Layout Data

### **Package Outline Data**







- 1. All linear dimensions are in millimeters.
- 2. Package weight approximately 0.21 grams
- 3. Molded plastic case UL 94V-0 rated
- For Tape and Reel specifications refer to InterFET CTC-021 Tape and Reel Specification, Document number: IF39002
- Bulk product is shipped in standard ESD shipping material
- 6. Refer to JEDEC standards for additional information.

### **Suggested Pad Layout**



- 1. All linear dimensions are in millimeters.
- The suggested land pattern dimensions have been provided for reference only. A more robust pattern may be desired for wave soldering.