### **Power Factor Controllers** IL34262 There are active power factor controllers specifically designed for use as a preconverter in electronic ballast and in off-line power converter applications. These integrated circuits feature an internal startup timer for stand-alone applications, a one quadrant multiplier for near unity power factor, zero current detector to ensure critical conduction operation, transconductance error amplifier, quick start circuit for enhanced startup, trimmed internal bandgap reference, current sensing comparator, and a totem pole output ideally suited for driving a power MOSFET. Also included are protective features consisting of an overvoltage comparator to eliminate runaway output voltage due to load removal, input undervoltage lockout with hysteresis, cycle-by-cycle current limiting, multiplier output clamp that limits maximum peak switch current, an RS latch for single pulse metering, and a drive output high state clamp for MOSFET gate protection. These devices are available in dual-in-line and surface mount plastic packages. N SUFFIX DIP 1 D SUFFIX SOP 8 1 ORDERING INFORMATION IL34262N DIP IL34262D SOP T<sub>A</sub> = 0° to 85° C for all packages. - Overvoltage Comparator Eliminates Runaway Output Voltage - Internal Startup Timer - One Quadrant Multiplier - Zero Current Detector - Trimmed 2% Internal Bandgap Reference - Totem Pole Output with High State Clamp - Undervoltage Lockout with 6.0 V of Hysteresis - Low Startup and Operating Current - Supersedes Functionality of SG3561, TDA4817 and MC34262 ### **MAXIMUM RATINGS** | Rating | Symbol | Value | Unit | |--------------------------------------------------------|-----------------|-------------|------------------| | Total Power Supply and Zener Current | (Icc + Iz) | 30 | mA | | Output Current, Source or Sink | lo | 500 | mA | | Current Sense, Multiplier, and Voltage Feedback Inputs | Vin | -1.0 to +10 | V | | Zero Current Detect Input | Iin | | mA | | High State Forward Current | | 50 | | | Low State Reverse Current | | -10 | | | Power Dissipation and Thermal Characteristics | | | | | N Suffix, Plastic Package | | | | | Maximum Power Dissipation @ TA = 70°C | PD | 800 | mW | | Thermal Resistance, Junction-to-Air | $R_{ heta JA}$ | 100 | °C/W | | D Suffix, Plastic Package | | | | | Maximum Power Dissipation @ TA = 70°C | PD | 450 | mW | | Thermal Resistance, Junction-to-Air | $R_{\theta JA}$ | 178 | <sup>0</sup> C/W | | Operating Junction Temperature | ТЈ | +150 | °C | | Operating Ambient Temperature | TA | 0 to +85 | °C | | Storage Temperature | Tstg | -65 to +150 | $^{\circ}$ C | <sup>\*</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. **ELECTRICAL CHARACTERISTICS** (\(\forall cc = 12 \) V, for min/max values TA is the operating ambient temperature range that applies unless otherwise noted.) | Characteristic | Symbol | Min | Max | Unit | |----------------------------------------------------------------------------------------|----------------------|-------|-------|------| | ERROR AMPLIFIER | | | | | | Voltage Feedback Input Threshold | VFB | | | V | | TA=25°C | | 2.465 | 2.535 | | | TA = T low to T high ( $Vcc = 12 V$ to $28 V$ ) | | 2.44 | 2.54 | | | Line Regulation (VCC = $12 \text{ V}$ to $28 \text{ V}$ , TA = $25 ^{\circ}\text{C}$ ) | Reg <sub>line</sub> | | 10 | mV | | Input Bias Current (VFB = 0 V) | Iib | | -0.5 | μΑ | | Transconductance (TA = $25$ °C) | $g_{\mathrm{m}}$ | 80 | 130 | μmho | | Output Current | lo | | | μΑ | | Source (VFB = $2.3 \text{ V}$ ) | | | | | | Sink (VFB = $2.7 \text{ V}$ ) | | | | | | Output Voltage Swing | | | | V | | High State (VFB = $2.3 \text{ V}$ ) | V <sub>OH</sub> (ea) | 5.8 | _ | | | Low State (VFB = $2.7 \text{ V}$ ) | V <sub>OL</sub> (ea) | | 2.4 | | | Characteristic | Symbol | Min | Max | Unit | |-------------------------------------------------------------------------|--------------------------|--------------------------|----------|------| | OVERVOLTAGE COMPARATOR | | | • | | | Voltage Feedback Input Threshold | V <sub>FB</sub> (OV) | 1.065VfB | 1.095VfB | V | | MULTIPLIER | | | | | | Input Bias Current, Pin 3 (VFB = 0 V) | IiB | _ | -0.5 | μΑ | | Input Threshold, Pin 2 | Vth(M) | 1.05 V <sub>OL(EA)</sub> | _ | V | | Dynamic Input Voltage Range | | | | | | Multiplier Input (Pin 3) | Vpin3 | 0 to 2.5 Vth(M) to | | V | | Compensation (Pin 2) | Vpin2 | (Vth(M)+1.0) | | | | Multiplier Gain (Vpin 3 = 0.5 V, Vpin 2 = Vth(M) + 1.0 V) | K | 0.43 | 0.87 | 1/V | | ZERO CURRENT DETECTOR | | | | | | Input Threshold Voltage (Vjn Increasing) | Vth | 1.33 | 1.87 | V | | Hysteresis (Vin Decreasing) | VH | 100 | 300 | mV | | Input Clamp Voltage | VIH | 6.1 | _ | V | | High State (IDET = $+3.0 \text{ mA}$ ) | VIL | 0.3 | 1.0 | | | Low State (IDET = - 3.0 mA) | | | | | | CURRENT SENSE COMPARATOR | | | | | | Input Bias Current (Vpin 4 = 0 V) | $I_{\mathrm{IB}}$ | _ | -1.0 | μΑ | | Input Offset Voltage (Vpm 2 = 1.6 V, Vpm 3 = 0 V) | $V_{IO}$ | _ | 25 | mV | | Maximum Current Sense Input Threshold (Note 1) | $V_{th(max)}$ | 1.3 | 1.8 | V | | Delay to Output | t <sub>PHL(in/out)</sub> | _ | 400 | ns | | DRIVE OUTPUT | | | | | | Output Voltage (V <sub>CC</sub> = 12 V) | | | | V | | Low State $(I_{sink} = 20 \text{ mA})$ | $V_{OL}$ | _ | 0.8 | | | $(I_{\rm sink} = 200 \text{ mA})$ | | _ | 3.3 | | | High State $(I_{\text{source}} = 20 \text{ mA})$ | $V_{OH}$ | 9.8 | 0.8 | | | $(I_{\text{source}} = 200 \text{ mA})$ | | 7.8 | 3.3 | | | Output Voltage (V <sub>CC</sub> = 30 V) | $V_{O(max)}$ | 14 | 18 | V | | High State ( $I_{\text{source}} = 20 \text{ mA}, C_L = 15 \text{ pF}$ ) | | | | | | Output Voltage Rise Time (C <sub>L</sub> 1.0 nF) | $t_{\rm r}$ | _ | 120 | ns | | Output Voltage Fall Time (C <sub>L</sub> 1.0 nF) | $t_{\mathrm{f}}$ | _ | 120 | ns | | Output Voltage with UVLO Activated | $V_{O(UVLO)}$ | _ | 0.5 | V | | $(\text{Vcc} = 7.0 \text{ V}, l_{\text{Sink}} = 1.0 \text{mA})$ | | | | | | RESTART TIMER | | | | | | Restart Time Delay | tDLY | 200 | _ | μs | Note 1: This parameter is measured with $V_{\text{FB}}$ =0V, and $V_{\text{Pin3}}\!\!=\!\!3.0V$ | Characteristic | Symbol | Min | Max | Unit | |---------------------------------------------------------------|---------------------|------|------|------| | UNDERVOLTAGE LOCKOUT | | | | | | Startup Threshold (V <sub>CC</sub> Increasing) | V <sub>th(on)</sub> | 11.5 | 14.5 | V | | Minimum Operating Voltage After Turn-On (V <sub>CC</sub> | $V_{Shutdown}$ | 7.0 | 9.0 | V | | Decreasing) | | | | | | Hysteresis | $V_{\mathrm{H}}$ | 3.8 | 6.2 | V | | TOTAL DEVICE | | | | | | Power Supply Current | $I_{CC}$ | _ | 0.4 | mA | | Startup ( $Vcc = 7.0 \text{ V}$ ) | | | 12 | | | Operating Dynamic Operating (50 kHz, $C_L = 1.0 \text{ nF}$ ) | | | 20 | | | Power Supply Zener Voltage (Ice = 25 mA) | $V_Z$ | 30 | _ | V | # **Simplified Block Diagram** | Notes | Calculation | Formula | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------| | Calculate the maximum required output power. | Required Converter Output Power | P <sub>O</sub> = V <sub>O</sub> I <sub>O</sub> | | Calculated at the minimum required ac line voltage for output regulation. Let the efficiency $\eta$ = 0.92 for low line operation. | Peak Inductor Current | $I_{L(pk)} = \frac{2\sqrt{2} P_O}{\eta Vac_{(LL)}}$ | | Let the switching cycle t = 40 $\mu$ s for universal input (85 to 265 Vac) operation and 20 $\mu$ s for fixed input (92 to 138 Vac, or 184 to 276 Vac) operation. | Inductance | $L_{P} = \frac{t \left( \frac{V_{O}}{\sqrt{2}} - Vac_{(LL)} \right) \eta Vac_{(LL)}^{2}}{\sqrt{2} V_{O} P_{O}}$ | | In theory the on–time $t_{\text{on}}$ is constant. In practice $t_{\text{on}}$ tends to increase at the ac line zero crossings due to the charge on capacitor $C_5$ . Let $Vac = Vac_{(LL)}$ for initial $t_{\text{on}}$ and $t_{\text{off}}$ calculations. | Switch On–Time | $t_{on} = \frac{2 P_{O} L_{P}}{\eta \text{ Vac}^2}$ | | The off–time $t_{\text{off}}$ is greatest at the peak of the ac line voltage and approaches zero at the ac line zero crossings. Theta ( $\theta$ ) represents the angle of the ac line voltage. | Switch Off–Time | $t_{\text{off}} = \frac{t_{\text{on}}}{\frac{V_{\text{O}}}{\sqrt{2} \text{ Vac } \text{Sin } \theta }} - 1$ | | The minimum switching frequency occurs at the peak of the ac line voltage. As the ac line voltage traverses from peak to zero, t <sub>off</sub> approaches zero producing an increase in switching frequency. | Switching Frequency | $f = \frac{1}{t_{on} + t_{off}}$ | | Set the current sense threshold $V_{CS}$ to 1.0 V for universal input (85 Vac to 265 Vac) operation and to 0.5 V for fixed input (92 Vac to 138 Vac, or 184 Vac to 276 Vac) operation. Note that $V_{CS}$ must be <1.4 V. | Peak Switch Current | $R_7 = \frac{V_{CS}}{I_{L(pk)}}$ | | Set the multiplier input voltage $V_{M}$ to 3.0 V at high line. Empirically adjust $V_{M}$ for the lowest distortion over the ac line voltage range while guaranteeing startup at minimum line. | Multiplier Input Voltage | $V_{M} = \frac{Vac \sqrt{2}}{\left(\frac{R_{5}}{R_{3}} + 1\right)}$ | | The $l_{IB} \; R_1$ error term can be minimized with a divider current in excess of 50 $\mu A.$ | Converter Output Voltage | $V_{O} = V_{ref} \left( \frac{R_2}{R_1} + 1 \right) - I_{IB} R_2$ | | The calculated peak—to—peak ripple must be less than 16% of the average dc output voltage to prevent false tripping of the Overvoltage Comparator. Refer to the Overvoltage Comparator text. ESR is the equivalent series resistance of C <sub>3</sub> | Converter Output<br>Peak to Peak<br>Ripple Voltage | $\Delta V_{O(pp)} = I_O \sqrt{\left(\frac{1}{2\pi f_{ac} C_3}\right)^2 + ESR^2}$ | | The bandwidth is typically set to 20 Hz. When operating at high ac line, the value of $C_1$ may need to be increased. (See Figure 25) | Error Amplifier Bandwidth | $BW = \frac{gm}{2 \pi C_1}$ | The following converter characteristics must be chosen: ΔV<sub>O</sub> — Converter output peak-to-peak ripple voltage #### <Design Equations> #### APPLICATION INFORMATION The application circuits shown in Figures 1, 2 and 3 reveal that few external components are required for a complete power factor preconverter. Each circuit is a peak detecting current-mode boost converter that operates in critical conduction mode with a fixed on-time and variable off-time. A major benefit of critical conduction operation is that the current loop is inherently stable, thus elimination the need for ramp compensation. The application in Figure 1 operates over an input voltage range if 90 Vac to 138 Vac and provides an output power of 80W (230V at 350mA) with an associated power factor of approximately 0.998 at nominal line. Figures 2 and 3 are universal input preconverter examples that operate over a continuous input voltage range of 90 Vac to 268Vac. Figure 2 provides an output power of 175W (400V at 440mA) while Figure 3 provides 450W (400V at 1.125A). Both circuits have an observed worst-case power factor of approximately 0.989. Figure 1. 80W Power Factor Controller **Power Factor Controller Test Data** | | AC Line Input | | | | | | | D | C Outpu | t | | | | |------------------|---------------|-------|-------------------|-----|-----------|------------|-------------------------|------|--------------------|---------|-------|---------|------| | | | | | Cur | rent Harm | onic Disto | rtion (% I <sub>f</sub> | und) | | | | | | | V <sub>rms</sub> | $P_{in}$ | PF | $I_{\text{fund}}$ | THD | 2 | 3 | 5 | 7 | V <sub>O(pp)</sub> | $V_{O}$ | IO | $P_{O}$ | η(%) | | 90 | 85.9 | 0.999 | 0.93 | 2.6 | 0.08 | 1.6 | 0.84 | 0.95 | 4.0 | 230.7 | 0.350 | 80.8 | 94.0 | | 100 | 85.3 | 0.999 | 0.85 | 2.3 | 0.13 | 1.0 | 1.2 | 0.73 | 4.0 | 230.7 | 0.350 | 80.8 | 94.7 | | 110 | 85.1 | 0.998 | 0.77 | 2.2 | 0.10 | 0.58 | 1.5 | 0.59 | 4.0 | 230.7 | 0.350 | 80.8 | 94.9 | | 120 | 84.7 | 0.998 | 0.71 | 3.0 | 0.09 | 0.73 | 1.9 | 0.58 | 4.1 | 230.7 | 0.350 | 80.8 | 95.3 | | 130 | 84.4 | 0.997 | 0.65 | 3.9 | 0.12 | 1.7 | 2.2 | 0.61 | 4.1 | 230.7 | 0.350 | 80.8 | 95.7 | | 138 | 84.1 | 0.996 | 0.62 | 4.6 | 0.16 | 2.4 | 2.3 | 0.60 | 4.1 | 230.7 | 0.350 | 80.8 | 96.0 | Figure 2. 175W Universal Input Power Factor Controller #### **Power Factor Controller Test Data** | | AC Line Input | | | | | | | D | C Outpu | ıt | | | | |------------------|---------------|-------|---------------------|-----|-----------|------------|-------------------------|------|--------------------|---------|------|-------|------| | | | | | Cur | rent Harm | onic Disto | rtion (% I <sub>1</sub> | und) | | | | | | | V <sub>rms</sub> | $P_{in}$ | PF | $I_{\mathrm{fund}}$ | THD | 2 | 3 | 5 | 7 | V <sub>O(pp)</sub> | $V_{O}$ | Io | Po | η(%) | | 90 | 193.3 | 0.991 | 2.15 | 2.8 | 0.18 | 2.6 | 0.55 | 1.0 | 3.3 | 402.1 | 0.44 | 176.9 | 91.5 | | 120 | 190.1 | 0.998 | 1.59 | 1.6 | 0.10 | 1.4 | 0.23 | 0.72 | 3.3 | 402.1 | 0.44 | 176.9 | 93.1 | | 138 | 188.2 | 0.999 | 1.36 | 1.2 | 0.12 | 1.3 | 0.65 | 0.80 | 3.3 | 402.1 | 0.44 | 176.9 | 94.0 | | 180 | 184.9 | 0.998 | 1.03 | 2.0 | 0.10 | 0.49 | 1.2 | 0.82 | 3.4 | 402.1 | 0.44 | 176.9 | 95.7 | | 240 | 182.0 | 0.993 | 0.76 | 4.4 | 0.09 | 1.6 | 2.3 | 0.51 | 3.4 | 402.1 | 0.44 | 176.9 | 97.2 | | 268 | 180.9 | 0.989 | 0.69 | 5.9 | 0.10 | 2.3 | 2.9 | 0.46 | 3.4 | 402.1 | 0.44 | 176.9 | 97.8 | Figure 3. 450W Universal Input Power Factor Controller #### **Power Factor Controller Test Data** | | AC Line Input | | | | | | | D | C Outpu | ıt | | | | |------------------|---------------|-------|-------------------|-----|-----------|------------|--------------------------|-------------------|--------------------|---------|------|-------|------| | | | | | Cur | rent Harm | onic Disto | ortion (% I <sub>f</sub> | <sub>fund</sub> ) | | | | | | | V <sub>rms</sub> | $P_{in}$ | PF | $I_{\text{fund}}$ | THD | 2 | 3 | 5 | 7 | V <sub>O(pp)</sub> | $V_{O}$ | Io | Po | η(%) | | 90 | 489.5 | 0.990 | 5.53 | 2.2 | 0.10 | 1.5 | 0.25 | 0.83 | 8.8 | 395.5 | 1.14 | 450.9 | 92.1 | | 120 | 475.1 | 0.998 | 3.94 | 2.5 | 0.12 | 0.29 | 0.62 | 0.52 | 8.8 | 395.5 | 1.14 | 450.9 | 94.9 | | 138 | 470.6 | 0.998 | 3.38 | 2.1 | 0.06 | 0.70 | 1.1 | 0.41 | 8.8 | 395.5 | 1.14 | 450.9 | 95.8 | | 180 | 463.4 | 0.998 | 2.57 | 4.1 | 0.21 | 2.0 | 1.6 | 0.71 | 8.9 | 395.5 | 1.14 | 450.9 | 97.3 | | 240 | 460.1 | 0.996 | 1.91 | 4.8 | 0.14 | 4.3 | 2.2 | 0.63 | 8.9 | 395.5 | 1.14 | 450.9 | 98.0 | | 268 | 459.1 | 0.995 | 1.72 | 5.8 | 0.10 | 5.0 | 2.5 | 0.61 | 8.9 | 395.5 | 1.14 | 450.9 | 98.2 | # N SUFFIX DIP (MS – 001BA) ### **NOTES:** Dimensions "A", "B" do not include mold flash or protrusions. Maximum mold flash or protrusions 0.25 mm (0.010) per side. | | Dimens | ion, mm | |--------|--------|---------| | Symbol | MIN | MAX | | A | 8.51 | 10.16 | | В | 6.10 | 7.11 | | C | | 5.33 | | D | 0.36 | 0.56 | | F | 1.14 | 1.78 | | G | 2.: | 54 | | Н | 7. | 62 | | J | 0° | 10° | | K | 2.92 | 3.81 | | L | 7.62 | 8.26 | | M | 0.20 | 0.36 | | N | 0.38 | · | ## D SUFFIX SOP (MS - 012AA) #### **NOTES:** - 1. Dimensions A and B do not include mold flash or protrusion. - 2. Maximum mold flash or protrusion 0.15 mm (0.006) per side for A; for B 0.25 mm (0.010) per side. | | Dimension, mm | | | | | | | |--------|---------------|------|--|--|--|--|--| | Symbol | MIN | MAX | | | | | | | A | 4.80 | 5.00 | | | | | | | В | 3.80 | 4.00 | | | | | | | C | 1.35 | 1.75 | | | | | | | D | 0.33 | 0.51 | | | | | | | F | 0.40 | 1.27 | | | | | | | G | 1.3 | 27 | | | | | | | Н | 5. | 72 | | | | | | | J | 0° | 8° | | | | | | | K | 0.10 | 0.25 | | | | | | | M | 0.19 | 0.25 | | | | | | | P | 5.80 | 6.20 | | | | | | | R | 0.25 | 0.50 | | | | | |