

# High Speed Digital Isolators



# **Functional Diagram**



# Truth Table

| Trutti Tubic   |              |         |  |  |  |  |  |  |
|----------------|--------------|---------|--|--|--|--|--|--|
| V <sub>I</sub> | $V_{OE}^{-}$ | $V_{O}$ |  |  |  |  |  |  |
| L              | L            | L       |  |  |  |  |  |  |
| Н              | L            | Н       |  |  |  |  |  |  |
| L              | Н            | Z       |  |  |  |  |  |  |
| Н              | Н            | Z       |  |  |  |  |  |  |

# **Features**

- High Speed: 150 Mbps typical (IL710S)
- 3 V to 5.5 V power supplies
- 50 kV/µs typ.; 30 kV/µs min. common mode transient immunity
- No carrier or clock for low EMI emissions and susceptibility
- 1.2 mA/channel typical quiescent current
- 300 ps typical pulse width distortion (IL710S)
- 100 ps pulse jitter
- 2 ns channel-to-channel skew
- · 10 ns typical propagation delay
- 600 V<sub>RMS</sub> working voltage per VDE 0884
- 2500 V<sub>RMS</sub> isolation voltage per UL 1577
- 44000 year barrier life
- Excellent magnetic immunity
- UL 1577 recognized; IEC 60747-5-5 (VDE 0884) certified
- 8-pin MSOP, SOIC, and PDIP packages

#### **Applications**

- · Digital Fieldbus
- RS-485 and RS-422
- Ground loop elimination
- Peripheral interfaces
- Serial communication
- Logic level shifting
- Equipment covered under IEC 61010-1 Edition 3
- 5 kV<sub>RMS</sub> rated IEC 60601-1 medical applications

#### **Description**

NVE's IL700 family of high-speed digital isolators are CMOS devices manufactured with NVE's patented\* IsoLoop® spintronic Giant Magnetoresistive (GMR) technology. The IL710S is the world's fastest isolator of its type, with a 150 Mbps typical data rate.

A unique ceramic/polymer composite barrier provides excellent isolation and virtually unlimited barrier life.

The symmetric magnetic coupling barrier provides a typical propagation delay of only 10 ns and a pulse width distortion as low as 300 ps (0.3 ns), achieving the best specifications of any isolator. Typical transient immunity of 50 kV/µs is unsurpassed. The IL710 is ideal for isolating applications such as PROFIBUS, RS-485, and RS-422.

The IL710 is available in 8-pin MSOP, SOIC, and PDIP packages. Standard and S-Grade parts are specified over a temperature range of -40°C to +100°C; T-Grade parts are specified over a temperature range of -40°C to +125°C.

IsoLoop is a registered trademark of NVE Corporation. \*U.S. Patent numbers 5,831,426; 6,300,617 and others.



**Absolute Maximum Ratings** 

| Parameters                                   | Symbol M            | in.  | Тур. | Max.                          | Units | <b>Test Conditions</b> |
|----------------------------------------------|---------------------|------|------|-------------------------------|-------|------------------------|
| Storage Temperature                          | $T_{s}$             | -55  |      | 150                           | °C    |                        |
| Junction Temperature                         | $T_{J}$             | -55  |      | 150                           | °C    |                        |
| Ambient Operating Temperature <sup>(1)</sup> | т                   | -40  |      | 100                           | °C    |                        |
| IL710T                                       | $T_A$               | -40  |      | 125                           | C     |                        |
| Supply Voltage                               | $V_{DD1}, V_{DD2}$  | -0.5 |      | 7                             | V     |                        |
| Input Voltage                                | $V_{\rm I}$         | -0.5 |      | $V_{\rm DD1} + 0.5 \text{ V}$ |       |                        |
| Input Voltage                                | $V_{\overline{OE}}$ | -0.5 |      | $V_{DD2} + 0.5 \text{ V}$     |       |                        |
| Output Voltage                               | $V_{o}$             | -0.5 |      | $V_{DD2} + 0.5 \text{ V}$     |       |                        |
| Output Current Drive                         | $I_{o}$             |      |      | 10                            | mA    |                        |
| Lead Solder Temperature                      |                     |      |      | 260                           | °C    | 10 sec.                |
| ESD                                          |                     |      | 2    |                               | kV    | HBM                    |

**Recommended Operating Conditions** 

| Parameters                       | Symbol M               | in. | Тур. | Max.               | Units | <b>Test Conditions</b> |
|----------------------------------|------------------------|-----|------|--------------------|-------|------------------------|
| Ambient Operating Temperature    |                        |     |      |                    |       |                        |
| IL710 and IL710S                 | $T_A$                  | -40 |      | 100                | °C    |                        |
| IL710T                           |                        | -40 |      | 125                | °C    |                        |
| Junction Temperature             |                        |     |      |                    |       |                        |
| IL710 and IL710S                 | $T_{J}$                | -40 |      | 110                | °C    |                        |
| IL710T                           |                        | -40 |      | 125                | °C    |                        |
| Supply Voltage                   | $V_{DD1}, V_{DD2} 3.0$ |     |      | 5.5                | V     |                        |
| Logic High Input Voltage         | V <sub>IH</sub> 2.4    |     |      | V <sub>DD1</sub> V |       |                        |
| Logic Low Input Voltage          | $V_{\text{IL}} 0$      |     |      | 0.8                | V     |                        |
| Input Signal Rise and Fall Times | $t_{IR}, t_{IF}$       |     |      | 1                  | μs    |                        |

**Insulation Specifications** 

| Parameters                                         |      | Symbol M        | in.   | Тур.              | Max. | Units            | Test Conditions                                         |
|----------------------------------------------------|------|-----------------|-------|-------------------|------|------------------|---------------------------------------------------------|
| Creepage Distance (external)                       |      |                 |       |                   |      |                  |                                                         |
| MSOP                                               |      |                 | 3.01  |                   |      | mm               |                                                         |
| SOIC                                               |      |                 | 4.04  |                   |      | mm               |                                                         |
| PDIP                                               |      |                 | 7.04  |                   |      | mm               |                                                         |
| Total Barrier Thickness (inter                     | nal) |                 | 0.012 | 0.013             |      | mm               |                                                         |
| Leakage Current <sup>(5)</sup>                     |      |                 |       | 0.2               |      | μΑ 240           | $V_{RMS}$ , 60 Hz                                       |
| Barrier Resistance <sup>(5)</sup>                  |      | R <sub>IO</sub> |       | >10 <sup>14</sup> |      | Ω 500            | V                                                       |
| Barrier Capacitance <sup>(5)</sup>                 |      | $C_{\text{IO}}$ |       | 1.1               |      | pF               | f=1 MHz                                                 |
| Comparative Tracking Index                         |      | CTI             | ≥175  |                   |      | V                | Per IEC 60112                                           |
| High Voltage Endurance<br>(Maximum Barrier Voltage | AC   | V <sub>IO</sub> | 1000  |                   |      | V <sub>RMS</sub> | At maximum                                              |
| for Indefinite Life)                               | DC   |                 | 1500  |                   |      | $V_{DC}$         | operating temperature                                   |
| Barrier Life                                       |      |                 |       | 44000             |      | Years            | 100°C, 1000 V <sub>RMS</sub> , 60% CL activation energy |

# **Thermal Characteristics**

| Parameter                                 | •                    | Symbol M                       | in. | Тур.           | Max.              | Units | <b>Test Conditions</b>   |  |
|-------------------------------------------|----------------------|--------------------------------|-----|----------------|-------------------|-------|--------------------------|--|
| Junction–Ambient<br>Thermal Resistance    | MSOP<br>SOIC<br>PDIP | $\theta_{ m JA}$               |     | 80<br>60<br>60 | °C/W              |       | Soldered to double-      |  |
| Junction–Case (Top)<br>Thermal Resistance | MSOP<br>SOIC<br>PDIP | $\Psi_{\scriptscriptstyle JT}$ |     | 40<br>10<br>20 | °C/W              |       | sided board;<br>free air |  |
| Power Dissipation                         | MSOP<br>SOIC<br>PDIP | P <sub>D</sub>                 |     |                | 500<br>675<br>800 | mW    |                          |  |



# **Safety and Approvals**

IEC 60747-5-5 (VDE 0884) (File Number 5016933-4880-0001)

- Working Voltage ( $V_{IORM}$ ) 600  $V_{RMS}$  (848  $V_{PK}$ ); basic insulation; pollution degree 2
- Transient overvoltage ( $V_{IOTM}$ ) and surge voltage ( $V_{IOSM}$ ) 4000  $V_{PK}$
- Each part tested at 1590 V<sub>PK</sub> for 1 second, 5 pC partial discharge limit
- Samples tested at 4000 V<sub>PK</sub> for 60 sec.; then 1358 V<sub>PK</sub> for 10 sec. with 5 pC partial discharge limit

| Safety-Limiting Values                           | Symbol V           | alue | Units |
|--------------------------------------------------|--------------------|------|-------|
| Safety rating ambient temperature                | T <sub>S</sub> 180 |      | °C    |
| Safety rating power (180°C)                      | $P_{S}$            | 270  | mW    |
| Supply current safety rating (total of supplies) | $I_S$              | 54   | mA    |

IEC 61010-1 (Edition 2; TUV Certificate Numbers N1502812; N1502812-101)

Reinforced Insulation; Pollution Degree II; Material Group III

| Part No. Suffix | Package | Working Voltage |
|-----------------|---------|-----------------|
| -1              | MSOP    | $150 V_{RMS}$   |
| -2              | PDIP    | $300 V_{RMS}$   |
| -3              | SOIC    | $150 V_{RMS}$   |

UL 1577 (Component Recognition Program File Number E207481)

Each part other than MSOP tested at 3000 V<sub>RMS</sub> (4240 V<sub>PK</sub>) for 1 second; each lot sample tested at 2500 V<sub>RMS</sub> (3530 V<sub>PK</sub>) for 1 minute MSOP tested at 1200  $V_{RMS}$  (1768  $V_{PK}$ ) for 1 second; each lot sample tested at 1200  $V_{RMS}$  (1768  $V_{PK}$ ) for 1 minute

#### Soldering Profile

Per JEDEC J-STD-020C, MSL 1

# **IL710 Pin Connections**

| 1 V  | DD1 S               | upply voltage                                  |
|------|---------------------|------------------------------------------------|
| 2 IN |                     | Data In                                        |
| 3    | NC                  | No internal connection                         |
| 4 G1 | VD 1                | Ground return for V <sub>DD1</sub>             |
| 5 G1 | $\sqrt{D}$ 2        | Ground return for V <sub>DD2</sub>             |
| 6 OI | JT                  | Data Out                                       |
| 7    | V—                  | Output enable.                                 |
| /    | $V_{\overline{OE}}$ | Internally held low with $100 \text{ k}\Omega$ |
| 8 V  | DD2 S               | upply voltage                                  |



**Timing Diagram** 



Legend

| $t_{PLH}$                  | Propagation Delay, Low to High            |
|----------------------------|-------------------------------------------|
| $t_{\mathrm{PHL}}$         | Propagation Delay, High to Low            |
| $t_{\mathrm{PW}}$          | Minimum Pulse Width                       |
| $t_{PLZ}$                  | Propagation Delay, Low to High Impedance  |
| $t_{PZH}$                  | Propagation Delay, High Impedance to High |
| $t_{PHZ}$                  | Propagation Delay, High to High Impedance |
| $t_{PZL}$                  | Propagation Delay, High Impedance to Low  |
| $t_R$                      | Rise Time                                 |
| $t_{\scriptscriptstyle F}$ | Fall Time                                 |



| 3.3 Volt Electrical Specifications ( $T_{min}$ to $T_{max}$ unless otherwise stated) |                    |                        |                     |      |       |                                     |  |  |
|--------------------------------------------------------------------------------------|--------------------|------------------------|---------------------|------|-------|-------------------------------------|--|--|
| Parameters                                                                           | Symbol             | Min.                   | Тур.                | Max. | Units | <b>Test Conditions</b>              |  |  |
| Input Quiescent Supply Current                                                       | $I_{\mathrm{DD1}}$ | 8                      |                     | 10   | μΑ    |                                     |  |  |
| Output Quiescent Supply Current                                                      | $I_{\mathrm{DD2}}$ |                        | 1.2                 | 1.75 | mA    |                                     |  |  |
| Logic Input Current                                                                  | $I_{\mathrm{I}}$   | -10                    |                     | 10   | μΑ    |                                     |  |  |
| Logic High Output Voltage                                                            | $V_{\mathrm{OH}}$  | V <sub>DD</sub> =0.1 V | DD                  |      | V     | $I_{O} = -20 \mu A, V_{I} = V_{IH}$ |  |  |
| Eogie Tilgii o uvput vottuge                                                         | , Ou               | $0.8 \times V_{DD}$    | $0.9 \times V_{DD}$ |      | ,     | $I_O = -4 \text{ mA}, V_I = V_{IH}$ |  |  |
| Logic Low Output Voltage                                                             | $V_{OL}$           | 0                      |                     | 0.1  | V     | $I_{O} = 20 \mu A, V_{I} = V_{IL}$  |  |  |
| Logic Low Output Voltage                                                             | V OL               |                        | 0.5                 | 0.8  | ,     | $I_O = 4 \text{ mA}, V_I = V_{IL}$  |  |  |

|                                                                                   | Switching Specifications ( $V_{DD} = 3.3 \text{ V}$ ) |            |            |     |              |                                                        |  |  |
|-----------------------------------------------------------------------------------|-------------------------------------------------------|------------|------------|-----|--------------|--------------------------------------------------------|--|--|
| Maximum Data Rate IL710 and IL710T IL710S                                         |                                                       | 100<br>130 | 110<br>140 |     | Mbps<br>Mbps | $C_L = 15 \text{ pF}$ $C_L = 15 \text{ pF}$            |  |  |
| Pulse Width <sup>(7)</sup>                                                        | PW                                                    | 10         | 7.5        |     | ns           | 50% Points, V <sub>o</sub>                             |  |  |
| Propagation Delay Input to Output (High to Low)                                   | $t_{ m PHL}$                                          |            | 12         | 18  | ns           | $C_L = 15 \text{ pF}$                                  |  |  |
| Propagation Delay Input to Output (Low to High)                                   | $t_{\rm PLH}$                                         |            | 12         | 18  | ns           | $C_L = 15 \text{ pF}$                                  |  |  |
| Propagation Delay Enable to Output (High to High Impedance)                       | $t_{PHZ}$                                             |            | 3          | 5   | ns           | $C_L = 15 \text{ pF}$                                  |  |  |
| Propagation Delay Enable to Output (Low to High Impedance)                        | $t_{PLZ}$                                             |            | 3          | 5   | ns           | $C_L = 15 \text{ pF}$                                  |  |  |
| Propagation Delay Enable to Output (High Impedance to High)                       | t <sub>PZH</sub>                                      |            | 3          | 5   | ns           | $C_L = 15 \text{ pF}$                                  |  |  |
| Propagation Delay Enable to Output (High Impedance to Low)                        | $t_{PZL}$                                             |            | 3          | 5   | ns           | $C_L = 15 \text{ pF}$                                  |  |  |
| Pulse Width Distortion <sup>(2)</sup> IL710 and IL710T IL710S                     | PWD                                                   |            | 2<br>1     | 3 3 | ns           | $C_L = 15 \text{ pF}$                                  |  |  |
| Pulse Jitter <sup>(10)</sup>                                                      | $t_{ m J}$                                            |            | 100        |     | ps           | $C_L = 15 \text{ pF}$                                  |  |  |
| Propagation Delay Skew <sup>(3)</sup>                                             | $t_{PSK}$                                             |            | 4          | 6   | ns           | $C_L = 15 \text{ pF}$                                  |  |  |
| Output Rise Time (10%–90%)                                                        | $t_R$                                                 |            | 2          | 4   | ns           | $C_L = 15 \text{ pF}$                                  |  |  |
| Output Fall Time (10%–90%)                                                        | $t_{\rm F}$                                           |            | 2          | 4   | ns           | $C_L = 15 \text{ pF}$                                  |  |  |
| Common Mode Transient Immunity<br>(Output Logic High or Logic Low) <sup>(4)</sup> | CM <sub>H</sub>  , CM <sub>L</sub>   30               |            | 50         |     | kV/μs        | $V_{CM} = 1500 V_{DC}$ $t_{TRANSIENT} = 25 \text{ ns}$ |  |  |
| Dynamic Power Consumption <sup>(6)</sup>                                          |                                                       |            | 140        | 240 | μA/Mbps      |                                                        |  |  |

| Magnetic Field Immunity <sup>(8)</sup> $(V_{DD2} = 3V, 3V < V_{DD1} < 5.5V)$ |                       |          |      |  |     |                |  |
|------------------------------------------------------------------------------|-----------------------|----------|------|--|-----|----------------|--|
| Power Frequency Magnetic Immunity H <sub>PF</sub> 1000 1500 A/m 50Hz/60Hz    |                       |          |      |  |     |                |  |
| Pulse Magnetic Field Immunity                                                | $H_{PM}$              | 1800 200 | )    |  | A/m | $t_p = 8\mu s$ |  |
| Damped Oscillatory Magnetic Field                                            | H <sub>OSC</sub> 1800 |          | 2000 |  | A/m | 0.1Hz – 1MHz   |  |
| Cross-axis Immunity Multiplier <sup>(9)</sup>                                | $K_{X}$               | 2.5      | •    |  |     |                |  |



| <b>5 Volt Electrical Specifications</b> ( $T_{min}$ to $T_{max}$ unless otherwise stated) |                    |                        |                     |      |       |                                     |
|-------------------------------------------------------------------------------------------|--------------------|------------------------|---------------------|------|-------|-------------------------------------|
| Parameters                                                                                | Symbol             | Min.                   | Тур.                | Max. | Units | <b>Test Conditions</b>              |
| Input Quiescent Supply Current                                                            | $I_{\mathrm{DD1}}$ |                        | 10                  | 15   | μΑ    |                                     |
| Output Quiescent Supply Current                                                           | $I_{\mathrm{DD2}}$ |                        | 1.8                 | 2.5  | mA    |                                     |
| Logic Input Current                                                                       | $I_{\rm I}$        | -10                    |                     | 10   | μΑ    |                                     |
| Logic High Output Voltage                                                                 | V <sub>OH</sub>    | V <sub>DD</sub> -0.1 V | DD                  |      | V     | $I_{O} = -20 \mu A, V_{I} = V_{IH}$ |
|                                                                                           |                    | $0.8 \times V_{DD}$    | $0.9 \times V_{DD}$ |      | •     | $I_O = -4 \text{ mA}, V_I = V_{IH}$ |
| Logic Low Output Voltage                                                                  | V <sub>OL</sub>    | 0                      |                     | 0.1  | V     | $I_0 = 20 \mu A, V_I = V_{IL}$      |
|                                                                                           |                    |                        | 0.5                 | 0.8  | •     | $I_O = 4 \text{ mA}, V_I = V_{IL}$  |

| Switching Specifications ( $V_{DD} = 5 \text{ V}$ )                               |                                         |     |     |     |         |                                                        |
|-----------------------------------------------------------------------------------|-----------------------------------------|-----|-----|-----|---------|--------------------------------------------------------|
| Maximum Data Rate                                                                 |                                         |     |     |     |         |                                                        |
| IL710 and IL710T                                                                  |                                         | 100 | 110 |     | Mbps    | $C_L = 15 \text{ pF}$                                  |
| IL710S                                                                            |                                         | 130 | 150 |     | Mbps    | $C_L = 15 \text{ pF}$                                  |
| Pulse Width <sup>(7)</sup>                                                        | PW                                      | 10  | 7.5 |     | ns      | 50% Points, V <sub>o</sub>                             |
| Propagation Delay Input to Output (High to Low)                                   | $t_{\mathrm{PHL}}$                      |     | 10  | 15  | ns      | $C_L = 15 \text{ pF}$                                  |
| Propagation Delay Input to Output (Low to High)                                   | $t_{\rm PLH}$                           |     | 10  | 15  | ns      | $C_L = 15 \text{ pF}$                                  |
| Propagation Delay Enable to Output (High to High Impedance)                       | $t_{ m PHZ}$                            |     | 3   | 5   | ns      | $C_L = 15 \text{ pF}$                                  |
| Propagation Delay Enable to Output (Low to High Impedance)                        | $t_{PLZ}$                               |     | 3   | 5   | ns      | $C_L = 15 \text{ pF}$                                  |
| Propagation Delay Enable to Output (High Impedance to High)                       | $t_{\mathrm{PZH}}$                      |     | 3   | 5   | ns      | $C_L = 15 \text{ pF}$                                  |
| Propagation Delay Enable to Output (High Impedance to Low)                        | $t_{ m PZL}$                            |     | 3   | 5   | ns      | $C_L = 15 \text{ pF}$                                  |
| Pulse Width Distortion <sup>(2)</sup> IL710 and IL710T                            | PWD                                     |     | 2   | 3   | ns      | $C_L = 15 \text{ pF}$                                  |
| IL710S                                                                            |                                         |     | 0.3 | 3   |         | _                                                      |
| Propagation Delay Skew <sup>(3)</sup>                                             | $t_{PSK}$                               |     | 4   | 6   | ns      | $C_L = 15 \text{ pF}$                                  |
| Output Rise Time (10%–90%)                                                        | $t_R$                                   |     | 1   | 3   | ns      | $C_L = 15 \text{ pF}$                                  |
| Output Fall Time (10%–90%)                                                        | $t_{\rm F}$                             |     | 1   | 3   | ns      | $C_L = 15 \text{ pF}$                                  |
| Common Mode Transient Immunity<br>(Output Logic High or Logic Low) <sup>(4)</sup> | CM <sub>H</sub>  , CM <sub>L</sub>   30 |     | 50  |     | kV/μs   | $V_{CM} = 1500 V_{DC}$ $t_{TRANSIENT} = 25 \text{ ns}$ |
| Dynamic Power Consumption <sup>(6)</sup>                                          |                                         |     | 200 | 340 | μA/Mbps |                                                        |

| Magnetic Field Immunity <sup>(8)</sup> (V <sub>DD2</sub> = 5V, 3V <v<sub>DD1&lt;5.5V)</v<sub> |                       |          |      |  |     |                |
|-----------------------------------------------------------------------------------------------|-----------------------|----------|------|--|-----|----------------|
| Power Frequency Magnetic Immunity                                                             | $H_{PF} 2800$         |          | 3500 |  | A/m | 50Hz/60Hz      |
| Pulse Magnetic Field Immunity                                                                 | $H_{PM}$              | 4000 450 | )    |  | A/m | $t_p = 8\mu s$ |
| Damped Oscillatory Magnetic Field                                                             | H <sub>OSC</sub> 4000 |          | 4500 |  | A/m | 0.1Hz – 1MHz   |
| Cross-axis Immunity Multiplier <sup>(9)</sup>                                                 | $K_X$                 | 2.5      |      |  |     |                |

#### Notes (apply to both 3.3 V and 5 V specifications):

- 1. Absolute maximum ambient operating temperature means the device will not be damaged if operated under these conditions. It does not guarantee performance.
- 2. PWD is defined as  $|t_{\text{PHL}} t_{\text{PLH}}|$ . %PWD is equal to PWD divided by pulse width.
- 3. t  $_{PSK}$  is the magnitude of the worst-case difference in  $t_{PHL}$  and/or  $t_{PLH}$  between devices at 25°C.
- 4. CM  $_{\rm H}$  is the maximum common mode voltage slew rate that can be sustained while maintaining  $V_{\rm O} > 0.8~V_{\rm DD2}$ . CM $_{\rm L}$  is the maximum common mode input voltage that can be sustained while maintaining  $V_{\rm O} < 0.8~V$ . The common mode voltage slew rates apply to both rising and falling common mode voltage edges.
- 5. Device is considered a two terminal device: pins 1–4 shorted and pins 5–8 shorted.
- 6. Dynamic power consumption is calculated per channel and is supplied by the channel's input side power supply.
- 7. Minimum pulse width is the minimum value at which specified PWD is guaranteed.
- 8. The relevant test and measurement methods are given in the Electromagnetic Compatibility section on p. 7.
- 9. External magnetic field immunity is improved by this factor if the field direction is "end-to-end" rather than to "pin-to-pin" (see diagram on p. 7).
- 10. 66,535-bit pseudo-random binary signal (PRBS) NRZ bit pattern with no more than five consecutive 1s or 0s; 800 ps transition time.



## **Application Information**

# **Electrostatic Discharge Sensitivity**

This product has been tested for electrostatic sensitivity to the limits stated in the specifications. However, NVE recommends that all integrated circuits be handled with appropriate care to avoid damage. Damage caused by inappropriate handling or storage could range from performance degradation to complete failure.

#### **Electromagnetic Compatibility**

IsoLoop Isolators have the lowest EMC footprint of any isolation technology. IsoLoop Isolators' Wheatstone bridge configuration and differential magnetic field signaling ensure excellent EMC performance against all relevant standards.

These isolators are fully compliant with generic EMC standards EN50081, EN50082-1 and the umbrella line-voltage standard for Information Technology Equipment (ITE) EN61000. NVE has completed compliance tests in the categories below:

EN50081-1

Residential, Commercial & Light Industrial Methods EN55022. EN55014

EN50082-2: Industrial Environment

Methods EN61000-4-2 (ESD), EN61000-4-3 (Electromagnetic Field Immunity), EN61000-4-4 (Electrical Transient Immunity), EN61000-4-6 (RFI Immunity), EN61000-4-8 (Power Frequency Magnetic Field Immunity), EN61000-4-9 (Pulsed Magnetic Field), EN61000-4-10 (Damped Oscillatory Magnetic Field) ENV50204

Radiated Field from Digital Telephones (Immunity Test)

Immunity to external magnetic fields is even higher if the field direction is "end-to-end" rather than to "pin-to-pin" as shown in the diagram below:



Cross-axis Field Direction

#### **Dynamic Power Consumption**

IsoLoop Isolators achieve their low power consumption from the way they transmit data across the isolation barrier. By detecting the edge transitions of the input logic signal and converting these to narrow current pulses, a magnetic field is created around the GMR Wheatstone bridge. Depending on the direction of the magnetic field, the bridge causes the output comparator to switch following the input logic signal. Since the current pulses are narrow, about 2.5 ns, the power consumption is independent of mark-to-space ratio and solely dependent on frequency. This has obvious advantages over optocouplers, which have power consumption heavily dependent on mark-to-space ratio.

# **Power Supply Decoupling**

Both power supplies to these devices should be decoupled with low ESR 47 nF ceramic capacitors. Ground planes for both  $GND_1$  and  $GND_2$  are highly recommended for data rates above 10 Mbps. Capacitors must be located as close as possible to the  $V_{DD}$  pins.

### Signal Status on Start-up and Shut Down

To minimize power dissipation, input signals are differentiated and then latched on the output side of the isolation barrier to reconstruct the signal. This could result in an ambiguous output state depending on power up, shutdown and power loss sequencing. Therefore, the designer should consider including an initialization signal in the start-up circuit. Initialization consists of toggling the input either high then low, or low then high.

#### **Data Transmission Rates**

The reliability of a transmission system is directly related to the accuracy and quality of the transmitted digital information. For a digital system, those parameters which determine the limits of the data transmission are pulse width distortion and propagation delay skew.

Propagation delay is the time taken for the signal to travel through the device. This is usually different when sending a low-to-high than when sending a high-to-low signal. This difference, or error, is called pulse width distortion (PWD) and is usually in nanoseconds. It may also be expressed as a percentage:

For example, with data rates of 12.5 Mbps:

$$PWD\% = \frac{3 \text{ ns}}{80 \text{ ns}} \times 100\% = 3.75\%$$

This figure is almost **three times** better than any available optocoupler with the same temperature range, and **two times** better than any optocoupler regardless of published temperature range. IsoLoop isolators exceed the 10% maximum PWD recommended by PROFIBUS, and will run to nearly 35 Mb within the 10% limit.

Propagation delay skew is the signal propagation difference between two or more channels. This becomes significant in clocked systems because it is undesirable for the clock pulse to arrive before the data has settled. Short propagation delay skew is therefore especially critical in high data rate parallel systems for establishing and maintaining accuracy and repeatability. Worst-case channel-to-channel skew in an IL700 Isolator is only 3 ns, which is **ten times** better than any optocoupler. IL700 Isolators have a maximum propagation delay skew of 6 ns, which is **five times** better than any optocoupler.

©NVE Corporation



# **Application Diagrams**

# **Isolated PROFIBUS / RS-485**

NVE offers a unique line of single-chip isolated PROFIBUS/RS-485 transceivers, but as this circuit illustrates, IL710 isolators can also be used as part of multi-chip designs using non-isolated PROFIBUS transceivers:





#### **Isolated USB**

In this circuit, power is supplied by USB bus power on one side of the isolation barrier, and the USB node's external supply on the other side of the barrier. IL700 Isolators are specified with just 3 ns worst-case pulse width distortion:





## **Package Drawings**

# 8-pin MSOP (-1 suffix)

#### Dimensions in inches (mm); scale = approx. 5X



# 8-pin SOIC Package (-3 suffix)

Dimensions in inches (mm); scale = approx. 5X



# 8-pin PDIP (-2 suffix)

Dimensions in inches (mm); scale = approx. 2.5X





# **Recommended Pad Layouts**







# **Ordering Information and Valid Part Numbers**





| ISB-DS-001-IL710-AC<br>March 2014 | <ul><li>Changes</li><li>Added product illustrations to first page.</li></ul>                           |  |  |
|-----------------------------------|--------------------------------------------------------------------------------------------------------|--|--|
|                                   | • Revised and added details to thermal specifications (p. 2).                                          |  |  |
|                                   | • Added VDE 0884 Safety-Limiting Values (p. 3).                                                        |  |  |
| ISB-DS-001-IL710-AB               | Changes • IEC 60747-5-5 (VDE 0884) certification.                                                      |  |  |
| ISB-DS-001-IL710-AA               | <ul><li>Changes</li><li>Tighter quiescent current specifications.</li></ul>                            |  |  |
|                                   | • Upgraded from MSL 2 to MSL 1.                                                                        |  |  |
| ISB-DS-001-IL710-Z Chan           | <ul><li>ges</li><li>Increased transient immunity specifications based on additional data.</li></ul>    |  |  |
|                                   | Added VDE 0884 pending.                                                                                |  |  |
|                                   | Added high voltage endurance specification.                                                            |  |  |
|                                   | • Increased magnetic immunity specifications.                                                          |  |  |
|                                   | Updated package drawings.                                                                              |  |  |
|                                   | Added recommended solder pad layouts.                                                                  |  |  |
| ISB-DS-001-IL710-Y                | <ul><li>Changes</li><li>Detailed isolation and barrier specifications.</li></ul>                       |  |  |
|                                   | Cosmetic changes.                                                                                      |  |  |
| ISB-DS-001-IL710-X                | <ul><li>Changes</li><li>Tightened typ. output quiescent supply spec. from 1.7 mA to 1.5 mA.</li></ul>  |  |  |
|                                   | • T-Series quiescent supply specs. tightened to be the same as other grades.                           |  |  |
| ISB-DS-001-IL710-W                | <ul><li>Changes</li><li>Update terms and conditions.</li></ul>                                         |  |  |
| ISB-DS-001-IL710-V                | <ul><li>Changes</li><li>Additional changes to MSOP pin spacing on package drawing.</li></ul>           |  |  |
| ISB-DS-001-IL710-U                | <ul><li>Changes</li><li>Changed MSOP pin spacing on package drawing.</li></ul>                         |  |  |
| ISB-DS-001-IL710-T Chan           | <ul><li>ges</li><li>Added typical jitter specification at 5V.</li></ul>                                |  |  |
| ISB-DS-001-IL710-S                | Changes  • Added EMC details.                                                                          |  |  |
| ISB-DS-001-IL710-R Chan           | <ul><li>ges</li><li>IEC 61010 approval for MSOP version.</li></ul>                                     |  |  |
| ISB-DS-001-IL710-Q                | <ul><li>Changes</li><li>Added magnetic immunity to 3.3 and 5 volt electrical specifications.</li></ul> |  |  |
|                                   | Added diagram showing cross-axis direction.                                                            |  |  |
|                                   | • Added magnetic compatibility to the applications information section.                                |  |  |



#### **Datasheet Limitations**

The information and data provided in datasheets shall define the specification of the product as agreed between NVE and its customer, unless NVE and customer have explicitly agreed otherwise in writing. All specifications are based on NVE test protocols. In no event however, shall an agreement be valid in which the NVE product is deemed to offer functions and qualities beyond those described in the datasheet.

#### **Limited Warranty and Liability**

Information in this document is believed to be accurate and reliable. However, NVE does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

In no event shall NVE be liable for any indirect, incidental, punitive, special or consequential damages (including, without limitation, lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

#### Right to Make Changes

NVE reserves the right to make changes to information published in this document including, without limitation, specifications and product descriptions at any time and without notice. This document supersedes and replaces all information supplied prior to its publication.

#### **Use in Life-Critical or Safety-Critical Applications**

Unless NVE and a customer explicitly agree otherwise in writing, NVE products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical devices or equipment. NVE accepts no liability for inclusion or use of NVE products in such applications and such inclusion or use is at the customer's own risk. Should the customer use NVE products for such application whether authorized by NVE or not, the customer shall indemnify and hold NVE harmless against all claims and damages.

#### **Applications**

Applications described in this datasheet are illustrative only. NVE makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NVE products, and NVE accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NVE product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customers. Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NVE does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customers. The customer is responsible for all necessary testing for the customer's applications and products using NVE products in order to avoid a default of the applications and the products or of the application or use by customer's third party customers. NVE accepts no liability in this respect.

#### **Limiting Values**

Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the recommended operating conditions of the datasheet is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

#### **Terms and Conditions of Sale**

In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NVE hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NVE products by customer.

#### No Offer to Sell or License

Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

#### **Export Control**

This document as well as the items described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

# **Automotive Qualified Products**

Unless the datasheet expressly states that a specific NVE product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NVE accepts no liability for inclusion or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NVE's warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NVE's specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NVE for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NVE's standard warranty and NVE's product specifications.





An ISO 9001 Certified Company

NVE Corporation 11409 Valley View Road Eden Prairie, MN 55344-3617 USA Telephone: (952) 829-9217 Fax: (952) 829-9189

www.nve.com

e-mail: iso-info@nve.com

©NVE Corporation

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

ISB-DS-001-IL710-AC

March 2014