Data Sheet No. PD60234 revB



## IR22771S/IR21771S(PbF)

### **Phase Current Sensor IC for AC motor control**

#### **Features**

- Floating channel up to 600V for IR21771 and 1200V for IR22771
- Synchronous sampling measurement system
- High PWM noise (ripple) rejection capability
- Digital PWM output
- Fast Over Current detection
- Suitable for bootstrap power supplies
- Low sensing latency (<7.5 μsec @20kHz)</li>

#### **Description**

IR21771/IR22771 is a high voltage, high speed, single phase current sensor interface for AC motor drive applications. The current is sensed by an external shunt resistor. The IC converts the analog voltage into a time interval through a precise circuit that also performs a very good ripple rejection showing small group delay. The time interval is level shifted and given to the output. The max throughput is 40 ksample/sec suitable for up to 20 kHz asymmetrical PWM modulation and max delay is <7.5µsec (@20kHz). Also a fast over current signal is provided for IGBT protection.

#### **Product Summary**

V<sub>OFFSET</sub> (max) IR22771 1200 V

IR21771 600V

V<sub>in</sub> range ±250mV Bootstrap supply range 8-20 V

Floating channel quiescent

2.2 mA

current (max)

Sensing latency (max) 7.5 µsec

(@20kHz)

Throughput 40ksample/sec

(@20kHz) ±470 mV

Over Current threshold (max)



### **Typical Connection**



(Please refer to Lead Assignments for correct pin configuration. This diagram shows electrical connections only)

### **Absolute Maximum Ratings**

Absolute Maximum Ratings indicate sustained limits beyond which damage to the device may occur. All voltage parameters are absolute voltages referenced to  $V_{SS}$ ; all currents are defined positive into any lead. The Thermal Resistance and Power Dissipation ratings are measured under board mounted and still air conditions.

| Symbol                              | Definition                               |                     | Min.                 | Max.                  | Units |
|-------------------------------------|------------------------------------------|---------------------|----------------------|-----------------------|-------|
|                                     | High Cide Floating Cupply Voltage        | IR22771             | - 0.3                | 1225                  | V     |
| V <sub>B</sub>                      | High Side Floating Supply Voltage        | IR21771             | - 0.3                | 625                   | V     |
| Vs                                  | High Side Floating Ground Voltage        | V <sub>B</sub> - 25 | V <sub>B</sub> + 0.3 | V                     |       |
| V <sub>in+</sub> / V <sub>in-</sub> | High-Side Inputs Voltages                |                     | V <sub>B</sub> - 5   | V <sub>B</sub> + 0.3  | V     |
| G0 / G1                             | High-Side Range Selectors                |                     | V <sub>B</sub> - 0.3 | V <sub>B</sub> + 0.3  | V     |
| V <sub>CC</sub>                     | Low-Side Fixed Supply Voltage            |                     | - 0.3                | 25                    | V     |
| e Sync                              | Low-Side Input Synchronization Signal    |                     | - 0.3                | V <sub>CC</sub> + 0.3 | V     |
| PO                                  | PWM Output                               |                     | - 0.3                | V <sub>CC</sub> + 0.3 | V     |
| OC                                  | Over Current Output Voltage              |                     | - 0.3                | V <sub>CC</sub> + 0.3 | V     |
| dVS/dt                              | Allowable Offset Voltage Slew Rate       |                     |                      | 50                    | V/ns  |
| P <sub>D</sub>                      | Maximum Power Dissipation                |                     |                      | 250                   | mW    |
| R <sub>thJA</sub>                   | Thermal Resistance, Junction to Ambient  |                     |                      | 90                    | °C/W  |
| $T_J$                               | Junction Temperature                     |                     | -40                  | 125                   | °C    |
| Ts                                  | Storage Temperature                      |                     | -55                  | 150                   | °C    |
| T <sub>L</sub>                      | Lead Temperature (Soldering, 10 seconds) |                     |                      | 300                   | °C    |

#### **Recommended Operating Conditions**

For proper operation the device should be used within the recommended conditions. All voltage parameters are absolute voltages referenced to  $V_{SS}$ . The  $V_{S}$  offset rating is tested with all supplies biased at 15V differential.

| Symbol                              | Definition                                                           |         | Min.                 | Max.                 | Units |
|-------------------------------------|----------------------------------------------------------------------|---------|----------------------|----------------------|-------|
| V <sub>BS</sub>                     | High Side Floating Supply Voltage (V <sub>B</sub> - V <sub>S</sub> ) |         | V <sub>S</sub> + 8.0 | V <sub>S</sub> + 20  | V     |
| \/                                  | High Side Floating Ground Voltage ———                                | IR22771 | -5                   | 1200                 | V     |
| V <sub>S</sub>                      |                                                                      | IR21771 | -5                   | 600                  | V     |
| V <sub>in+</sub> / V <sub>in-</sub> | High-Side Inputs Voltages                                            |         | V <sub>S</sub> - 5.0 | V <sub>S</sub> + 5.0 | V     |
| G0 / G1                             | High-Side Range Selectors                                            |         | Note 1               | Note1                |       |
| V <sub>CC</sub>                     | Low Side Logic Fixed Supply Voltage                                  |         | 8                    | 20                   | V     |
| Sync                                | Low-Side Input Synchronization Signal                                |         | V <sub>SS</sub>      | $V_{CC}$             | V     |
| f <sub>sync</sub>                   | Sync Input Frequency                                                 |         | 4                    | 20                   | kHz   |
| PO                                  | PWM Output                                                           |         | -0.3                 | Note 2               | V     |
| OC                                  | Over Current Output Voltage                                          |         | -0.3                 | Note 2               | V     |
| T <sub>A</sub>                      | Ambient Temperature                                                  |         | -40                  | 125                  | °C    |

Note 1: Shorted to V<sub>S</sub> or V<sub>B</sub>
Note 2: Pull-Up Resistor to V<sub>CC</sub>

### **Static Electrical Characteristics**

 $V_{CC}$ ,  $V_{BS}$  = 15V unless otherwise specified. Temp=27°C;  $V_{in}$ = $V_{in+}$  -  $V_{in}$ .

Pin: V<sub>CC</sub>, V<sub>SS</sub>, V<sub>B</sub>, V<sub>S</sub>

|             | Symbol           | Definition                               |         | Min | Тур | Max | Units                  | Test<br>Conditions                           |
|-------------|------------------|------------------------------------------|---------|-----|-----|-----|------------------------|----------------------------------------------|
|             | I <sub>QBS</sub> | Quiescent V <sub>BS</sub> supply current |         |     | 1   | 2.2 | mA                     | $f_{\text{sync}} = 10 \text{kHz},$<br>20 kHz |
|             | I <sub>QCC</sub> | Quiescent V <sub>CC</sub> supply current |         |     |     | 6   | mA                     | $f_{\text{sync}} = 10 \text{kHz},$<br>20 kHz |
| vww.DataShe | etNV com         | Offset supply leakage                    | IR22771 |     |     | 50  | μΑ                     | $V_B = V_S = 1200V$                          |
|             | i current        | IR21771                                  |         |     | 50  | μA  | $V_{B} = V_{S} = 600V$ |                                              |

Pin: V<sub>in+</sub>, V<sub>in-</sub>, Sync, G0, G1, OC

| Symbol             | Definition                                 | Min | Тур  | Max | Units | Test<br>Conditions                   |
|--------------------|--------------------------------------------|-----|------|-----|-------|--------------------------------------|
| V <sub>inmax</sub> | Maximum input voltage before saturation    |     | 250  |     | mV    |                                      |
| V <sub>inmin</sub> | Minimum input voltage before saturation    |     | -250 |     | mV    |                                      |
| V <sub>IH</sub>    | Sync Input High threshold                  | 2.2 |      |     | V     | See Figure 1                         |
| V <sub>IL</sub>    | Sync Input Low threshold                   |     |      | 0.8 | V     | See Figure 1                         |
| $V_{hy}$           | Sync Input Hysteresis                      | 0.2 |      |     | V     | See Figure 1                         |
| I <sub>vinp</sub>  | V <sub>in+</sub> input current             | -18 |      | -6  | μA    | f <sub>sync</sub> = 4kHz to<br>20kHz |
| I <sub>pu</sub>    | G0, G1 pull-up Current                     | -20 |      | -8  | μA    | G1, G0 = V <sub>B</sub> -<br>5V      |
| V <sub>octh</sub>  | Over Current Activation Threshold          | 300 |      | 470 | mV    |                                      |
| R <sub>Sync</sub>  | SYNC to V <sub>SS</sub> internal pull-down | 6   |      | 12  | kΩ    |                                      |
| R <sub>onOC</sub>  | Over Current On Resistance                 | 25  |      | 75  | Ω     | @ I = 2mA<br>See Figure 3            |



Figure 1: Sync input thresholds



Figure 2: Sync input circuit

Pin: PO

| Symbol                                  | Definition                                                                          | Min | Тур   | Max   | Units    | Test<br>Conditions                                                                                                |
|-----------------------------------------|-------------------------------------------------------------------------------------|-----|-------|-------|----------|-------------------------------------------------------------------------------------------------------------------|
| V <sub>POs</sub>                        | Input offset voltage measured by PWM output                                         | -50 |       | 20    | mV       | $R_{pull-up}$ =500 $\Omega$<br>$f_{sync}$ = 4, 20kHz<br>$V_{threshold}$ =2.75V<br>Ext supply=5V<br>(See Figure 6) |
| ΔV <sub>POs</sub> /<br>ΔTj              | Input offset voltage temperature drift                                              |     | TBD   |       | μV/°C    |                                                                                                                   |
| ΔV <sub>Pos</sub><br>eet4U.com          | $\Delta$ offset between samples on channel1 and channel2 measured at PO (See Note1) | -10 |       | 10    | mV       | f <sub>sync</sub> = 10kHz<br>See Figure 6                                                                         |
| Gp                                      | PWM Output Gain                                                                     | -38 | -40.5 | -42.5 | %/V      | V <sub>in</sub> =±250mV                                                                                           |
| $\Delta G_p / \Delta Tj$                | PWM Output Gain Temperature Drift                                                   |     | TBD   |       | %/(V∗°C) |                                                                                                                   |
| CMRR<br>PO                              | PO Output common mode (V <sub>S</sub> ) rejection                                   |     | 0.2   |       | m%/V     | $V_S$ - $V_{SS} = 0$ ,<br>600V<br>$f_{sync} = 10kHz$                                                              |
| $V_{Polin}$                             | PO Linearity                                                                        |     | 0.07  | 0.2   | %        | $f_{\text{sync}} = 10 \text{kHz}$                                                                                 |
| $\Delta$ V <sub>lin</sub> / $\Delta$ Tj | PO Linearity Temperature Drift                                                      |     | TBD   |       | %/°C     | $f_{\text{sync}} = 10 \text{kHz}$                                                                                 |
| $V_{thPO}$                              | PO threshold for OC reset                                                           | 0.8 |       | 1.6   | V        | OC active (See<br>Figure 4)                                                                                       |
| PSRR PO                                 | PSRR for PO Output                                                                  |     |       | 0.2   | %/V      | V <sub>CC</sub> =V <sub>BS</sub> =<br>8,20V                                                                       |
| R <sub>onPO</sub>                       | PO On Resistance                                                                    | 25  |       | 75    | Ω        | @ I = 2mA<br>See Figure 3                                                                                         |

Note1: Refer to PO output description for channels definition



Figure 3: PO and OC open collector circuit

#### **AC Electrical Characteristics**

 $V_{BIAS}$  ( $V_{CC}$ ,  $V_{BS}$ ) = 15V unless otherwise specified. Temp=27°C.

| Symbol             | Definition                                     | Min                         | Тур                              | Max                                 | Units       | Test<br>Conditions                   |
|--------------------|------------------------------------------------|-----------------------------|----------------------------------|-------------------------------------|-------------|--------------------------------------|
| f <sub>sync</sub>  | PWM frequency                                  | 4                           |                                  | 20                                  | kHz         |                                      |
| f <sub>out</sub>   | Throughput                                     |                             | 2 · fsync                        |                                     | ksample/sec |                                      |
| BW                 | Bandwidth (@ -3 dB)                            |                             | fsync                            |                                     | kHz         |                                      |
| GD                 | Group Delay (input filter)                     |                             | $\frac{1}{4 \cdot \text{fsync}}$ |                                     | μs          |                                      |
| D <sub>min</sub>   | Minimum Duty Cycle (Note 1)                    |                             | 10                               |                                     | %           | V <sub>in</sub> =+V <sub>inmax</sub> |
| D <sub>max</sub>   | Maximum Duty Cycle (Note 1)                    |                             | 30                               |                                     | %           | V <sub>in</sub> =-V <sub>inmin</sub> |
| t <sub>dOCon</sub> | De-bounce time of OC                           | 2.7                         | 3.5                              | 4.7                                 | μs          | See Figure 4                         |
| T <sub>OCoff</sub> | Time to reset OC forcing PO                    |                             |                                  | 0.5                                 | μs          | See Figure 4                         |
| MD                 | Measure Delay                                  |                             |                                  | $\frac{0.30}{2 \cdot \text{fsync}}$ | μs          |                                      |
| SR                 | Step response (max time to reach steady state) | $\frac{0.51}{\text{fsync}}$ |                                  | $\frac{1.3}{\text{fsync}}$          | μs          | See Figure 5                         |

Note 1: negative logic, see fig. 4 on page 7 Note 2: Cload < 5 nF avoids overshoot



Figure 4: OC timing diagram





Figure 5: PO timing diagram



Figure 6: ∆offset between two consecutive samples measured at PO

### **Lead Assignments**



ww.DataSheet4U.com

#### **Lead Definitions**

| LCac | ad Definitions  |                                  |  |  |  |  |
|------|-----------------|----------------------------------|--|--|--|--|
| Pin  | Symbol          | Description                      |  |  |  |  |
| 1    | V <sub>cc</sub> | Low side voltage supply          |  |  |  |  |
| 2    | NC              | No connection                    |  |  |  |  |
| 3    | $V_{SS}$        | Low side ground supply           |  |  |  |  |
| 4    | NC              | No connection                    |  |  |  |  |
| 5    | NC              | No connection                    |  |  |  |  |
| 6    | OC              | Over current signal (open drain) |  |  |  |  |
| 7    | РО              | PWM output (open drain)          |  |  |  |  |
| 8    | Sync            | DSP synchronization signal       |  |  |  |  |
| 9    | NC              | No connection                    |  |  |  |  |
| 10   | NC              | No connection                    |  |  |  |  |
| 11   | G0              | Integrator gain Isb              |  |  |  |  |
| 12   | G1              | Integrator gain msb              |  |  |  |  |
| 13   | Vs              | High side return                 |  |  |  |  |
| 14   | $V_{IN-}$       | Negative sense input             |  |  |  |  |
| 15   | $V_{IN+}$       | Positive sense input             |  |  |  |  |
| 16   | $V_{B}$         | High side supply                 |  |  |  |  |

## Timing and logic state diagrams description



<sup>\*\*</sup> See OC and PO detailed descriptions below in this document

### Functional block diagram



#### 1 DEVICE DESCRIPTION

#### 1.1 SYNC input

Sync input clocks the whole device. In order to make the device work properly it must be synchronous with the triangular PWM carrier as shown in Figure 8.

SYNC pin is internally pulled-down (10 k $\Omega$ ) to V<sub>SS</sub>.

#### 1.2 PWM Output (PO)

PWM output is an open collector output (active low). It must be pulled-up to proper supply with an external resistor (suggested value between  $500\Omega$  and  $10k\Omega$ ).



Figure 7: PO rising and falling slopes

PO pull-up resistor determines the rising slope of the PO output and the lower value of PO as shown in Figure 7, where  $\tau=RC$ , C is the total PO pin capacitance and R is the pull-up resistance.

$$V_{low} = Supply \cdot \frac{R_{on}}{R_{on} + R_{null-up}}$$

where  $R_{on}$  is the internal open collector resistance and  $R_{pull-up}$  is the external pull-up resistance.

PO duty cycle is defined for active low logic by the following formula:

Eq. 1 
$$D_n = \frac{T_{off\_cycle\_n+1}}{T_{cycle\_n}}$$

PO duty cycle ( $D_n$ ) swings between 10% and 30%. Zero input voltage corresponds to 20% duty cycle.

## IR22771S/IR21771S(PbF)

A residual offset can be read in PO duty cycle according to  $V_{\text{POs}}$  (see Static electrical characteristics).

According to Figure 8, it can be assumed that odd cycles are represented by SYNC at high level (channel 1) and even cycles represented by SYNC at low level (channel 2).

The two channels are independent in order to provide the correct duty cycle value of PO even for non-50% duty cycle of SYNC signal. Small variation of SYNC duty cycle are then allowed and automatically corrected when calculating the duty cycle using **Eq. 1**.

However, channel 1 and channel 2 can have a difference in offset value which is specified in  $\Delta V_{POS}$  (see Static electrical characteristics).

To implement a correct offset compensation of PO duty cycle, each channel must be compensated separately.

#### 1.3 Over Current output (OC)

OC output is an open drain pin (active low). A simplified block diagram of the over current circuit is shown in the Figure 9.

Over current is detected when  $|V_{in}|=|V_{inp}-V_{inm}|>V_{OCth}$ . If an event of over current lasts longer than  $t_{dOCon}$ , OC pin is forced to  $V_{SS}$  and remains latched until PO is externally forced low for at least  $t_{OCoff}$  (see timing on Figure 4). During an over current event (OC is low), PO is off (pulled-up by external resistor).

If OC is reset by PO and over current is still active, OC pin will be forced low again by the next edge of SYNC signal.

To reset OC state PO must be forced to  $V_{\text{SS}}$  for at least  $T_{\text{OCoff}}$ .

#### Auto reset function

The auto reset function consists in clearing automatically the OC fault.

To enable the auto reset function, simply short circuit the OC pin with the PO pin.



Figure 8: PO Duty Cycle



Figure 9: Over current block diagram

## International TOR Rectifier

#### 1.4 DC transfer functions

The working principle of the device can be easily explained by Figure 10, in which the main signals are represented.



Figure 10: Main current sensor signals and outputs

PWM out (PO pin) gives a duty cycle which is inversely proportional to the input signal. Eq. 2 gives the resulting  $D_n$  of the PWM output (PO pin):

Eq. 2 
$$D_n = 20\% - 40 \frac{\%}{V} \cdot V_{in}$$

where  $V_{in} = V_{inp} - V_{inm}$ 



Figure 11: PO Duty Cycle  $(D_n)$ 

### IR22771S/IR21771S(PbF)

#### 1.5 Filter AC characteristic

IR21771/22771 signal path can be considered as composed by three stages in series (see Figure 13). The first two stages perform the filtering action. Stage 1 (input filter) implements the filtering action originating the transfer function shown in Figure 14. The input filter is a self-adaptive reset integrator which performs an accurate ripple cancellation. This stage extracts automatically the PWM frequency from Sync signal and puts transmission zeros at even harmonics, rejecting the unwanted PWM noise.

The following timing diagram shows the principle by which even harmonics are rejected (Figure 12).



Figure 12: Even harmonic cancellation principle

As can be seen from Figure 14, the odd harmonics are rejected as a first order low pass filter with a single pole placed in  $f_{\text{PWM}}$ .

The input filter group delay in the pass-band is very low (see GD on AC electrical characteristics) due to the beneficial action of the zeroes.



Figure 13: Simplified block diagram



Figure 14: Input filter transfer function (10 kHz PWM)

The second stage samples the result of the first stage at double Sync frequency. This action can be used to fully remove the odd harmonics from the input signal.

To perform this cancellation it is necessary a shift of 90 degrees of the SYNC signal with respect to the triangular carrier edges (SYNC2).

The following timing diagrams show the principle of odd harmonics cancellation (Figure 15), in which SYNC2 allows the sampling of stage 1 output during odd harmonic zero crossings.

Odd harmonic cancellation using SYNC2 (i.e. 90 degrees shifted SYNC signal) signal will introduce Tsync/4 additional propagation delay.

Another way to obtain the same result (odd harmonics cancellation) can be achieved by controller computing the average of two consecutive PO results using SYNC1 (SYNC is in this case aligned to triangular edges, i.e. 0 degree shift).

This method is suitable for most symmetric (center aligned) PWM schemes.

## International TOR Rectifier

For this particular PWM scheme another suitable solution is driving the IR2x771 with a half frequency SYNC signal ( $f_{SYNC}=f_{PWM}/2$ ).

In this case the cut frequency of the input filter is

### IR22771S/IR21771S(PbF)

reduced by half allowing zeroes to be put at  $f_{\text{PWM}}$  multiples (i.e. even and odd harmonics cancellation, no more computational effort needed by the controller).



Figure 15: Even harmonic cancellation principle

#### 1.6 Input filter gain setting

G0 and G1 pins are used to change the time constant of the integrators of the high side input filter.

To avoid internal saturation of the input filter, G0 and G1 must be connected according to SYNC frequency as shown in Table 1. A too small time constant may saturate the internal integrator, while a large time constant may reduce accuracy.

G0 and G1 do not affect the overall current sensor gain.

| f <sub>PWM</sub> | G0    | G1    |
|------------------|-------|-------|
| > 16 kHz *       | $V_B$ | $V_B$ |
| 16 / 10 kHz      | Vs    | $V_B$ |
| 10 / 6 kHz       | $V_B$ | Vs    |
| < 6 kHz          | Vs    | Vs    |

<sup>\*→ 40</sup> kHz

Table 1: G0, G1 gain settings

www.Data

# International TOR Rectifier

#### 2 Sizing tips

#### 2.1 Bootstrap supply

The  $V_{BS1,2,3}$  voltage provides the supply to the high side drivers circuitry of the IR22771S/IR21771S.  $V_{BS}$  supply sit on top of the  $V_{S}$  voltage and so it must be floating.

The bootstrap method to generate  $V_{BS}$  supply can be used with IR22771S/IR21771S current sensors. The bootstrap supply is formed by a diode and a capacitor connected as in Figure 16.



Figure 16: bootstrap supply schematic

This method has the advantage of being simple and low cost but may force some limitations on duty-cycle and on-time since they are limited by the requirement to refresh the charge in the bootstrap capacitor.

Proper capacitor choice can reduce drastically these limitations.

#### **Bootstrap capacitor sizing**

Given the maximum admitted voltage drop for  $V_{BS}$ , namely  $\Delta V_{BS}$ , the influencing factors contributing to  $V_{BS}$  decrease are:

- Floating section quiescent current (IQBS);
- Floating section leakage current (ILK)
- Bootstrap diode leakage current (I<sub>LK\_DIODE</sub>);
- Charge required by the internal level shifters (Q<sub>LS</sub>); typical 20nC
- Bootstrap capacitor leakage current (I<sub>LK CAP</sub>);
- High side on time ( $T_{HON}$ ).

 $I_{LK\_CAP}$  is only relevant when using an electrolytic capacitor and can be ignored if other types of capacitors are used. It is strongly recommend using at least one low ESR ceramic capacitor (paralleling electrolytic and low ESR ceramic may result in an efficient solution).

### IR22771S/IR21771S(PbF)

Then we have:

$$Q_{\scriptscriptstyle TOT} = Q_{\scriptscriptstyle LS} + (I_{\scriptscriptstyle QBS} + + I_{\scriptscriptstyle LK} + I_{\scriptscriptstyle LK\_DIODE} + I_{\scriptscriptstyle LK\_CAP}) \cdot T_{\scriptscriptstyle HON}$$

The minimum size of bootstrap capacitor is then:

$$C_{BOOT \, \text{min}} = \frac{Q_{TOT}}{\Delta V_{BS}}$$

## Some important considerations a) Voltage ripple

There are three different cases making the bootstrap circuit get conductive (see Figure 16)

•  $I_{LOAD}$  < 0; the load current flows in the low side IGBT displaying relevant  $V_{CEon}$ 

$$V_{BS} = V_{CC} - V_F - V_{CEon}$$

In this case we have the lowest value for  $V_{\text{BS}}$ . This represents the worst case for the bootstrap capacitor sizing. When the IGBT is turned off the Vs node is pushed up by the load current until the high side freewheeling diode get forwarded biased

•  $I_{LOAD}$  = 0; the IGBT is not loaded while being on and  $V_{CE}$  can be neglected

$$V_{\rm BS} = V_{\rm CC} - V_{\rm F}$$

•  $I_{\text{LOAD}} > 0$ ; the load current flows through the freewheeling diode

$$V_{\scriptscriptstyle BS} = V_{\scriptscriptstyle CC} - V_{\scriptscriptstyle F} + V_{\scriptscriptstyle FP}$$

In this case we have the highest value for  $V_{BS}$ . Turning on the high side IGBT,  $I_{LOAD}$  flows into it and  $V_{S}$  is pulled up.

#### b) **Bootstrap Resistor**

A resistor ( $R_{boot}$ ) is placed in series with bootstrap diode (see Figure 16) so to limit the current when the bootstrap capacitor is initially charged. We suggest not exceeding some Ohms (typically 5, maximum 10 Ohm) to avoid increasing the  $V_{BS}$  time-constant. The minimum on time for charging the bootstrap capacitor or for refreshing its charge must be verified against this time-constant.

## International

#### c) Bootstrap Capacitor

For high  $T_{HON}$  designs where is used an electrolytic tank capacitor, its ESR must be considered. This parasitic resistance develops a voltage divider with  $R_{boot}$  generating a voltage step on  $V_{BS}$  at the first charge of bootstrap capacitor. The voltage step and the related speed ( $dV_{BS}/dt$ ) should be limited. As a general rule, ESR should meet the following constraint:

$$\frac{ESR}{ESR + R_{BOOT}} \cdot V_{CC} \le 3V$$

Parallel combination of small ceramic and large electrolytic capacitors is normally the best compromise, the first acting as fast charge thank for the gate charge only and limiting the  $dV_{BS}/dt$  by reducing the equivalent resistance while the second keeps the  $V_{BS}$  voltage drop inside the desired  $\Delta V_{BS}$ .

#### d) **Bootstrap Diode**

The diode must have a BV> 600V (or 1200V depending on application) and a fast recovery time ( $t_{rr}$  < 100 ns) to minimize the amount of charge fed back from the bootstrap capacitor to  $V_{CC}$  supply.

### 3 PCB LAYOUT TIPS

#### 3.1 Distance from H to L voltage

The IR22771S/IR21771S package (wide body) maximizes the distance between floating (from DC-to DC+) and low voltage pins ( $V_{SS}$ ). It's strongly recommended to place components tied to floating voltage in the respective high voltage portions of the device ( $V_B$ ,  $V_S$ ) side.

#### 3.2 Ground plane

Ground plane must NOT be placed under or nearby the high voltage floating side to minimize noise coupling.



Figure 17: antenna loops

### IR22771S/IR21771S(PbF)

## 3.3 Antenna loops and inputs connection

Current loops behave like antennas able to receive EM noise. In order to reduce EM coupling, loops must be reduced as much as possible. Figure 17 shows the high side shunt loops.

Moreover it is strongly suggested to use Kelvin connections for  $V_{in+}$  and  $V_{in-}$  to shunt paths and star-connect  $V_S$  to  $V_{in-}$  close to the shunt resistor as explained in Fig. 18.



Figure 18: Recommended shunt connection

#### 3.4 Supply capacitors

The supply capacitors must be placed as close as possible to the device pins ( $V_{CC}$  and  $V_{SS}$  for the ground tied supply,  $V_B$  and  $V_S$  for the floating supply) in order to minimize parasitic traces inductance/resistance.

#### **Case Outline**





WORLD HEADQUARTERS: 233 Kansas St., El Segundo, California 90245 Tel: (310) 252-7105

This part has been qualified for the Industrial Market

Data and specifications subject to change without notice. 8/17/2005