

Data Sheet

January 2002

## 1.3A, 100V, 0.300 Ohm, N-Channel Power MOSFET

This advanced power MOSFET is designed, tested, and guaranteed to withstand a specified level of energy in the breakdown avalanche mode of operation. These are N-Channel enhancement mode silicon gate power field effect transistors designed for applications such as switching regulators, switching convertors, motor drivers, relay drivers, and drivers for high power bipolar switching transistors requiring high speed and low gate drive power. They can be operated directly from integrated circuits.

Formerly developmental type TA17401.

## **Ordering Information**

| PART NUMBER | PACKAGE | BRAND   |  |  |
|-------------|---------|---------|--|--|
| IRFD120     | HEXDIP  | IRFD120 |  |  |

NOTE: When ordering, use the entire part number.

## **Features**

- 1.3A, 100V
- $r_{DS(ON)} = 0.300\Omega$
- Single Pulse Avalanche Energy Rated
- · SOA is Power Dissipation Limited
- · Nanosecond Switching Speeds
- · Linear Transfer Characteristics
- · High Input Impedance
- · Related Literature
  - TB334 "Guidelines for Soldering Surface Mount Components to PC Boards"

## Symbol



# **Packaging**

**HEXDIP** 



## IRFD120

# **Absolute Maximum Ratings** $T_C = 25^{\circ}C$ , Unless Otherwise Specified

|                                                         | IRFD120    | UNITS |
|---------------------------------------------------------|------------|-------|
| Drain to Source Breakdown Voltage (Note 1)              | 100        | V     |
| Drain to Gate Voltage ( $R_{GS} = 20k\Omega$ ) (Note 1) | 100        | V     |
| Continuous Drain Current                                | 1.3        | Α     |
| Pulsed Drain Current                                    | 5.2        | Α     |
| Gate to Source Voltage                                  | ±20        | V     |
| Maximum Power Dissipation                               | 1.0        | W     |
| Linear Derating Factor (See Figure 1)                   | 0.008      | W/oC  |
| Single Pulse Avalanche Energy Rating (Note 3)EAS        | 36         | mJ    |
| Operating and Storage Temperature                       | -55 to 150 | °C    |
| Maximum Temperature for Soldering                       |            |       |
| Leads at 0.063in (1.6mm) from Case for 10s              | 300        | °C    |
| Package Body for 10s, See Techbrief 334                 | 260        | °C    |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

## NOTE:

1.  $T_J = 25^{\circ}C$  to  $125^{\circ}C$ .

# **Electrical Specifications** $T_C = 25^{\circ}C$ , Unless Otherwise Specified

| PARAMETER                                             | SYMBOL               | TEST COND                                                                                                                                                                      | DITIONS                                                    | MIN | TYP  | MAX  | UNITS |
|-------------------------------------------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|-----|------|------|-------|
| Drain to Source Breakdown Voltage                     | BV <sub>DSS</sub>    | I <sub>D</sub> = 250μA, V <sub>GS</sub> = 0V (Figure 9)                                                                                                                        |                                                            | 100 | -    | -    | V     |
| Gate Threshold Voltage                                | V <sub>GS(TH)</sub>  | V <sub>GS</sub> = V <sub>DS</sub> , I <sub>D</sub> = 250μA                                                                                                                     |                                                            | 2.0 | -    | 4.0  | V     |
| Zero Gate Voltage Drain Current                       | I <sub>DSS</sub>     | V <sub>DS</sub> = Rated BV <sub>DSS</sub> , V <sub>GS</sub> =                                                                                                                  | 0V                                                         | -   | -    | 25   | μΑ    |
|                                                       |                      | V <sub>DS</sub> = 0.8 x Rated BV <sub>DSS</sub> , V                                                                                                                            | <sub>GS</sub> = 0V, T <sub>J</sub> = 125 <sup>o</sup> C    | -   | -    | 250  | μΑ    |
| On-State Drain Current (Note 2)                       | I <sub>D(ON)</sub>   | V <sub>DS</sub> > I <sub>D(ON)</sub> x r <sub>DS(ON)</sub> Max,                                                                                                                | , V <sub>GS</sub> = 10V                                    | 1.3 | -    | -    | Α     |
| Gate Source Leakage                                   | I <sub>GSS</sub>     | V <sub>GS</sub> = ±20V                                                                                                                                                         |                                                            | -   | -    | ±500 | nA    |
| Drain Source On Resistance (Note 2)                   | r <sub>DS(ON)</sub>  | I <sub>D</sub> = 0.6A, V <sub>GS</sub> = 10V (Figure                                                                                                                           | es 7, 8)                                                   | -   | 0.25 | 0.30 | Ω     |
| Forward Transconductance (Note 2)                     | 9fs                  | $V_{DS} > I_{D(ON)} \times r_{DS(ON)MAX}$                                                                                                                                      | I <sub>D</sub> = 0.6A (Figure 11)                          | 0.9 | 1.0  | -    | S     |
| Turn-On Delay Time                                    | t <sub>d</sub> (ON)  | $V_{DD}$ = 0.5 x Rated BV <sub>DSS</sub> , I <sub>D</sub> ≈ 1.3A,<br>$V_{GS}$ = 10V, R <sub>G</sub> = 9.1 $\Omega$<br>R <sub>I</sub> = 38.5 $\Omega$ for V <sub>DD</sub> = 50V |                                                            | -   | 20   | 40   | ns    |
| Rise Time                                             | t <sub>r</sub>       |                                                                                                                                                                                |                                                            | -   | 35   | 70   | ns    |
| Turn-Off Delay Time                                   | t <sub>d</sub> (OFF) | MOSFET Switching Times ar                                                                                                                                                      | re Essentially                                             | -   | 50   | 100  | ns    |
| Fall Time                                             | t <sub>f</sub>       | Independent of Operating Temperature                                                                                                                                           |                                                            | -   | 35   | 70   | ns    |
| Total Gate Charge<br>(Gate to Source + Gate to Drain) | Q <sub>g(TOT)</sub>  | $V_{GS}$ = 10V, $I_{D}$ = 1.3A, $V_{DS}$ = 0.8 x Rated BV <sub>DSS</sub> , $I_{g(REF)}$ = 1.5mA (Figure 13) Gate Charge is Essentially Independent of Operating Temperature    |                                                            | -   | 11   | 15   | nC    |
| Gate to Source Charge                                 | Q <sub>gs</sub>      |                                                                                                                                                                                |                                                            | -   | 6.0  | -    | nC    |
| Gate to Drain "Miller" Charge                         | Q <sub>gd</sub>      |                                                                                                                                                                                |                                                            | -   | 5.0  | -    | nC    |
| Input Capacitance                                     | C <sub>ISS</sub>     | V <sub>GS</sub> = 0V, V <sub>DS</sub> = 25V, f = 1MHz (Figure 10)                                                                                                              |                                                            | -   | 450  | -    | pF    |
| Output Capacitance                                    | C <sub>OSS</sub>     |                                                                                                                                                                                |                                                            | -   | 200  | -    | pF    |
| Reverse Transfer Capacitance                          | C <sub>RSS</sub>     |                                                                                                                                                                                |                                                            | -   | 50   | -    | pF    |
| Internal Drain Inductance                             | L <sub>D</sub>       | Lead, 2mm (0.08in) from                                                                                                                                                        | Modified MOSFET<br>Symbol Showing the<br>Internal Device's | -   | 4.0  | -    | nH    |
| Internal Source Inductance                            | L <sub>S</sub>       | Measured From the Source<br>Lead, 2mm (0.08in) from<br>Header to Source Bonding<br>Pad                                                                                         | Inductances  G   G   S   S                                 | -   | 6.0  | -    | nH    |
| Thermal Resistance Junction to Ambient                | $R_{\theta JA}$      | Free Air Operation                                                                                                                                                             |                                                            | -   |      | 120  | °C/W  |

## **Source to Drain Diode Specifications**

| PARAMETER                              | SYMBOL           | TEST CONDITIONS                                                        |       | MIN | TYP | MAX | UNITS |
|----------------------------------------|------------------|------------------------------------------------------------------------|-------|-----|-----|-----|-------|
| Continuous Source to Drain Current     | I <sub>SD</sub>  | Modified MOSFET Symbol                                                 | ♦ D   | -   | -   | 1.3 | Α     |
| Pulse Source to Drain Current          | I <sub>SDM</sub> | Showing the Integral Reverse P-N Junction Diode  G o                   | G o s | -   | -   | 5.2 | A     |
| Source to Drain Diode Voltage (Note 2) | V <sub>SD</sub>  | $T_J = 25^{\circ}C$ , $I_{SD} = 1.3A$ , $V_{GS} = 0V$ (Figure 12)      |       | -   | -   | 2.5 | V     |
| Reverse Recovery Time                  | t <sub>rr</sub>  | $T_J = 150^{\circ}$ C, $I_{SD} = 1.3$ A, $dI_{SD}/dt = 100$ A/ $\mu$ s |       | -   | 280 | -   | ns    |
| Reverse Recovery Charge                | Q <sub>RR</sub>  | $T_J = 150^{o}C$ , $I_{SD} = 1.3A$ , $dI_{SD}/dt = 100A/\mu s$         |       | -   | 1.6 | -   | μC    |

### NOTES:

- 2. Pulse test: pulse width  $\leq 300 \mu s$ , duty cycle  $\leq 2\%$ .
- 3.  $V_{DD} = 25V$ , starting  $T_J = 25^{\circ}C$ , L = 32mH,  $R_G = 25\Omega$ , peak  $I_{AS} = 1.3A$ .

# Typical Performance Curves Unless Otherwise Specified



FIGURE 1. NORMALIZED POWER DISSIPATION vs AMBIENT TEMPERATURE



FIGURE 3. FORWARD BIAS SAFE OPERATING AREA



FIGURE 2. MAXIMUM CONTINUOUS DRAIN CURRENT vs AMBIENT TEMPERATURE



**FIGURE 4. OUTPUT CHARACTERISTICS** 

## Typical Performance Curves Unless Otherwise Specified (Continued)



FIGURE 5. SATURATION CHARACTERISTICS



NOTE: Heating effect of 2µs pulse is minimal.

FIGURE 7. DRAIN TO SOURCE ON RESISTANCE vs GATE VOLTAGE AND DRAIN CURRENT



FIGURE 9. NORMALIZED DRAIN TO SOURCE BREAKDOWN VOLTAGE vs JUNCTION TEMPERATURE



FIGURE 6. TRANSFER CHARACTERISTICS



FIGURE 8. NORMALIZED DRAIN TO SOURCE ON RESISTANCE vs JUNCTION TEMPERATURE



FIGURE 10. CAPACITANCE vs DRAIN TO SOURCE VOLTAGE

# Typical Performance Curves Unless Otherwise Specified (Continued)





FIGURE 11. TRANSCONDUCTANCE vs DRAIN CURRENT

FIGURE 12. SOURCE TO DRAIN DIODE VOLTAGE



FIGURE 13. GATE TO SOURCE VOLTAGE vs GATE CHARGE

## Test Circuits and Waveforms







FIGURE 15. UNCLAMPED ENERGY WAVEFORMS

# Test Circuits and Waveforms (Continued)



FIGURE 16. SWITCHING TIME TEST CIRCUIT



FIGURE 18. GATE CHARGE TEST CIRCUIT



FIGURE 17. RESISTIVE SWITCHING WAVEFORMS



FIGURE 19. GATE CHARGE WAVEFORMS

### **TRADEMARKS**

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

SMART START™  $VCX^{TM}$ FAST ® OPTOLOGIC™ STAR\*POWER™ FASTr™ Bottomless™ OPTOPLANAR™ Stealth™ CoolFET™ FRFET™ PACMAN™ SuperSOT™-3 CROSSVOLT™ GlobalOptoisolator™ POP™ SuperSOT™-6 DenseTrench™ GTO™ Power247™  $HiSeC^{TM}$ SuperSOT™-8  $Power Trench^{\, @}$ DOME™ SyncFET™ EcoSPARK™ ISOPLANAR™ QFET™ TinyLogic™ E<sup>2</sup>CMOS<sup>TM</sup> LittleFET™  $OS^{TM}$ TruTranslation™

STAR\*POWER is used under license

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the

2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

### PRODUCT STATUS DEFINITIONS

## **Definition of Terms**

| Datasheet Identification | Product Status            | Definition                                                                                                                                                                                                            |  |  |  |  |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Advance Information      | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                    |  |  |  |  |
| Preliminary              | First Production          | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. |  |  |  |  |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design.                                                       |  |  |  |  |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only.                                                   |  |  |  |  |

Rev. H4