# RADIATION HARDENED POWER MOSFET SURFACE MOUNT (SMD-2) # 150V, N-CHANNEL Rechnology # **Product Summary** | Part Number | Radiation Level | RDS(on) | Ι <sub>D</sub> | |-------------|-----------------|---------|----------------| | IRHNA67164 | 100 kRads(Si) | 0.018Ω | 56A* | | IRHNA63164 | 300 kRads(Si) | 0.018Ω | 56A* | # Description IR HiRel R6 S-line technology provides high performance power MOSFETs for space applications. These devices have improved immunity to Single Event Effect (SEE) and have been characterized for useful performance with Linear Energy Transfer LET up to 90 (MeV/(mg/cm²).Their combination of very low RDS(on) and faster switching times reduces power loss and increases power density in today's high speed switching applications such as DC-DC converters and motor controllers. These devices retain all of the well established advantages of MOSFETs such as voltage control and temperature stability of electrical parameters. #### **Features** - Low RDS(on) - · Fast Switching - Single Event Effect (SEE) Hardened - Low Total Gate Charge - Simple Drive Requirements - · Hermetically Sealed - Surface Mount - Ceramic Package - Light Weight - ESD Rating: Class 3A per MIL-STD-750, Method 1020 # **Absolute Maximum Ratings** #### Pre-Irradiation | Symbol | Parameter | Value | Units | |-----------------------------------------------------------------|---------------------------------|---------------|-------| | I <sub>D1</sub> @ V <sub>GS</sub> = 12V, T <sub>C</sub> = 25°C | Continuous Drain Current | 56* | | | I <sub>D2</sub> @ V <sub>GS</sub> = 12V, T <sub>C</sub> = 100°C | Continuous Drain Current | 49 | Α | | I <sub>DM</sub> @ T <sub>C</sub> = 25°C | Pulsed Drain Current ① | 224 | | | P <sub>D</sub> @T <sub>C</sub> = 25°C | Maximum Power Dissipation | 250 | W | | | Linear Derating Factor | 2.0 | W/°C | | V <sub>GS</sub> | Gate-to-Source Voltage | ±20 | V | | E <sub>AS</sub> | Single Pulse Avalanche Energy ② | 283 | mJ | | I <sub>AR</sub> | Avalanche Current ① | 56 | Α | | E <sub>AR</sub> | Repetitive Avalanche Energy ① | 25 | mJ | | dv/dt | Peak Diode Recovery dv/dt ③ | 7.5 | V/ns | | T <sub>J</sub> | Operating Junction and | -55 to + 150 | | | T <sub>STG</sub> | Storage Temperature Range | -55 (0 + 150 | °C | | | Lead Temperature | 300 (for 5s) | | | | Weight | 3.3 (Typical) | g | <sup>\*</sup> Current is limited by package For Footnotes, refer to the page 2. # Electrical Characteristics @ Tj = 25°C (Unless Otherwise Specified) | Symbol | Parameter | Min. | Тур. | Max. | Units | Test Conditions | |--------------------------------|------------------------------------------|------|-------|-------|-------|-------------------------------------------------------------------| | BV <sub>DSS</sub> | Drain-to-Source Breakdown Voltage | 150 | | | V | $V_{GS} = 0V, I_{D} = 1.0mA$ | | $\Delta BV_{DSS}/\Delta T_{J}$ | Breakdown Voltage Temp. Coefficient | | 0.17 | | V/°C | Reference to 25°C, I <sub>D</sub> = 1.0mA | | R <sub>DS(on)</sub> | Static Drain-to-Source On-<br>Resistance | | | 0.018 | Ω | V <sub>GS</sub> = 12V, I <sub>D2</sub> = 49A ④ | | $V_{\text{GS(th)}}$ | Gate Threshold Voltage | 2.0 | | 4.0 | V | \\ -\\ -10mA | | $\Delta V_{GS(th)}/\Delta T_J$ | Gate Threshold Voltage Coefficient | | -9.83 | | mV/°C | $V_{DS} = V_{GS}$ , $I_D = 1.0 \text{mA}$ | | gfs | Forward Transconductance | 50 | | | S | V <sub>DS</sub> = 15V, I <sub>D2</sub> = 49A ④ | | I <sub>DSS</sub> | Zana Cata Valtana Duain Commant | | | 10 | ^ | V <sub>DS</sub> = 120V, V <sub>GS</sub> = 0V | | | Zero Gate Voltage Drain Current | | | 25 | μΑ | V <sub>DS</sub> = 120V,V <sub>GS</sub> = 0V,T <sub>J</sub> =125°C | | I <sub>GSS</sub> | Gate-to-Source Leakage Forward | | | 100 | Λ | V <sub>GS</sub> = 20V | | | Gate-to-Source Leakage Reverse | | | -100 | nA | V <sub>GS</sub> = -20V | | $Q_G$ | Total Gate Charge | | | 230 | | I <sub>D1</sub> = 56A | | $Q_{GS}$ | Gate-to-Source Charge | | | 70 | nC | V <sub>DS</sub> = 75V | | $Q_{GD}$ | Gate-to-Drain ('Miller') Charge | | | 90 | | V <sub>GS</sub> = 12V | | t <sub>d(on)</sub> | Turn-On Delay Time | | | 50 | | V <sub>DD</sub> = 75V | | t <sub>r</sub> | Rise Time | | | 150 | | I <sub>D1</sub> = 56A | | $t_{\text{d(off)}}$ | Turn-Off Delay Time | | | 100 | ns | $R_G = 2.35\Omega$ | | t <sub>f</sub> | Fall Time | | | 50 | | V <sub>GS</sub> = 12V | | Ls +L <sub>D</sub> | Total Inductance | | 2.8 | | nH | Measured from center of Drain pad to center of Source pad | | C <sub>iss</sub> | Input Capacitance | | 7390 | | | V <sub>GS</sub> = 0V | | C <sub>oss</sub> | Output Capacitance | | 1144 | | pF | V <sub>DS</sub> = 25V | | C <sub>rss</sub> | Reverse Transfer Capacitance | | 28 | | | f = 100KHz | | R <sub>G</sub> | Gate Resistance | | 0.52 | | Ω | f = 1.0 MHz, open drain | # Source-Drain Diode Ratings and Characteristics | Symbol | Parameter | Min. | Тур. | Max. | Units | Test Conditions | |-----------------|----------------------------------------|-----------------------------------------------------------------------------------------------|------|------|-------|------------------------------------------------------------------| | Is | Continuous Source Current (Body Diode) | | | 56* | ۸ | | | I <sub>SM</sub> | Pulsed Source Current (Body Diode) ① | | | 224 | Α | | | $V_{SD}$ | Diode Forward Voltage | | | 1.2 | V | T <sub>J</sub> =25°C, I <sub>S</sub> = 56A, V <sub>GS</sub> =0V4 | | t <sub>rr</sub> | Reverse Recovery Time | | | 370 | ns | $T_J = 25^{\circ}C, I_F = 56A, V_{DD} \le 25V$ | | Q <sub>rr</sub> | Reverse Recovery Charge | | | 4.5 | μC | di/dt = 100A/µs ④ | | t <sub>on</sub> | Forward Turn-On Time | Intrinsic turn-on time is negligible (turn-on is dominated by $L_{\text{S}} + L_{\text{D}}$ ) | | | | | <sup>\*</sup> Current is limited by package # **Thermal Resistance** | Symbol | Parameter | | Тур. | Max. | Units | |---------------------------|------------------------------------------------------------|--|------|------|-------| | $R_{ heta JC}$ | Junction-to-Case | | | 0.5 | ۰C۸۸ | | $R_{\theta J\text{-PCB}}$ | Junction-to-PC Board (Soldered to 2" sq copper clad board) | | 1.6 | | °C/W | ## Footnotes: - ① Repetitive Rating; Pulse width limited by maximum junction temperature. - $^{\circ}$ V<sub>DD</sub> = 50V, starting T<sub>J</sub> = 25°C, L = 0.18mH, Peak I<sub>L</sub> = 56A, V<sub>GS</sub> = 12V - $\label{eq:local_scale} \ensuremath{ \Im } \quad I_{SD} \leq \ 56A, \ di/dt \ \leq 860A/\mu s, \ V_{DD} \ \leq 150V, \ T_J \leq 150^{\circ}C$ - $\odot$ Total Dose Irradiation with V<sub>GS</sub> Bias. 12 volt V<sub>GS</sub> applied and V<sub>DS</sub> = 0 during irradiation per MIL-STD-750, Method 1019, condition A. - © Total Dose Irradiation with $V_{DS}$ Bias. 120 volt $V_{DS}$ applied and $V_{GS}$ = 0 during irradiation per MIL-STD-750, Method 1019, condition A. ## **Radiation Characteristics** IR HiRel radiation hardened MOSFETs are tested to verify their radiation hardness capability. The hardness assurance program at IR Hirel is comprised of two radiation environments. Every manufacturing lot is tested for total ionizing dose (per notes 5 and 6) using the TO-3 package. Both pre- and post-irradiation performance are tested and specified using the same drive circuitry and test conditions in order to provide a direct comparison. Table1. Electrical Characteristics @ Tj = 25°C, Post Total Dose Irradiation \$6 | Symbol | Parameter | Up to 300 k | Rads (Si) <sup>1</sup> | Units | Test Conditions | | |---------------------|------------------------------------------------------|-------------|------------------------|-------|----------------------------------------------|--| | Cyc. | i didinoso: | Min. | Max. | | 1 oot oonaliiono | | | BV <sub>DSS</sub> | Drain-to-Source Breakdown Voltage | 150 | | V | $V_{GS} = 0V, I_{D} = 1.0mA$ | | | V <sub>GS(th)</sub> | Gate Threshold Voltage | 2.0 | 4.0 | V | $V_{DS} = V_{GS}$ , $I_D = 1.0$ mA | | | I <sub>GSS</sub> | Gate-to-Source Leakage Forward | | 100 | nA | V <sub>GS</sub> = 20V | | | I <sub>GSS</sub> | Gate-to-Source Leakage Reverse | | -100 | nA | V <sub>GS</sub> = -20V | | | I <sub>DSS</sub> | Zero Gate Voltage Drain Current | | 10 | μΑ | $V_{DS} = 120V, V_{GS} = 0V$ | | | R <sub>DS(on)</sub> | Static Drain-to-Source ④ On-State Resistance (TO-3) | | 0.019 | Ω | V <sub>GS</sub> = 12V, I <sub>D2</sub> = 49A | | | R <sub>DS(on)</sub> | Static Drain-to-Source ④ On-State Resistance (SMD-2) | | 0.018 | Ω | V <sub>GS</sub> = 12V, I <sub>D2</sub> = 49A | | | V <sub>SD</sub> | Diode Forward Voltage ④ | | 1.2 | V | $V_{GS} = 0V, I_{S} = 56A$ | | <sup>1.</sup> Part numbers IRHNA67164 and IRHNA63164 IR HiRel radiation hardened MOSFETs have been characterized in heavy ion environment for Single Event Effects (SEE). Single Event Effects characterization is illustrated in Fig. a and Table 2. Table 2. Typical Single Event Effect Safe Operating Area | | | | VDS (V) | | | | | | |--------------------|-----------------|-----------|---------------|----------------|-----------------|-----------------|-----------------|--| | LET (MeV/(mg/cm²)) | Energy<br>(MeV) | (um) | @ VGS<br>= 0V | @ VGS =<br>-5V | @ VGS =<br>-10V | @ VGS =<br>-15V | @ VGS =<br>-20V | | | 39 ± 5% | 410 ± 5% | 50 ± 5% | 150 | 150 | 150 | 150 | 150 | | | 61 ± 5% | 825 ± 5% | 66 ± 7.5% | 150 | 150 | 150 | 40 | | | | 90 ± 5% | 1470 ± 5% | 80 ± 5% | 50 | 50 | 30 | | | | Fig a. Typical Single Event Effect, Safe Operating Area For Footnotes, refer to the page 2. Fig 1. Typical Output Characteristics Fig 3. Typical Transfer Characteristics Fig 5. Typical On-Resistance Vs Gate Voltage Fig 2. Typical Output Characteristics **Fig 4.** Normalized On-Resistance Vs. Temperature Fig 6. Typical On-Resistance Vs Drain Current **Fig 7.** Typical Drain-to-Source Breakdown Voltage Vs Temperature **Fig 9.** Typical Capacitance Vs. Drain-to-Source Voltage Fig 11. Typical Source-Drain Diode Forward Voltage **Fig 8.** Typical Threshold Voltage Vs Temperature **Fig 10.** Typical Gate Charge Vs. Gate-to-Source Voltage Fig 12. Maximum Drain Current Vs.Case Temperature Fig 13. Maximum Safe Operating Area **Fig 14.** Maximum Avalanche Energy Vs. Drain Current Fig 15. Maximum Effective Transient Thermal Impedance, Junction-to-Case Fig 16a. Unclamped Inductive Test Circuit Fig 17a. Gate Charge Waveform Fig 18a. Switching Time Test Circuit Fig 16b. Unclamped Inductive Waveforms Fig 17b. Gate Charge Test Circuit Fig 18b. Switching Time Waveforms ## Case Outline and Dimensions — SMD-2 #### NOTES: 3. - 1. DIMENSIONING & TOLERANCING PER ASME Y14.5M-1994. - 2. CONTROLLING DIMENSION: INCH. - DIMENSIONS ARE SHOWN IN MILLIMETERS [INCHES]. DIMENSION INCLUDES METALLIZATION FLASH. DIMENSION DOES NOT INCLUDE METALLIZATION FLASH. #### PAD ASSIGNMENTS #### MOSFET - = DRAIN - 2 = GATE 3 = SOURCE Infineon Technologies Service Center: USA Tel: +1 (866) 951-9519 and International Tel: +49 89 234 65555 Leominster, Massachusetts 01453, USA Tel: +1 (978) 534-5776 San Jose, California 95134, USA Tel: +1 (408) 434-5000 #### **IMPORTANT NOTICE** The information given in this document shall be in no event regarded as guarantee of conditions or characteristic. The data contained herein is a characterization of the component based on internal standards and is intended to demonstrate and provide guidance for typical part performance. It will require further evaluation, qualification and analysis to determine suitability in the application environment to confirm compliance to your system requirements. With respect to any example hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind including without limitation warranties on non- infringement of intellectual property rights and any third party. In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's product and any use of the product of Infineon Technologies in customer's applications. The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of any customer's technical departments to evaluate the suitability of the product for the intended applications and the completeness of the product information given in this document with respect to applications. For further information on the product, technology, delivery terms and conditions and prices, please contact your local sales representative or go to (<a href="https://www.infineon.com/hirel">www.infineon.com/hirel</a>). #### **WARNING** Due to technical requirements products may contain dangerous substances. For information on the types in question, please contact your nearest Infineon Technologies office.