# 512K x 32 HIGH-SPEED ASYNCHRONOUS CMOS STATIC RAM WITH 3.3V SUPPLY

#### **MARCH 2024**

### **FEATURES**

- High-speed access times: 8, 10, 20 ns
- · High-performance, low-power CMOS process
- Multiple center power and ground pins for greater noise immunity
- Easy memory expansion with CE and OE options
- CE power-down
- Fully static operation: no clock or refresh required
- TTL compatible inputs and outputs
- Single power supply VDD 1.65V to 2.2V (IS61WV51232Axx) speed = 20ns for VDD 1.65V to 2.2V VDD 2.4V to 3.6V (IS61/64WV51232Bxx) speed = 10ns for VDD 2.4V to 3.6V speed = 8ns for VDD 3.3V ± 5%
- Green Packages available:
  90-ball miniBGA (8mm x 13mm)
- Industrial and Automotive Temperature Support

# DESCRIPTION

The *ISSI* IS61WV51232Axx/Bxx and IS64WV51232Bxx are high-speed, 16M-bit static RAMs organized as 512K words by 32 bits. It is fabricated using *ISSI*'s high-performance CMOS technology. This highly reliable process coupled with innovative circuit design techniques, yields highperformance and low power consumption devices.

When  $\overline{\text{CE}}$  is HIGH (deselected), the device assumes a standby mode at which the power dissipation can be reduced down with CMOS input levels.

Easy memory expansion is provided by using Chip Enable and Output Enable inputs,  $\overline{CE}$  and  $\overline{OE}$ . The active LOW Write Enable (WE) controls both writing and reading of the memory.

The device is packaged in the JEDEC standard 90-ball BGA (8mm x 13mm).

# FUNCTIONAL BLOCK DIAGRAM



Copyright © 2024 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on any published information and before placing orders for products.

Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:

a.) the risk of injury or damage has been minimized;

b.) the user assume all such risks; andc.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances



# **PIN CONFIGURATION**

PACKAGE CODE: B 90 BALL FBGA (Top View) (8.00 mm x 13.00 mm Body, 0.8 mm Ball Pitch)



# PIN DESCRIPTIONS

| A0-A18  | Address Inputs          |
|---------|-------------------------|
| DQx     | Data I/O                |
| CE, CE2 | 2 Chip Enable Input     |
| ŌĒ      | Output Enable Input     |
| WE      | Write Enable Input      |
| BWx (x= | a-d) Byte Write Control |
| Vdd     | Power                   |
| Vss     | Ground                  |
| NC      | No Connection           |



### **TRUTH TABLE**

| CE | CE2 | ŌĒ | WE | BWa | BWb | BWc | BWd | <b>DQ</b> 0-7 | <b>DQ</b> 8-15 | <b>DQ</b> 16-23 | <b>DQ</b> 24-31 | Mode                             | Power |
|----|-----|----|----|-----|-----|-----|-----|---------------|----------------|-----------------|-----------------|----------------------------------|-------|
| Н  | Х   | Х  | Х  | Х   | Х   | Х   | Х   | High-Z        | High-Z         | High-Z          | High-Z          | Power Down                       | (Isв) |
| Х  | L   | Х  | Х  | Х   | Х   | Х   | Х   | High-Z        | High-Z         | High-Z          | High-Z          | Power Down                       | (Isв) |
| L  | Н   | L  | Н  | L   | L   | L   | L   | Data Out      | Data Out       | Data Out        | Data Out        | Read All Bits                    | (Icc) |
| L  | Н   | L  | Н  | L   | Н   | Н   | Н   | Data Out      | High-Z         | High-Z          | High-Z          | Read Byte a<br>Bits Only         | (Icc) |
| L  | Н   | L  | Н  | Н   | L   | Н   | Н   | High-Z        | Data Out       | High-Z          | High-Z          | Read Byte b<br>Bits Only         | (Icc) |
| L  | Н   | L  | Н  | Н   | Н   | L   | Н   | High-Z        | High-Z         | Data Out        | High-Z          | Read Byte c<br>Bits Only         | (Icc) |
| L  | Н   | L  | Η  | Н   | Η   | Η   | L   | High-Z        | High-Z         | High-Z          | Data Out        | Read Byte d<br>Bits Only         | (Icc) |
| L  | Н   | Х  | L  | L   | L   | L   | L   | Data In       | Data In        | Data In         | Data In         | Write All Bits                   | (Icc) |
| L  | Н   | Х  | L  | L   | Н   | Н   | Н   | Data In       | High-Z         | High-Z          | High-Z          | Write Byte a<br>Bits Only        | (Icc) |
| L  | Н   | Х  | L  | Н   | L   | Н   | Н   | High-Z        | Data In        | High-Z          | High-Z          | Write Byte b<br>Bits Only        | (Icc) |
| L  | Н   | Х  | L  | Н   | Н   | L   | Н   | High-Z        | High-Z         | Data In         | High-Z          | Write Byte c<br>Bits Only        | (Icc) |
| L  | Н   | Х  | L  | Н   | Н   | Η   | L   | High-Z        | High-Z         | High-Z          | Data In         | Write Byte d<br>Bits Only        | (Icc) |
| L  | Н   | Н  | Η  | х   | Х   | Х   | Х   | High-Z        | High-Z         | High-Z          | High-Z          | Selected,<br>Outputs<br>Disabled | (Icc) |

#### **ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>**

| Value                        | Unit                       |
|------------------------------|----------------------------|
| t to GND $-0.5$ to VDD + 0.5 | V                          |
| -0.3 to 4.0                  | V                          |
| -65 to +150                  | °C                         |
| 1.0                          | W                          |
|                              | -0.3 to 4.0<br>-65 to +150 |

Notes:

1. Stress greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

#### CAPACITANCE<sup>(1,2)</sup>

| Symbol           | Parameter                | Conditions    | Max. | Unit |
|------------------|--------------------------|---------------|------|------|
| CIN              | Input Capacitance        | $V_{IN} = 0V$ | 6    | pF   |
| C <sub>I/O</sub> | Input/Output Capacitance | Vout = 0V     | 8    | pF   |

Notes:

1. Tested initially and after any design or process changes that may affect these parameters.

2. Test conditions:  $T_A = 25^{\circ}C$ , f = 1 MHz,  $V_{DD} = 3.3V$ .



# DC ELECTRICAL CHARACTERISTICS (Over Operating Range)

#### $V_{DD} = 3.3V \pm 5\%$

| Symbol | Parameter                        | Test Conditions                             | Min. | Max.      | Unit |
|--------|----------------------------------|---------------------------------------------|------|-----------|------|
| Vон    | Output HIGH Voltage              | Vdd = Min., Iон = -4.0 mA                   | 2.4  | _         | V    |
| Vol    | Output LOW Voltage               | $V_{DD} = Min., I_{OL} = 8.0 mA$            | _    | 0.4       | V    |
| Viн    | Input HIGH Voltage               |                                             | 2    | VDD + 0.3 | V    |
| VIL    | Input LOW Voltage <sup>(1)</sup> |                                             | -0.3 | 0.8       | V    |
| ILI    | Input Leakage                    | $GND \leq V_{\text{IN}} \leq V_{\text{DD}}$ | –1   | 1         | μA   |
| Ilo    | Output Leakage                   | $GND \le VOUT \le VDD$ , Outputs Disabled   | -1   | 1         | μA   |

#### Note:

1. VIL (min.) = −0.3V DC; VIL (min.) = −2.0V AC (pulse width 2.0 ns). Not 100% tested.

VIH (max.) = VDD + 0.3V DC; VIH (max.) = VDD + 2.0V AC (pulse width 2.0 ns). Not 100% tested.

#### DC ELECTRICAL CHARACTERISTICS (Over Operating Range)

#### VDD = 2.4V-3.6V

| Symbol | Parameter                        | Test Conditions                             | Min. | Max.      | Unit |
|--------|----------------------------------|---------------------------------------------|------|-----------|------|
| Vон    | Output HIGH Voltage              | Vdd = Min., Iон = -1.0 mA                   | 1.8  | _         | V    |
| Vol    | Output LOW Voltage               | $V_{DD} = Min., I_{OL} = 1.0 mA$            |      | 0.4       | V    |
| Viн    | Input HIGH Voltage               |                                             | 2.0  | Vdd + 0.3 | V    |
| VIL    | Input LOW Voltage <sup>(1)</sup> |                                             | -0.3 | 0.8       | V    |
| L      | Input Leakage                    | $GND \leq V_{IN} \leq V_{DD}$               | -1   | 1         | μA   |
| Ilo    | Output Leakage                   | $GND \leq VOUT \leq VDD$ , Outputs Disabled | -1   | 1         | μA   |

#### Note:

1. VIL (min.) = −0.3V DC; VIL (min.) = −2.0V AC (pulse width 2.0 ns). Not 100% tested.

VIH (max.) = VDD + 0.3V DC; VIH (max.) = VDD + 2.0V AC (pulse width 2.0 ns). Not 100% tested.

# DC ELECTRICAL CHARACTERISTICS (Over Operating Range)

#### $V_{DD} = 1.65V-2.2V$

| Symbol             | Parameter           | Test Conditions                             | Vdd             | Min. | Max.      | Unit |
|--------------------|---------------------|---------------------------------------------|-----------------|------|-----------|------|
| Vон                | Output HIGH Voltage | Іон = -0.1 mA                               | 1.65-2.2V       | 1.4  | _         | V    |
| Vol                | Output LOW Voltage  | lo∟ = 0.1 mA                                | 1.65-2.2V       | _    | 0.2       | V    |
| VIH                | Input HIGH Voltage  |                                             | 1.65-2.2V       | 1.4  | VDD + 0.2 | V    |
| VIL <sup>(1)</sup> | Input LOW Voltage   |                                             | 1.65-2.2V       | -0.2 | 0.4       | V    |
| LI                 | Input Leakage       | $GND \leq V_{\text{IN}} \leq V_{\text{DD}}$ |                 | -1   | 1         | μA   |
| Ilo                | Output Leakage      | $GND \leq VOUT \leq VDD, O$                 | utputs Disabled | –1   | 1         | μA   |

#### Notes:

1. VIL (min.) = -0.3V DC; VIL (min.) = -2.0V AC (pulse width -2.0ns). Not 100% tested.

VIH (max.) = VDD + 0.3V DC; VIH (max.) = VDD + 2.0V AC (pulse width -2.0ns). Not 100% tested.



# **HIGH SPEED**

### OPERATING RANGE (VDD) (IS61WV51232ALL)

| Range      | Ambient Temperature | Vdd        | Speed |  |
|------------|---------------------|------------|-------|--|
| Commercial | 0°C to +70°C        | 1.65V-2.2V | 20ns  |  |
| Industrial | –40°C to +85°C      | 1.65V-2.2V | 20ns  |  |
| Automotive | –40°C to +125°C     | 1.65V-2.2V | 20ns  |  |

# OPERATING RANGE (VDD) (IS61WV51232BLL)<sup>(1)</sup>

| Commercial $0^{\circ}$ C to +70°C $3.3V \pm$ Industrial $40^{\circ}$ O to + $05^{\circ}$ O $0.0V$ | ns) <sup>1</sup> VDD (10 ns) <sup>1</sup> |
|---------------------------------------------------------------------------------------------------|-------------------------------------------|
|                                                                                                   | 5% 2.4V-3.6V                              |
| Industrial –40°C to +85°C 3.3V <u>+</u>                                                           | 5% 2.4V-3.6V                              |

#### Note:

1. When operated in the range of 2.4V-3.6V, the device meets 10ns. When operated in the range of 3.3V  $\pm$  5%, the device meets 8ns.

# OPERATING RANGE (VDD) (IS64WV51232BLL)

| Range      | Ambient Temperature | Vdd (10 ns) |  |
|------------|---------------------|-------------|--|
| Automotive | –40°C to +125°C     | 2.4V-3.6V   |  |

# **POWER SUPPLY CHARACTERISTICS**<sup>(1)</sup> (Over Operating Range)

|        |                       |                                     |                     | -    | 8    | -1   | 0    | -2   | 0    |      |
|--------|-----------------------|-------------------------------------|---------------------|------|------|------|------|------|------|------|
| Symbol | Parameter             | Test Conditions                     |                     | Min. | Max. | Min. | Max. | Min. | Max. | Unit |
| lcc    | VDD Dynamic Operating | VDD = Max.,                         | Com.                | _    | 110  | _    | 90   | _    | 50   | mA   |
|        | Supply Current        | IOUT = 0 mA, f = fmax               | Ind.                | _    | 115  | _    | 95   | _    | 60   |      |
|        |                       |                                     | Auto.               | _    | _    | _    | 140  | _    | 100  |      |
|        |                       |                                     | typ. <sup>(2)</sup> |      |      | 60   | )    |      |      |      |
| lcc1   | Operating             | VDD = Max.,                         | Com.                | _    | 85   | _    | 85   | _    | 45   | mA   |
|        | Supply Current        | louτ = 0 mA, f = 0                  | Ind.                | _    | 90   | _    | 90   | _    | 55   |      |
|        |                       |                                     | Auto.               | —    | —    | —    | 110  | —    | 90   |      |
| ISB1   | TTL Standby Current   | VDD = Max.,                         | Com.                | _    | 30   | _    | 30   | _    | 30   | mA   |
|        | (TTL Inputs)          | VIN = VIH  or  VIL                  | Ind.                | _    | 35   | _    | 35   | _    | 35   |      |
|        |                       | $\overline{CE} \ge V_{IH}, f = 0$   | Auto.               | —    | —    | —    | 70   | —    | 70   |      |
| ISB2   | CMOS Standby          | Vdd = Max.,                         | Com.                | _    | 20   | _    | 20   | _    | 20   | mA   |
|        | Current (CMOS Inputs) | $\overline{CE} \ge V_{DD} - 0.2V$ , | Ind.                | —    | 25   | —    | 25   | _    | 25   |      |
|        |                       | $V_{IN} \ge V_{DD} - 0.2V$ , or     | Auto.               | _    | _    | _    | 60   | _    | 60   |      |
|        |                       | $V \text{IN} \leq ~0.2 V,  f = 0$   | typ. <sup>(2)</sup> |      |      | 4    |      |      |      |      |

#### Note:

1. At f = fMAX, address and data inputs are cycling at the maximum frequency, f = 0 means no input lines change.

2. Typical values are measured at  $V_{DD} = 3.0V$ , TA = 25°C and not 100% tested.



# LOW POWER

# OPERATING RANGE (VDD) (IS61WV51232ALS)

| Range      | Ambient Temperature | Vdd        | Speed |  |
|------------|---------------------|------------|-------|--|
| Commercial | 0°C to +70°C        | 1.65V-2.2V | 35ns  |  |
| Industrial | –40°C to +85°C      | 1.65V-2.2V | 35ns  |  |
| Automotive | –40°C to +125°C     | 1.65V-2.2V | 35ns  |  |

# OPERATING RANGE (VDD) (IS61WV51232BLS)<sup>(1)</sup>

| Range      | Ambient Temperature | Vdd (25 ns)1 |  |
|------------|---------------------|--------------|--|
| Commercial | 0°C to +70°C        | 2.4V-3.6V    |  |
| Industrial | –40°C to +85°C      | 2.4V-3.6V    |  |

Note:

1. When operated in the range of 2.4V-3.6V, the device meets 25ns. When operated in the range of 3.3V  $\pm$  5%, the device meets 20ns.

# POWER SUPPLY CHARACTERISTICS<sup>(1)</sup> (Over Operating Range)

|        |                       |                                      |                     | -2   | 25   | -3   | 5    |      |
|--------|-----------------------|--------------------------------------|---------------------|------|------|------|------|------|
| Symbol | Parameter             | Test Conditions                      |                     | Min. | Max. | Min. | Max. | Unit |
| lcc    | VDD Dynamic Operating | VDD = Max.,                          | Com.                | _    | 30   | _    | 25   | mA   |
|        | Supply Current        | IOUT = $0 \text{ mA}$ , f = fmax     | Ind.                | _    | 35   | _    | 30   |      |
|        |                       |                                      | Auto.               | _    | 60   | _    | 60   |      |
|        |                       |                                      | typ. <sup>(2)</sup> | 25   | 5    |      |      |      |
| lcc1   | Operating             | VDD = Max.,                          | Com.                | _    | 20   | _    | 20   | mA   |
|        | Supply Current        | loυτ = 0 mA, f = 0                   | Ind.                | _    | 30   | _    | 30   |      |
|        |                       |                                      | Auto.               | —    | 50   | —    | 50   |      |
| ISB1   | TTL Standby Current   | VDD = Max.,                          | Com.                | _    | 15   | _    | 15   | mA   |
|        | (TTL Inputs)          | $V_{IN} = V_{IH} \text{ or } V_{IL}$ | Ind.                | _    | 20   | _    | 20   |      |
|        |                       | $\overline{CE} \ge V_{IH}, f = 0$    | Auto.               | —    | 40   | —    | 40   |      |
| ISB2   | CMOS Standby          | VDD = Max.,                          | Com.                | _    | 0.8  | _    | 0.8  | mA   |
|        | Current (CMOS Inputs) | $\overline{CE} \ge V_{DD} - 0.2V$ ,  | Ind.                | _    | 1.2  | _    | 1.2  |      |
|        | ,                     | $V_{IN} \ge V_{DD} - 0.2V$ , or      | Auto.               | _    | 2    | _    | 2    |      |
|        |                       | $V_{IN} \leq 0.2V, f = 0$            | typ. <sup>(2)</sup> | 0    | .1   | C    | .1   |      |

Note:

1. At  $f = f_{MAX}$ , address and data inputs are cycling at the maximum frequency, f = 0 means no input lines change.

2. Typical values are measured at VDD = 3.0V, TA = 25°C and not 100% tested.



# AC TEST CONDITIONS (HIGH SPEED)

| Parameter                                                          | Unit<br>(2.4V-3.6V) | Unit<br>(3.3V <u>+</u> 5%) | Unit<br>(1.65V-2.2V) |
|--------------------------------------------------------------------|---------------------|----------------------------|----------------------|
| Input Pulse Level                                                  | 0.4V to VDD-0.3V    | 0.4V to VDD-0.3V           | 0.4V to VDD-0.2V     |
| Input Rise and Fall Times                                          | 1.5ns               | 1.5ns                      | 1.5ns                |
| Input and Output Timing<br>and Reference Level (V <sub>Ref</sub> ) | Vdd/2               | VDD/2 + 0.05               | Vdd/2                |
| Output Load                                                        | See Figures 1 and 2 | See Figures 1 and 2        | See Figures 1 and 2  |

# AC TEST LOADS





# **READ CYCLE SWITCHING CHARACTERISTICS**<sup>(1)</sup> (Over Operating Range)

|                      |                           | -    | 8    | -1   | 0    |      |
|----------------------|---------------------------|------|------|------|------|------|
| Symbol               | Parameter                 | Min. | Max. | Min. | Max. | Unit |
| trc                  | Read Cycle Time           | 8    | _    | 10   | _    | ns   |
| taa                  | Address Access Time       | _    | 8    | _    | 10   | ns   |
| tона                 | Output Hold Time          | 2.5  | _    | 2.5  | —    | ns   |
| <b>t</b> ACE         | CE Access Time            |      | 8    | _    | 10   | ns   |
| <b>t</b> doe         | OE Access Time            | _    | 5.5  | _    | 6.5  | ns   |
| thzoe <sup>(2)</sup> | OE to High-Z Output       | _    | 3    | _    | 4    | ns   |
| tlzoe <sup>(2)</sup> | OE to Low-Z Output        | 0    | _    | 0    | _    | ns   |
| tHZCE <sup>(2</sup>  | CE to High-Z Output       | 0    | 3    | 0    | 4    | ns   |
| tLZCE <sup>(2)</sup> | CE to Low-Z Output        | 3    | _    | 3    | —    | ns   |
| tва                  | Byte Enable to Data Valid |      | 5.5  | _    | 6.5  | ns   |
| tlzв                 | Byte Enable to Low-Z      | 0    | _    | 0    | _    | ns   |
| tнzв                 | Byte Enable to High-Z     | 0    | 3    | 0    | 3    | ns   |

#### Notes:

1. Test conditions assume signal transition times of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0V to 3.0V and output loading specified in Figure 1.

2. Tested with the load in Figure 2. Transition is measured ±500 mV from steady-state voltage.



#### **READ CYCLE SWITCHING CHARACTERISTICS**<sup>(1)</sup> (Over Operating Range)

|                      |                           | -20 r | าร   |      |    |  |
|----------------------|---------------------------|-------|------|------|----|--|
| Symbol               | Parameter                 | Min.  | Max. | Unit |    |  |
| trc                  | Read Cycle Time           | 20    | —    | ns   |    |  |
| taa                  | Address Access Time       | _     | 20   | ns   |    |  |
| tона                 | Output Hold Time          | 2.5   |      | ns   |    |  |
| <b>t</b> ACE         | CE Access Time            | _     | 20   | ns   |    |  |
| <b>t</b> doe         | OE Access Time            | _     | 8    | ns   |    |  |
| thzoe <sup>(2)</sup> | OE to High-Z Output       | 0     | 8    | ns   |    |  |
| tlzoe <sup>(2)</sup> | OE to Low-Z Output        | 0     |      | ns   |    |  |
| tHZCE <sup>(2</sup>  | CE to High-Z Output       | 0     | 8    | ns   |    |  |
| tLZCE <sup>(2)</sup> | CE to Low-Z Output        |       | 3    | _    | ns |  |
| tва                  | Byte Enable to Data Valid |       | 8    | ns   |    |  |
| tlzв                 | Byte Enable to Low-Z      | 0     | —    | ns   |    |  |
| tнzв                 | Byte Enable to High-Z     | 0     | 3    | ns   |    |  |

Notes:

1. Test conditions assume signal transition times of 1.5 ns or less, timing reference levels of 1.25V, input pulse levels of 0.4V to VDD-0.3V and output loading specified in Figure 1a.

2. Tested with the load in Figure 1b. Transition is measured ±500 mV from steady-state voltage. Not 100% tested.

3. Not 100% tested.



**READ CYCLE NO. 1**<sup>(1,2)</sup> (Address Controlled) ( $\overline{CE} = \overline{OE} = V_{IL}$ )



# READ CYCLE NO. 2<sup>(1,3)</sup> (CE and OE Controlled)



#### Notes:

- 1.  $\overline{\text{WE}}$  is HIGH for a Read Cycle.
- 2. The device is continuously selected.  $\overline{OE}$ ,  $\overline{CE} = V_{IL}$ .
- 3. Address is valid prior to or coincident with  $\overline{CE}$  LOW transitions.



## WRITE CYCLE SWITCHING CHARACTERISTICS<sup>(1,3)</sup> (Over Operating Range)

|                      |                                                                    |      |      | 1 5 5    | /      |
|----------------------|--------------------------------------------------------------------|------|------|----------|--------|
|                      |                                                                    | -{   | 3    | -10      |        |
| Symbol               | Parameter                                                          | Min. | Max. | Min. Max | . Unit |
| twc                  | Write Cycle Time                                                   | 8    | _    | 10 —     | ns     |
| tsce                 | CE to Write End                                                    | 6.5  |      | 8 —      | ns     |
| taw                  | Address Setup Time<br>to Write End                                 | 6.5  | —    | 8 —      | ns     |
| tна                  | Address Hold from Write End                                        | 0    |      | 0 —      | ns     |
| tsa                  | Address Setup Time                                                 | 0    |      | 0 —      | ns     |
| tрwв                 | BWa-d Valid to End of Write                                        | 6.5  |      | 8 —      | ns     |
| tpwe1                | WE Pulse Width                                                     | 6.5  |      | 8 —      | ns     |
| tpwe2                | $\overline{\text{WE}}$ Pulse Width ( $\overline{\text{OE}}$ = LOW) | 8.0  |      | 10 —     | ns     |
| tsd                  | Data Setup to Write End                                            | 5    | —    | 6 —      | ns     |
| <b>t</b> HD          | Data Hold from Write End                                           | 0    | —    | 0 —      | ns     |
| thzwe <sup>(2)</sup> | WE LOW to High-Z Output                                            | _    | 3.5  | — 5      | ns     |
| tlzwe <sup>(2)</sup> | WE HIGH to Low-Z Output                                            | 2    | _    | 2 —      | ns     |

#### Notes:

1. Test conditions assume signal transition times of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0V to 3.0V and output loading specified in Figure 1.

 Tested with the load in Figure 2. Transition is measured ±500 mV from steady-state voltage. Not 100% tested.
 The internal write time is defined by the overlap of CE LOW, and WE LOW. All signals must be in valid states to initiate a Write, but any one can go inactive to terminate the Write. The Data Input Setup and Hold timing are referenced to the rising or falling edge of the signal that terminates the write. Shaded area product in development

## WRITE CYCLE SWITCHING CHARACTERISTICS<sup>(1,2)</sup> (Over Operating Range)

|                      |                                                                     | -20  | 0 ns |      |
|----------------------|---------------------------------------------------------------------|------|------|------|
| Symbol               | Parameter                                                           | Min. | Max. | Unit |
| twc                  | Write Cycle Time                                                    | 20   | _    | ns   |
| tsce                 | CE to Write End                                                     | 12   | _    | ns   |
| taw                  | Address Setup Time<br>to Write End                                  | 12   | _    | ns   |
| tна                  | Address Hold from Write End                                         | 0    |      | ns   |
| <b>t</b> sa          | Address Setup Time                                                  | 0    | _    | ns   |
| tрwв                 | BWa-d Valid to End of Write                                         | 12   | _    | ns   |
| tpwe1                | $\overline{\text{WE}}$ Pulse Width ( $\overline{\text{OE}}$ = HIGH) | 12   | _    | ns   |
| tpwe2                | $\overline{\text{WE}}$ Pulse Width ( $\overline{\text{OE}}$ = LOW)  | 17   |      | ns   |
| tsp                  | Data Setup to Write End                                             | 9    | _    | ns   |
| <b>t</b> HD          | Data Hold from Write End                                            | 0    | —    | ns   |
| tHZWE <sup>(3)</sup> | WE LOW to High-Z Output                                             | _    | 9    | ns   |
| tlzwe <sup>(3)</sup> | WE HIGH to Low-Z Output                                             | 3    | _    | ns   |

Notes:

1. Test conditions assume signal transition times of 3ns or less, timing reference levels of 1.5V, input pulse levels of 0V to 0.3V and output loading specified in Figure 1a.

2. Tested with the load in Figure 1b. Transition is measured ±500 mV from steady-state voltage. Not 100% tested.

3. The internal write time is defined by the overlap of CE LOW and WE LOW. All signals must be in valid states to initiate a Write, but any one can go inactive to terminate the Write. The Data Input Setup and Hold timing are referenced to the rising or falling edge of the signal that terminates the write.



WRITE CYCLE NO.  $1^{(1,2)}$  ( $\overline{CE}$  Controlled,  $\overline{OE}$  = HIGH or LOW)







WRITE CYCLE NO. 2 (WE Controlled. OE is HIGH During Write Cycle) (1,2)

# WRITE CYCLE NO. 3 (WE Controlled. OE is LOW During Write Cycle) (1)









#### Notes:

- 1. The internal Write time is defined by the overlap of and WE = LOW. All signals must be in valid states to initiate a Write, but any can be deasserted to terminate the Write. The tsa, tHA, tsd, and tHD timing is referenced to the rising or falling edge of the signal that terminates the Write.
- 2. Tested with  $\overline{OE}$  HIGH for a minimum of 4 ns before  $\overline{WE}$  = LOW to place the I/O in a HIGH-Z state.
- 3. WE may be held LOW across many address cycles and the BWa-d pins can be used to control the Write function.



# DATA RETENTION SWITCHING CHARACTERISTICS (HIGH SPEED) (IS61WV51232ALL/BLL)

| Symbol       | Parameter                 | Test Condition                                      |               | Min. | Max.     | Unit |
|--------------|---------------------------|-----------------------------------------------------|---------------|------|----------|------|
| Vdr          | VDD for Data Retention    | See Data Retention Waveform                         |               | 1.2  | 3.6      | V    |
| Idr          | Data Retention Current    | $V_{DD} = 1.2V, \ \overline{CE} \geq V_{DD} - 0.2V$ | Ind.<br>Auto. |      | 25<br>60 | mA   |
| tsdr         | Data Retention Setup Time | See Data Retention Waveform                         |               | 0    | —        | ns   |
| <b>t</b> rdr | Recovery Time             | See Data Retention Waveform trac -                  |               | ns   |          |      |

# DATA RETENTION WAVEFORM (CE Controlled)





# DATA RETENTION SWITCHING CHARACTERISTICS (LOW POWER) (IS61WV51232ALS/BLS)

| Symbol       | Parameter                 | Test Condition                                     |               | Min. | Max.     | Unit |
|--------------|---------------------------|----------------------------------------------------|---------------|------|----------|------|
| Vdr          | VDD for Data Retention    | See Data Retention Waveform                        |               | 1.2  | 3.6      | V    |
| Idr          | Data Retention Current    | $V_{DD} = 1.2V, \ \overline{CE} \ge V_{DD} - 0.2V$ | Ind.<br>Auto. |      | 1.2<br>2 | mA   |
| tsdr         | Data Retention Setup Time | See Data Retention Waveform                        |               | 0    | _        | ns   |
| <b>t</b> RDR | Recovery Time             | See Data Retention Waveform 1                      |               | trc  | _        | ns   |

# DATA RETENTION WAVEFORM (CE Controlled)





# **ORDERING INFORMATION**

# Industrial Range: -40°C to +85°C

# Voltage Range: 2.4V to 3.6V

| Speed (ns)           | Order Part No.       | Package                  |
|----------------------|----------------------|--------------------------|
| 10 (8 <sup>1</sup> ) | IS61WV51232BLL-10BLI | 90-ball BGA (8mm x 13mm) |

Note:

1. Speed = 8ns for VDD =  $3.3V \pm 5\%$ . Speed = 10ns for VDD = 2.4V - 3.6V

# Industrial Range: -40°C to +85°C

### Voltage Range: 1.65V to 2.2V

| Speed (ns) | Order Part No.       | Package                  |
|------------|----------------------|--------------------------|
| 20         | IS61WV51232ALL-20BLI | 90-ball BGA (8mm x 13mm) |

### Automotive Range: -40°C to +125°C

### Voltage Range: 2.4V to 3.6V

| Speed (ns) | Order Part No.        | Package                  |
|------------|-----------------------|--------------------------|
| 10         | IS64WV51232BLL-10BLA3 | 90-ball BGA (8mm x 13mm) |

Note:

All products listed above are green. This refers to the package being (RoHS Compliant, Halogen-free) and TSCA Compliant.





