

**Engineering Specification** 

## 12.1 inch SVGA Color TFT/LCD Module Model Name:ITSV53L

**Document Control Number : OEM53L-01** 

Note:Specification is subject to change without notice. Consequently it is better to contact to IBM before proceeding with the design of your product incorporating this module.

Display Technology, Display Business Unit International Business Machines Corporation

(C) Copyright IBM Corp. 1998 All Rights reserved. December 21,1998



### i Contents

- i Contents
- ii Record of Revision
- **1.0 Handling Precautions**
- 2.0 General Description
- 2.1 Characteristics
- 2.2 Functional Block Diagram
- 3.0 Absolute Maximum Ratings
- 4.0 Optical Characteristics
- 5.0 Signal Interface
- 5.1 Connectors
- 5.2 Signal pin
- 5.3 Signal Description
- 5.4 Signal Electrical Characteristics
- 5.5 Signal for Lamp connector
- 6.0 Pixel format image
- 7.0 Parameter guide line for CFL Inverter
- 8.0 Interface Timings
- 8.1 Timing Characteristics
- 8.2 Supported Video Timings
- 9.0 Power Consumption
- 10.0 Power ON/OFF Sequence
- **11.0 Mechanical Characteristics**



## ii Record of Revision

| Date             | Document Revision | Page | Summary                                                                                                                                                                                                                                                                                                                                      |
|------------------|-------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| December 21,1998 | OEM53L-01         | All  | First edition.<br>This module is Based on ITSV53.<br>Unique items are as follows:<br>Bezel : modified ITSV53.<br>Lamp cable : modified ITSV53. 50mm 2pin<br>IF card : modified ITSV53. WA1(JAE) 20pin<br>IF Signa I: modified ITSV53. LVDS<br>Based on Internal Spec.(EC F21255 as of December<br>16,1998)<br>Based on DWG October 12, 1998. |



## **1.0 Handling Precautions**

- 1) Since front polarizer is easily damaged, pay attention not to scratch it.
- 2) Be sure to turn off power supply when inserting or disconnecting from input connector.
- 3) Wipe off water drop immediately. Long contact with water may cause discoloration or spots.
- 4) When the panel surface is soiled, wipe it with absorbent cotton or other soft cloth.
- 5) Since the panel is made of glass, it may break or crack if dropped or bumped on hard surface.
- 6) Since CMOS LSI is used in this module, take care of static electricity and insure human earth when handling.
- 7) Do not open nor modify the Module Assembly.
- 8) Do not press the reflector sheet at the back of the module to any directions.
- 9) In case if a Module has to be put back into the packing container slot after once it was taken out from the container, do not press the center of the CFL Reflector edge. Instead, press at the far ends of the CFL Reflector edge softly. Otherwise the TFT Module may be damaged.
- 10) At the insertion or removal of the Signal Interface Connector, be sure not to rotate nor tilt the Interface Connector of the TFT Module.
- 11) After installation of the TFT Module into an enclosure (Notebook PC Bezel, for example), do not twist nor bent the TFT Module even momentary. At designing the enclosure, it should be taken into consideration that no bending/twisting forces are applied to the TFT Module from outside. Otherwise the TFT Module may be damaged.
  - The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by IBM for any infringements of patents or other right of the third partied which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of IBM or others.
  - The information contained herein may be changed without prior notice. It is therefore
    advisable to contact IBM before proceeding with the design of equipment incorporating this
    product.



## 2.0 General Description

This specification applies to the 12.1 inch Color TFT/LCD Module 'ITSV53L'.

This module is designed for a display unit of notebook style personal computer.

The screen format and electrical interface are intended to support the SVGA (800(H) x 600(V))screen.

Support color is native 262k colors (RGB 6-bit data driver).

All input signals are LVDS compatible.

#### 2.1 Characteristics

The following items are characteristics summary on the table under 25  $^\circ C$  condition:

| ITEMS                               | SPECIFICATIONS                                                              |
|-------------------------------------|-----------------------------------------------------------------------------|
| Screen Diagonal [cm]                | 30.8 (12.1")                                                                |
| Active Area [mm]                    | 246.0(H) x 184.5(V)                                                         |
| Pixels H x V                        | 800(x3) x 600                                                               |
| Pixel Pitch [mm]                    | 0.3075(per one triad) x 0.3075                                              |
| Pixel Arrangement                   | R.G.B. Vertical Stripe                                                      |
| Display Mode                        | Normally White                                                              |
| Typical White Luminance $[cd/m]$    | 150 Typ(Lamp Power : 3.1W)                                                  |
| Contrast Ratio                      | 150 : 1 Typ.                                                                |
| Optical Rise Time/Fall Time [msec]  | 30 Тур                                                                      |
| Nominal Input Voltage [Volt]<br>VDD | +3.3                                                                        |
| Power Consumption [watt]            | 3.83 Typ.(w/o Inverter loss)                                                |
| Weight [grams]                      | 370 Тур.                                                                    |
| Physical Size [mm]                  | 275(W) x 199(H) x 4.95(D) Typ.                                              |
| Electrical Interface                | Digital Video(6-bit for each color R/G/B)<br>Sync Signal,DOTCLK,4pairs LVDS |
| Support Color                       | Native 262K colors (RGB 6-bit data driver)                                  |
| Temperature Range (°C)              |                                                                             |
| Operating                           | 0 to +50                                                                    |
| Storage (Shipping)                  | -20 to +60                                                                  |



### 2.2 Functional Block Diagram

The following diagram shows the functional block of the 12.1 inches Color TFT/LCD Module:





## 3.0 Absolute Maximum Ratings

Absolute maximum ratings of the module is as follows :

| Item                    | Symbol | Min  | Max        | Unit  | Conditions     |
|-------------------------|--------|------|------------|-------|----------------|
| Supply Voltage          | VDD    | -0.3 | + 4.0      | V     |                |
| Input Voltage of Signal | Vin    | -0.3 | VDD+0.3    | V     |                |
| CFL Inrush current      | ICFLL  | -    | 20         | mA    | Note 2         |
| CFL Ignition Voltage    | ViCFLH | -    | 1,600      | Vrms  | <b>Та=0</b> °С |
| CFL Current             | ICFL   | -    | 7          | mArms |                |
| Operationg Temperature  | TOP    | -5   | + 55       | °C    | Note 1         |
| Operationg Humidity     | HOP    | 8    | 95         | %RH   | Note 1         |
| Storage Temperature     | TST    | -22  | + 65       | °C    | Note 1         |
| Storage Humidity        | HST    | 8    | 95         | %RH   | Note 1         |
| Vibration               |        |      | 1.5 10-200 | G Hz  |                |
| Shock                   |        |      | 50 18      | G ms  |                |

Note 1 : Maximum Wet-Bulb should be 39  $^{\circ}\mathrm{C}$  and No condensation.

Note 2 : Duration=50 msec Max.



# 4.0 Optical Characteristics

The optical characteristics are measured under stable conditions as follows under 25°C condition:

| ltem             | Conc       | litions | Specifi | cation |     |
|------------------|------------|---------|---------|--------|-----|
|                  |            |         | Min     | Тур.   | Max |
| Viewing Angle    | Horizontal | (Right) | 40      | 50     |     |
| (Degrees)        | K≥10       | (Left)  | 40      | 50     |     |
|                  | Vertical   | (Upper) | 10      | 15     |     |
| K:Contrast Ratio | K≥10       | (Lower) | 20      | 30     |     |
| Contrast ratio   |            |         |         | 150    |     |
| Response Time    | Rising     |         |         | 30     | 50  |
| (ms)             | Falling    |         |         | 30     | 50  |
| Color            | Red x      |         |         | 0.577  |     |
| Chromaticity     | Red y      |         |         | 0.338  |     |
| (CIE)            | Green x    |         |         | 0.310  |     |
|                  | Green y    |         |         | 0.563  |     |
|                  | Blue x     |         |         | 0.158  |     |
|                  | Blue y     |         |         | 0.157  |     |
|                  | White x    |         |         | 0.310  |     |
|                  | White y    |         |         | 0.346  |     |
| White Brightness |            |         |         | 150    |     |
| (cd/m2) CFL 6mA  |            |         |         |        |     |



## 5.0 Signal Interface

#### 5.1 Connectors

Physical interface is described as for the connector on module. These connectors are capable of accommodating the following signals and will be following components.

| Connector Name / Designation | For Signal Connector |
|------------------------------|----------------------|
| Manufacturer                 | JAE                  |
| Type / Part Number           | WA1S020V1            |
| Mating Type / Part Number    | WA1P020V1            |

| Connector Name / Designation | For Lamp Connector |  |  |
|------------------------------|--------------------|--|--|
| Manufacturer                 | JST                |  |  |
| Type / Part Number           | BHSR-02VS-1        |  |  |
| Mating Type / Part Number    | SM02B-BHSS-1       |  |  |

#### 5.2 Signal pin

| Pin # | Signal Name | Pin # | Signal Name              |
|-------|-------------|-------|--------------------------|
| 1     | VDD (+3.3V) | 2     | VDD (+3.3V)              |
| 3     | GND         | 4     | GND                      |
| 5     | GND         | 6     | GND                      |
| 7     | GND         | 8     | GND                      |
| 9     | Reserved    | 10    | Reserved(IBM Mfg option) |
| 11    | GND         | 12    | RxCLK+                   |
| 13    | RxCLK-      | 14    | RxIN2+                   |
| 15    | RxIN2-      | 16    | RxIN1+                   |
| 17    | RxIN1-      | 18    | RxIN0+                   |
| 19    | RxIN0-      | 20    | GND                      |

#### Note:

- 1. 'Reserved' pins are not allowed to connect any other line.
- 2. Voltage levels of all input signals are LVDS compatible (except VDD).

(C) Copyright IBM Corp. 1998 All Rights reserved.



#### 5.3 Signal Description

This module shall contain column and row drivers to address any given pixel. The host attached PC system shall supply 18 bits (6bits per each color) data and 4-sync signals to these drivers and power supply for back-light. These interface signals and their timing relationship are described below.

The module uses a LVDS compatible receiver. LVDS is a differential signal technology for LCD interface and high speed data transfer device. Transmitter shall be SN75LVDS84(negative edge sampling) or compatible.

| PIN # | SIGNAL NAME | Description                                                         |
|-------|-------------|---------------------------------------------------------------------|
| 1     | VDD         | VDD (+3.3V)                                                         |
| 2     | VDD         | VDD (+3.3V)                                                         |
| 3     | GND         | Ground                                                              |
| 4     | GND         | Ground                                                              |
| 5     | GND         | Ground                                                              |
| 6     | GND         | Ground                                                              |
| 7     | GND         | Ground                                                              |
| 8     | GND         | Ground                                                              |
| 9     | Reserved    | Signal Reserved (No Connection)                                     |
| 10    | Reserved    | Signal Reserved (IBM Mfg option)                                    |
| 11    | GND         | Ground                                                              |
| 12    | RxCLK+      | Positive LVDS differential clock input                              |
| 13    | RxCLK-      | Negative LVDS differential clock input                              |
| 14    | RxIN2+      | Positive LVDS differential data input (B2-B5, HSYNC, VSYNC, DSPTMG) |
| 15    | RxIN2-      | Negative LVDS differential data input (B2-B5, HSYNC, VSYNC, DSPTMG) |
| 16    | RxIN1+      | Positive LVDS differential data input (G1-G5, B0-B1)                |
| 17    | RxIN1-      | Negative LVDS differential data input (G1-G5, B0-B1)                |
| 18    | RxIN0+      | Positve LVDS differential data input (R0-R5, G0)                    |
| 19    | RxIN0-      | Negative LVDS differential data input (R0-R5, G0)                   |

(C) Copyright IBM Corp. 1998 All Rights reserved. December 21,1998



|--|

Note: 'Reserved' pis are not allowed to connect any other line. Output signals from any system shall be Hi-Z state when VDD is off. Internal circuit of LVDS inputs are as follows;



The module uses a 100 ohm resistor between positive and negative data lines of each reciver input.



| SIGNAL NAME        | Description                |                                                                 |
|--------------------|----------------------------|-----------------------------------------------------------------|
| +RED 5             | RED Data 5 (MSB)           |                                                                 |
| +RED 4             | RED Data 4                 |                                                                 |
| +RED 3             | RED Data 3                 |                                                                 |
| +RED 2             | RED Data 2                 |                                                                 |
| +RED 1             | RED Data 1                 |                                                                 |
| +RED 0             | RED Data 0 (LSB)           |                                                                 |
|                    |                            |                                                                 |
|                    | Red-pixel Data             | Each red pixel's brightness data consists of these 6 bits pixel |
|                    |                            | pixel data.                                                     |
| +GREEN 5           | GREEN Data 5 (MS           | B)                                                              |
| +GREEN 4           | GREEN Data 4               |                                                                 |
| +GREEN 3           | GREEN Data 3               |                                                                 |
| +GREEN 2           | GREEN Data 2               |                                                                 |
| +GREEN 1           | GREEN Data 1               |                                                                 |
| +GREEN 0           | GREEN Data 0 (LS           | В)                                                              |
|                    |                            |                                                                 |
|                    | Green-pixel Data           | Each green pixel's brightness data consists of these 6 bits     |
|                    |                            | pixel data.                                                     |
| +BLUE 5            | BLUE Data 5 (MSB)          |                                                                 |
| +BLUE 4            | BLUE Data 4                |                                                                 |
| +BLUE 3<br>+BLUE 2 | BLUE Data 3<br>BLUE Data 2 |                                                                 |
|                    | BLUE Data 1                |                                                                 |
| +BLUE 1<br>+BLUE 0 | BLUE Data 0 (LSB)          |                                                                 |
|                    | DECE Dala (LSD)            |                                                                 |
|                    | Blue-pixel Data            | Each blue pixel's brightness data consists of these 6 bits      |
|                    |                            | pixel data.                                                     |
| -DTCLK             | Data Clock                 | The typical frequency is 40.00MHz. The signal is used to        |
|                    |                            | strobe the pixel data and the +DSPTMG signal.                   |
|                    |                            | +DSPTMG signal is high                                          |
| +DSPTMG            | Display Timing             | This signal is strobed at the falling edge of -DTCLK.           |
|                    |                            | When the signal is high, the pixel data shall be valid to be    |
|                    |                            | displayed.                                                      |
| VSYNC              | Vertical Sync              | This signal is synchronized with -DTCLK.                        |



| HSYNC | Horizontal Sync    | This signal is synchronized with -DTCLK. |
|-------|--------------------|------------------------------------------|
| VDD   | +3.3V Power Supply |                                          |
| GND   | Ground             |                                          |

Note: Output signals from any system shall be Hi-Z state when VDD is off.



### 5.4 Signal Electrical Characteristics

Signal electrical characteristics are as follows;

| Parameter | Condition                                      | Min  | Мах | unit |
|-----------|------------------------------------------------|------|-----|------|
| Vth       | Differential Input High Voltage<br>(Vcm=+1.2V) |      | 100 | mV   |
| Vtl       | Differential Input High Voltage<br>(Vcm=+1.2V) | -100 |     | mV   |

Note:

It is recommended to refer the specifications of SN75LVDS86DGG(Texas Instruments) in detail.
Input signals shall be low or Hi-Z state when VDD is off.

#### 5.5 Signal for Lamp connector

| Pin # | Signal Name       |
|-------|-------------------|
| 1     | Lamp High Voltage |
| 2     | Lamp Low Voltage  |



# 6.0 Pixel format image

Following figure shows the relationship of the input signals and LCD pixel format image.



## 7.0 Parameter guide line for CFL Inverter

| SYMBOL | PARAMETER                  | MIN<br>Note3 | D.P-1<br>Note1 | D.P-2<br>Note2 | MAX | UNITS             | CONDITION           |
|--------|----------------------------|--------------|----------------|----------------|-----|-------------------|---------------------|
| (L63)  | White Luminance            | -            | 70             | 150            | -   | cd/m <sup>2</sup> | (Ta=25°C)           |
| ICFL   | CFL current                | 2            | 2.5            | 6              | 6.5 | mArms             | (Ta=25°C)<br>Note 5 |
| fCFL   | CFL Frequency              | 40           | 50             | 50             | 60  | KHz               | (Ta=25°C)<br>Note 3 |
| ViCFL  | CFL Ignition Voltage       | 1,300        | -              | -              | -   | Vrms              | (Ta=0°C) Note 6     |
| VCFL   | CFL Voltage<br>(Reference) |              | 582            | 522            |     | Vrms              | (Ta=25°C)<br>Note 4 |
| PCFL   | CFL Power<br>consumption   |              | 1.45           | 3.1            |     | W                 | (Ta=25°C)<br>Note 4 |

**Note 1:** Design Point-1 ; At White Luminance 70cd/m<sup>2</sup>, PCFL=1.45W is required.

**Note 2:** Design Point-2 ; At White Luminance 150cd/m<sup>2</sup>, PCFL=3.1 W is required.

Note 3: CFL Frequency should be carefully determined to avoid interference between inverter and TFT LCD.

**Note 4:** Calculated value for reference (ICFL x VCFL = PCFL).

Note 5: It should be employed the inverter which has 'Duty Dimming', if ICFL is less than 4mA.

**Note 6:** CFL inverter should be able to give out a power that has a generating capacity of over 1,300 voltage. Lamp units need 1,300 voltage minimum for ignition.

**Note :** GND of the inverter should be connected to Frame GND.



The following chart is the current versus the luminance for your reference.





# 8.0 Interface Timings

Basically, Interface Timings should match the VESA 800 x 600 60Hz manufacturing guideline timing.

### **8.1 Timing Characteristics**

| Symbol                   |                    | Min   | Тур   | Max   | Unit            |
|--------------------------|--------------------|-------|-------|-------|-----------------|
| <b>f</b> <sub>dck</sub>  | DTCLK Frequency    | 36    | 40    | 42    | MHz             |
| t <sub>ck</sub>          | DTCLK Cycle Time   | 23.81 | 25    | 27.77 | nsec            |
| t <sub>x</sub>           | X Total Time       | 848   | 1,056 | 1,088 | t <sub>ck</sub> |
| <b>t</b> <sub>acx</sub>  | X Active Time      |       | 800   |       | t <sub>ck</sub> |
| <b>t</b> <sub>bkx</sub>  | X Blank Time       | 48    | 256   | 288   | t <sub>ck</sub> |
| <b>H</b> <sub>freq</sub> | H-Frequency        | 35.16 | 37.88 | 38.46 | KHz             |
| H <sub>w</sub>           | H-Sync Width       | 8     | 128   | 152   | t <sub>ck</sub> |
| <b>H</b> <sub>fp</sub>   | H-Sync Front Porch | 8     | 40    | 272   | t <sub>ck</sub> |
| H <sub>bp</sub>          | H-Sync Back Porch  | 8     | 88    | 272   | t <sub>ck</sub> |
| ty                       | Y Total Time       | 611   | 628   | 1,025 | t <sub>x</sub>  |
| t <sub>acy</sub>         | Y Active Time      |       | 600   |       | t <sub>x</sub>  |
| t <sub>bky</sub>         | Y Blank Time       |       | 28    |       | t <sub>x</sub>  |
| V <sub>freq</sub>        | Frame Rate         | 56.25 | 60    | 61    | Hz              |
| Vw                       | V-Sync Width       | 1     | 4     | 7     | t <sub>x</sub>  |
| V <sub>fp</sub>          | V-Sync Front Porch | 1     | 1     | 415   | t <sub>x</sub>  |
| V <sub>bp</sub>          | V-Sync Back Porch  | 9     | 23    | 29    | t <sub>x</sub>  |



### 8.2 Supported Video Timing





# 9.0 Power Consumption

Input power specifications are as follows;

| SYMBOL  | PARAMETER                                   | Min  | Тур  | Max  | UNITS | CONDITION                             |
|---------|---------------------------------------------|------|------|------|-------|---------------------------------------|
| VDD     | Logic/LCD Drive<br>Voltage                  | 3    | 3.3  | 3.6  | V     | Load Capacitance 20uF                 |
| PDD     | VDD Power                                   | 0.62 | 0.73 | 0.85 | W     | 64-Gray Scale (Note 1)                |
| PDD     | VDD Power                                   | 0.95 | 1.15 | 1.3  | W     | Sub-pixel vertical stripe<br>(Note 1) |
| PDD max | VDD Power max                               | -    | -    | 1.42 | W     | Sub-pixel vertical stripe (Note 2)    |
| IDD max | IDD Current max                             | _    | -    | 394  | mA    | Sub-pixel vertical stripe (Note 2)    |
| VDDrp   | Allowable Logic/LCD<br>Drive Ripple Voltage |      |      | 100  | mVp-p |                                       |
| VDDns   | Allowable Logic/LCD<br>Drive Ripple Noise   |      |      | 100  | mVp-p |                                       |

Note 1: VDD=+3.3V

Note 2: VDD=+3.6V



## 10.0 Power ON/OFF Sequence

VDD power and lamp on/off sequence is as follows. Interface signals are also shown in the chart. Signals from any system shall be Hi-Z state or low level when VDD is off.







## **11.0 Mechanical Characteristics**



