

## **Engineering Specification**

Type 15.0 SXGA+ Color TFT/LCD Module Model Name:ITSX95H

**Document Control Number: OEM I-95H-01** 

Note: Specification is subject to change without notice. Consequently it is better to contact to International Display Technology before proceeding with the design of your product incorporating this module.

Sales Support International Display Technology



#### i Contents

- i Contents
- ii Record of Revision
- 1.0 Handling Precautions
- 2.0 General Description
- 2.1 Characteristics
- 2.2 Functional Block Diagram
- 3.0 Absolute Maximum Ratings
- 4.0 Optical Characteristics
- 5.0 Signal Interface
- 5.1 Connectors
- 5.2 Interface Signal Connector
- 5.3 Interface Signal Description
- 5.4 Interface Signal Electrical Characteristics
- 5.4.1 Signal Electrical Characteristics for LVDS Receiver
- 5.4.2 LVDS Receiver Internal Circuit
- 5.4.3 Recommended Guidelines for Motherboard PCB Design and Cable Selection
- 5.5 Inverter Signal connector
- 5.6 Inverter Signal Description
- 5.7 Inverter Signal Electrical Characteristics
- 6.0 Pixel format image
- 7.0 Interface Timings
- 7.1 Timing Characteristics
- 7.2 Timing Definition
- 8.0 Power Consumption
- 9.0 Power ON/OFF Sequence
- 10.0 Mechanical Characteristics
- 11.0 National Test Lab Requirement



# ii Record of Revision

| Date             | Document<br>Revision | Page | Summary                                                                                                                        |
|------------------|----------------------|------|--------------------------------------------------------------------------------------------------------------------------------|
| August 7,2001    | OEM95H-01            | All  | First Edition for customer.  Based on Internal Specification EC H3102x as of August 3,2001.  To adopt a "Burst mode Inverter". |
| February 28,2002 | OEM I-95H-01         |      | Updated by establishment of the New Company as "International Display Technology".                                             |



# 1.0 Handling Precautions

- 1) Since front polarizer is easily damaged, pay attention not to scratch it.
- 2) Be sure to turn off power supply when inserting or disconnecting from input connector.
- 3) Wipe off water drop immediately. Long contact with water may cause discoloration or spots.
- 4) When the panel surface is soiled, wipe it with absorbent cotton or other soft cloth.
- 5) Since the panel is made of glass, it may break or crack if dropped or bumped on hard surface.
- 6) Since CMOS LSI is used in this module, take care of static electricity and insure human earth when handling.
- 7) Do not open nor modify the Module Assembly.
- 8) Do not press the reflector sheet at the back of the module to any directions.
- 9) In case if a Module has to be put back into the packing container slot after once it was taken out from the container, do not press the center of the CFL Reflector edge. Instead, press at the far ends of the CFL Reflector edge softly. Otherwise the TFT Module may be damaged.
- 10) At the insertion or removal of the Signal Interface Connector, be sure not to rotate nor tilt the Interface Connector of the TFT Module.
- 11) After installation of the TFT Module into an enclosure (Notebook PC Bezel, for example), do not twist nor bent the TFT Module even momentary. At designing the enclosure, it should be taken into consideration that no bending/twisting forces are applied to the TFT Module from outside. Otherwise the TFT Module may be damaged.
- 12) The fluorescent lamp in the liquid crystal display (LCD) contains mercury. Do not put it in trash that is disposed of in landfills. Dispose of it as required by local ordinances or regulations.
- 13) Small amount of materials having no flammability grade is used in the LCD module. The LCD module should be supplied by power complied with requirements of Limited Power Source (2.11, IEC60950 or UL1950), or be applied exemption conditions of flammability requirements (4.4.3.3, IEC60950 or UL1950) in an end product.
  - The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by International Display Technology for any infringements of patents or other right of the third partied which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of International Display Technology or others.
  - The information contained herein may be changed without prior notice. It is therefore advisable to contact International Display Technology before proceeding with the design of equipment incorporating this product.

February 28,2002 OEM I-95H-01 4/31



## 2.0 General Description

This specification applies to the Type 15.0 Color TFT/LCD Module 'ITSX95H'.

This module is designed for a display unit of notebook style personal computer.

The screen format and electrical interface are intended to support the SXGA+  $(1400(H) \times 1050(V))$ screen.

Support color is native 262k colors ( RGB 6-bit data driver ).

All input signals are LVDS interface compatible. This module contains an inverter card for backlight.



## 2.1 Characteristics

The following items are characteristics summary on the table under 25 degree C condition:

| ITEMS                                                      | SPECIFICATIONS                                                         |
|------------------------------------------------------------|------------------------------------------------------------------------|
|                                                            |                                                                        |
| Screen Diagonal [mm]                                       | 381                                                                    |
| Active Area [mm]                                           | 304.5(H) x 228.375(V)                                                  |
| Pixels H x V                                               | 1400(x3) x 1050                                                        |
| Pixel Pitch [mm]                                           | 0.2175(per one triad) x 0.2175                                         |
| Pixel Arrangement                                          | R.G.B. Vertical Stripe                                                 |
| Display Mode                                               | Normally White                                                         |
| Typical White Luminance [cd/m²] SMData=00H:                | 150 Typ.(Center), 140 Typ.(5 Points average)                           |
| Contrast Ratio                                             | 200 : 1 Typ.                                                           |
| Ontical Disc Time/Fall Time (mass)                         | 20Turn FOMov (each)                                                    |
| Optical Rise Time/Fall Time [msec]                         | 30Typ. 50Max.(each)                                                    |
| Nominal Input Voltage [Volt]                               | 12.2 Tom                                                               |
| VDD<br>5VSUS,5VALW line                                    | +3.3 Typ.<br>+5.0 Typ.                                                 |
| PWR_SCR line                                               | +14.4 Typ.                                                             |
| _                                                          | 7                                                                      |
| Logic Power Consumption [watt]                             | 1.8 Typ.                                                               |
| Backlight Power Consumption [watt] PWR_SCR line SMData=00H | 5.2 Typ.                                                               |
| Weight [grams]                                             | 625( Typ.), 660(Max.)                                                  |
| Physical Size [mm]                                         | 317.3(W) x 242.0(H) x 10.5(D) Typ. 10.8(D)Max.                         |
| Electrical Interface (Logic)                               | 6-bit digital video for each color R/G/B, 3 sync, Clock (8 pairs LVDS) |
| Electrical Interface (Inverter)                            | Panel IDs,SMB_CLK,SMB_DAT,FPVEE                                        |
| Support Color                                              | Native 262K colors ( RGB 6-bit data driver )                           |
| Temperature Range (degree C) Operating Storage (Shipping)  | 0 to +50<br>-20 to +60                                                 |



### 2.2 Functional Block Diagram

The following diagram shows the functional block of the Type 15.0 Color TFT/LCD Module.





## 3.0 Absolute Maximum Ratings

Absolute maximum ratings of the module is as follows:

| Item                    | Symbol             | Min  | Max        | Unit  | Conditions     |
|-------------------------|--------------------|------|------------|-------|----------------|
| Supply Voltage          | VDD                | -0.3 | +4.0       | V     |                |
|                         | 5VSUS,<br>5VALW    | -0.3 | +5.5       | V     |                |
|                         | PWR_SRC            | -0.3 | +25        | V     |                |
| Input Voltage of Signal | Vin                | -0.3 | +VDD+0.3   | V     |                |
|                         | FPVEE              | -0.3 | +5.5       | V     |                |
|                         | SMB_CLK<br>SMB_DAT | -1   | +7         | V     |                |
| Operating Temperature   | TOP                | 0    | +50        | deg.C | Note 1         |
| Operating Humidity      | HOP                | 8    | 95 %RH     |       | Note 1         |
| Storage Temperature     | TST                | -20  | +60        | deg.C | Note 1         |
| Storage Humidity        | HST                | 5    | 95         | %RH   | Note 1         |
| Vibration               |                    |      | 1.5 10-200 | G Hz  |                |
| Shock                   |                    |      | 50 18      | G ms  | Rectangle wave |

Note 1: Maximum Wet-Bulb should be 39 degree C and No condensation.



# **4.0 Optical Characteristics**

The optical characteristics are measured under stable conditions as follows under 25 degree C condition:

| Item                       | Item Conditions                   |         | Specifiation       |         |  |  |
|----------------------------|-----------------------------------|---------|--------------------|---------|--|--|
|                            |                                   |         | Тур.               | Note    |  |  |
| Viewing Angle<br>(Degrees) | Horizontal (Right)<br>K≥10 (Left) |         | 40<br>40           | -       |  |  |
| (Degrees)                  | Vertical                          | (Upper) | 15                 |         |  |  |
| K:Contrast Ratio           | K≥10                              | (Lower) | 30                 | -       |  |  |
| Contrast ratio             |                                   |         | 200                | -       |  |  |
| Response Time              | Rising                            |         | 30                 | 50(Max) |  |  |
| (ms)                       | Falling                           |         | 30                 | 50(Max) |  |  |
| Color                      | Red                               | (       | 0.569 <b>(TBD)</b> | -       |  |  |
| Chromaticity               | Red y                             | /       | 0.332 <b>(TBD)</b> | -       |  |  |
| (CIE)                      | Green                             | x       | 0.312 <b>(TBD)</b> | -       |  |  |
|                            | Green                             | у       | 0.544 <b>(TBD)</b> | -       |  |  |
|                            | Blue                              | x       | 0.149 <b>(TBD)</b> | -       |  |  |
|                            | Blue                              | у       | 0.132 <b>(TBD)</b> | -       |  |  |
|                            | White                             | x       | 0.313              | -       |  |  |
|                            | White                             | у       | 0.329              | -       |  |  |
| White Luminance            |                                   |         | 150                |         |  |  |
| (cd/m²) SMData=00H         |                                   |         | Center<br>140      |         |  |  |
|                            |                                   |         | 5 Points           |         |  |  |
|                            |                                   |         | Average            |         |  |  |



# 5.0 Signal Interface

## **5.1 Connectors**

Physical interface is described as for the connector on module.

These connectors are capable of accommodating the following signals and will be following components.

| Connector Name / Designation | For Signal Connector |  |  |  |
|------------------------------|----------------------|--|--|--|
| Manufacturer                 | JAE                  |  |  |  |
| Type / Part Number           | FI-XB30S-HF10        |  |  |  |
| Mating Type / Part Number    | FI-X30M              |  |  |  |

| Connector Name / Designation | For Inverter Connector |  |  |
|------------------------------|------------------------|--|--|
| Manufacturer                 | Molex                  |  |  |
| Type / Part Number           | 52207-1690             |  |  |
| Mating Type / Part Number    | (FPC)                  |  |  |



## **5.2 Interface Signal Connector**

| <u> </u> |                                  |  |  |  |  |
|----------|----------------------------------|--|--|--|--|
| Pin #    | Signal Name                      |  |  |  |  |
| 1        | FG (GND)                         |  |  |  |  |
| 2        | GND                              |  |  |  |  |
| 3        | VDD                              |  |  |  |  |
| 4        | VDD                              |  |  |  |  |
| 5        | V <sub>EEDID</sub> (Note 2,3)    |  |  |  |  |
| 6        | NC (Reserved, Note 1)            |  |  |  |  |
| 7        | CLK <sub>EEDID</sub> (Note 2,4)  |  |  |  |  |
| 8        | Data <sub>EEDID</sub> (Note 2,4) |  |  |  |  |
| 9        | ReIN0-                           |  |  |  |  |
| 10       | ReIN0+                           |  |  |  |  |
| 11       | GND                              |  |  |  |  |
| 12       | ReIN1-                           |  |  |  |  |
| 13       | ReIN1+                           |  |  |  |  |
| 14       | GND                              |  |  |  |  |
| 15       | ReIN2-                           |  |  |  |  |
| 16       | ReIN2+                           |  |  |  |  |

| Pin# | Signal Name |
|------|-------------|
| 17   | GND         |
| 18   | ReCLKIN-    |
| 19   | ReCLKIN+    |
| 20   | GND         |
| 21   | RoIN0-      |
| 22   | RoIN0+      |
| 23   | GND         |
| 24   | RoIN1-      |
| 25   | RoIN1+      |
| 26   | GND         |
| 27   | RoIN2-      |
| 28   | RoIN2+      |
| 29   | GND         |
| 30   | RoCLKIN-    |
| 31   | RoCLKIN+    |
| 32   | FG (GND)    |

#### Note:

- 1. 'Reserved' pins are not allowed to connect any other line.
- 2. This LCD Module complies with "VESA ENHANCED EXTENDED DISPLAY IDENTIFICATION DATA STANDARD Release A, Revision 1" and supports "EEDID version 1.3". This module uses Serial EEPROM BR24C02FV (ROHM) or compatible as a EEDID function.
- 3. V<sub>EEDID</sub> power source shall be the current limited circuit which has not exceeding 1A. (Reference Document : "Enhanced Display Data Channel (E-DDC™) Proposed Standard", VESA)
- 4. Both CLK<sub>EEDID</sub> line and Data<sub>EEDID</sub> line are pulled-up with 10K ohm resistor to V<sub>EEDID</sub> power source line at LCD panel, respectively.

Voltage levels of all input signals are LVDS compatible (except VDD,EEDID). Refer to "Signal Electrical Characteristics for LVDS(\*)", for voltage levels of all input signals.



## 5.3 Interface Signal Description

LCD Drive Connector Signal Description

| LCD D    | rive Connector S      | Signal Description                                                       |
|----------|-----------------------|--------------------------------------------------------------------------|
| PIN<br># | SIGNAL<br>NAME        | Description                                                              |
| 1        | FG                    | Frame Ground                                                             |
| 2        | GND                   | Ground                                                                   |
| 3        | VDD                   | +3.3V Power Supply                                                       |
| 4        | VDD                   | +3.3V Power Supply                                                       |
| 5        | $V_{\text{EEDID}}$    | EEDID 3.3V Power Supply                                                  |
| 6        | Reserved              | Reserved                                                                 |
| 7        | CLK <sub>EEDID</sub>  | EEDID Clock                                                              |
| 8        | Data <sub>EEDID</sub> | EEDID Data                                                               |
| 9        | ReIN0-                | Negative LVDS differential data input (Even R0-R5, G0)                   |
| 10       | ReIN0+                | Positive LVDS differential data input (Even R0-R5, G0)                   |
| 11       | GND                   | Ground                                                                   |
| 12       | RelN1-                | Negative LVDS differential data input (Even G1-G5, B0-B1)                |
| 13       | RelN1+                | Positive LVDS differential data input (Even G1-G5, B0-B1)                |
| 14       | GND                   | Ground                                                                   |
| 15       | ReIN2-                | Negative LVDS differential data input (Even B2-B5, HSYNC, VSYNC, DSPTMG) |
| 16       | RelN2+                | Positive LVDS differential data input (Even B2-B5, HSYNC, VSYNC, DSPTMG) |
| 17       | GND                   | Ground                                                                   |
| 18       | ReCLKIN-              | Negative LVDS differential clock input (Even)                            |
| 19       | ReCLKIN+              | Positive LVDS differential clock input (Even)                            |
| 20       | GND                   | Ground                                                                   |
| 21       | RoIN0-                | Negative LVDS differential data input (Odd R0-R5, G0)                    |
| 22       | RoIN0+                | Positive LVDS differential data input (Odd R0-R5, G0)                    |
| 23       | GND                   | Ground                                                                   |
| 24       | RoIN1-                | Negative LVDS differential data input (Odd G1-G5, B0-B1)                 |
| 25       | RoIN1+                | Positive LVDS differential data input (Odd G1-G5, B0-B1)                 |
| 26       | GND                   | Ground                                                                   |
| 27       | RoIN2-                | Negative LVDS differential data input (Odd B2-B5)                        |
| 28       | RoIN2+                | Positive LVDS differential data input (Odd B2-B5)                        |
| 29       | GND                   | Ground                                                                   |
| 30       | RoCLKIN-              | Negative LVDS differential clock input (Odd)                             |
| 31       | RoCLKIN+              | Positive LVDS differential clock input (Odd)                             |
| 32       | FG                    | Frame Ground                                                             |
| Noto     | •                     |                                                                          |

#### Note:

- 1. Input signals of odd and even clock shall be the same timing.
- 2. The module uses a 100ohm resistor between positive and negative data lines of each receiver input.
- 3. Even: First Pixel, Odd: Second Pixel



| SIGNAL NAME                            | Description                                                                               |
|----------------------------------------|-------------------------------------------------------------------------------------------|
| +RED 5 (ER5/OR5)                       | RED Data 5 (MSB)                                                                          |
| +RED 4 (ER4/OR4)                       | RED Data 4                                                                                |
| +RED 3 (ER3/OR3)                       | RED Data 3                                                                                |
| +RED 2 (ER2/OR2)                       | RED Data 2                                                                                |
| +RED 1 (ER1/OR1)                       | RED Data 1                                                                                |
| +RED 0 (ER0/OR0)                       | RED Data 0 (LSB)                                                                          |
| (EVEN/ODD)                             |                                                                                           |
|                                        | Red-pixel Data: Each red pixel's brightness data consists of these 6 bits pixel data.     |
| +GREEN 5 (EG5/OG5)                     | GREEN Data 5 (MSB)                                                                        |
| +GREEN 4 (EG4/OG4)                     | GREEN Data 4                                                                              |
| +GREEN 3 (EG3/OG3)                     | GREEN Data 3                                                                              |
| +GREEN 2 (EG2/OG2)                     | GREEN Data 2                                                                              |
| +GREEN 1 (EG1/OG1)                     | GREEN Data 1                                                                              |
| +GREEN 0 (EG0/OG0)                     | GREEN Data 0 (LSB)                                                                        |
| (EVEN/ODD)                             | Croop pivel Data: Each groop pivella brightness data consists of those 6 hits pivel       |
|                                        | Green-pixel Data: Each green pixel's brightness data consists of these 6 bits pixel data. |
| LDI LIE 5 (ED5/OD5)                    |                                                                                           |
| +BLUE 5 (EB5/OB5)<br>+BLUE 4 (EB4/OB4) | BLUE Data 5 (MSB) BLUE Data 4                                                             |
| +BLUE 3 (EB3/OB3)                      | BLUE Data 3                                                                               |
| +BLUE 2 (EB2/OB2)                      | BLUE Data 2                                                                               |
| +BLUE 1 (EB1/OB1)                      | BLUE Data 1                                                                               |
| +BLUE 0 (EB0/OB0)                      | BLUE Data 0 (LSB)                                                                         |
| (EVEN/ODD)                             |                                                                                           |
| (= 1 = 1 11 0 = 2 )                    |                                                                                           |
|                                        | Blue-pixel Data: Each blue pixel's brightness data consists of these 6 bits pixel         |
|                                        | data.                                                                                     |
| DTCLK                                  | Data Clock: The typical frequency is 54MHz.                                               |
| (EVEN/ODD)                             | The signal is used to strobe the pixel +data and the +DSPTMG                              |
|                                        | The digital to doed to direct the pixel state and the spot time                           |
| +DSPTMG (DSP)                          | When the signal is high, the pixel data shall be valid to be displayed.                   |
| VSYNC (V-S)                            | Vertical Sync: This signal is synchronized with DTCLK. Both active high/low signals       |
| . ,                                    | are acceptable.                                                                           |
| HSYNC (H-S)                            | Horizontal Sync: This signal is synchronized with DTCLK. Both active high/low             |
|                                        | signals are acceptable.                                                                   |
| VDD                                    | Power Supply                                                                              |
| GND                                    | Ground                                                                                    |
| V <sub>EEDID</sub>                     | EEDID Power Supply                                                                        |
| CLK <sub>EEDID</sub>                   | EEDID Clock                                                                               |
| Data <sub>EEDID</sub>                  | EEDID data                                                                                |
| Note: Output signals excep             |                                                                                           |

Note : Output signals except  $V_{\text{EEDID}}$  ,  $CLK_{\text{EEDID}}$  and  $Data_{\text{EEDID}}$  from any system shall be Hi-Z state when VDD is off.

 Tebruary 28,2002
 OEM I-95H-01
 13/31



### 5.4 Interface Signal Electrical Characteristics

### 5.4.1 Signal Electrical Characteristics for LVDS Receiver

The LVDS receiver equipped in this LCD module is compatible with ANSI/TIA/TIA-644 standard.

Table. Electrical Characteristics

| Parameter                            | Symbol | Min              | Тур | Max             | Unit | Conditions        |
|--------------------------------------|--------|------------------|-----|-----------------|------|-------------------|
| Differential Input High Threshold    | Vth    |                  |     | +100            | mV   | Vcm=+1.2V         |
| Differential Input Low Threshold     | VtI    | -100             |     |                 | mV   | Vcm=+1.2V         |
| Magnitude Differential Input Voltage | Vid    | 100              |     | 600             | mV   |                   |
| Common Mode Voltage                  | Vcm    | 0.825+   Vid   2 |     | 2.4 -   Vid   2 | V    | Vth - Vtl = 200mV |
| Common Mode Voltage Offset           | △Vcm   | -50              |     | +50             | mV   | Vth - Vtl = 200mV |

#### Note:

- Input signals shall be low or Hi-Z state when VDD is off.
- All electrical characteristics for LVDS signal are defined and shall be measured at the interface connector of LCD.

Figure. Voltage Definitions





Figure. Measurement system





Table. Switching Characteristics

| Parameter                     | Symbo<br>I | Min  | Тур  | Max  | Unit   | Conditions                               |
|-------------------------------|------------|------|------|------|--------|------------------------------------------|
| Clock Frequency               | fc         | 51   | 54   | 57   | MHz    |                                          |
| Cycle Time                    | tc         | 17.5 | 18.5 | 19.6 | ns     |                                          |
| Data Setup Time(Note 2)       | Tsu        | 700  |      |      | ps     | fc = 54MHz, tCCJ < 50ps,                 |
| Data Hold Time(Note 2)        | Thd        | 700  |      |      | ps     | Vth-Vtl = 200mV,<br>Vcm = 1.2V, ∆Vcm = 0 |
| Cycle-to-cycle jitter(Note 3) | tCCJ       | -150 |      | +150 | ps     | fc = 54MHz, Tsu=Thd=1080ps               |
| Cycle Modulation Rate(Note 4) | tCJavg     |      |      | 20   | ps/clk | fc = 54MHz, Tsu=Thd=1080ps               |

- Note 1: All values are at VDD=3.3V, Ta=25 degree C.
- Note 2: See figure 3, 4 and 5 for definition.
- Note 3: Jitter is the magnitude of the change in input clock period.
- **Note 4:** This specification defines maximum average cycle modulation rate in peak-to-peak transition within any 100 clock cycles. Figure 6 illustrates a case against this requirement.

  This specification is applied only if input clock peak jitter within any 100 clock cycles is greater than 300ps.

Figure. Timing Definition (Even Port)











Figure. Timing Definition(detail A)



**Note:** Tsu and Thd are internal data sampling window of receiver. Trskm is the system skew margin; i.e., the sum of cable skew, source clock jitter, and other inter-symbol interference, shall be less than Trskm.



#### 5.4.2 LVDS Receiver Internal Circuit

Below figure shows the internal block diagram of the LVDS receiver.



### 5.4.3 Recommended Guidelines for Motherboard PCB Design and Cable Selection

Following the suggestions below will help to achieve optimal results.

- Use controlled impedance media for LVDS signals. They should have a matched differential impedance of 100ohm.
- Match electrical lengths between traces to minimize signal skew.
- Isolate TTL signals from LVDS signals.
- For cables, twisted pair, twinax, or flex circuit with close coupled differential traces are recommended.



# 5.5 Inverter Signal connector

| Pin #     | Signal Name | Pin # | Signal Name |
|-----------|-------------|-------|-------------|
| 1 (Note*) | PANEL-ID0   | 9     | 5VALW       |
| 2         | PANEL-ID1   | 10    | 5VSUS       |
| 3         | PANEL-ID2   | 11    | GND         |
| 4         | PANEL-ID3   | 12    | GND         |
| 5         | NC          | 13    | GND         |
| 6         | FPVEE       | 14    | PWR_SRC     |
| 7         | SMB_CLK     | 15    | PWR_SRC     |
| 8         | SMB_DAT     | 16    | PWR_SRC     |

(Note\*) Molex Connector No.1 Mark



## 5.6 Inverter Signal Description

|       | Input connector          |                    | Description                                                                                                                         |
|-------|--------------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| Molex | 52207-1690<br>( FFC/FPC) | levels             |                                                                                                                                     |
| Pin   | Function                 |                    |                                                                                                                                     |
| 1*    | PANEL_ID0                |                    | "0" Connect to GND                                                                                                                  |
| 2     | PANEL_ID1                |                    | "1" Open                                                                                                                            |
| 3     | PANEL_ID2                |                    | "1" Open                                                                                                                            |
| 4     | PANEL_ID3                |                    | "0" Connect to GND                                                                                                                  |
| 5     | NC                       |                    |                                                                                                                                     |
| 6     | FPVEE                    | (0,3.3V)typ        | Control signal input into the inverter to turn the backlight ON & OFF (3.3V-ON,0V-OFF)                                              |
| 7     | SMB_CLK                  | (0V,5V)typ         | SMBus interface for sending brightness & contrast information to the inverter/panel                                                 |
| 8     | SMB_DAT                  | (0V,5V)typ         | SMBus interface for sending brightness & contrast information to the inverter/panel                                                 |
| 9     | 5VALW                    | 5V typ             | This should be used as power source that stores the brightness/contrast values & the circuit that interfaces with SMB_CLK & SMB_DAT |
| 10    | 5VSUS                    | 4.85V to 5.2V      | This should be used as power source for the control circuitry on the inverter.                                                      |
| 11    | GND                      |                    |                                                                                                                                     |
| 12    | GND                      |                    |                                                                                                                                     |
| 13    | GND                      |                    |                                                                                                                                     |
| 14    | PWR_SRC                  | (9V to 21V)<br>typ | This power rail should be used as a power rail to drive the backlight DC-AC converter                                               |
| 15    | PWR_SRC                  | (9V to 21V)<br>typ | This power rail should be used as a power rail to drive the backlight DC-AC converter                                               |
| 16    | PWR_SRC                  | (9V to 21V)<br>typ | This power rail should be used as a power rail to drive the backlight DC-AC converter                                               |

Note (\*): Molex Connector No.1 Mark



# **5.7 Inverter Signal Electrical Characteristics**

Table. Electrical Specifications

| Item            | Symbol          | Min. | Тур. | Max. | UNITS | CONDITION                      |
|-----------------|-----------------|------|------|------|-------|--------------------------------|
| Input Voltage   | PWR_SRC         | 9.0  | 14.4 | 21   | [V]   | Ta=25[deg. C]                  |
|                 | 5VSUS,<br>5VALW | 4.85 | 5.0  | 5.2  | [V]   |                                |
| Input Power     | P(PWR_SRC)      |      | 5.2  | 5.8  | [W]   | SMData=00H<br>PWR_SRC=14.4[V]  |
|                 |                 |      | 1.3  | 1.8  | [W]   | SMData=0FFH<br>PWR_SRC=14.4[V] |
|                 | P(5VSUS)        |      | 15   | 25   | [mW]  |                                |
|                 | P(5VALW)        |      | 5    | 25   | [mW]  |                                |
| ON/OFF          | FPVEE           | 2.0  |      |      | [V]   | ON                             |
|                 | FPVEE           |      |      | 0.8  | [V]   | OFF                            |
| Lamp Frequency  | F               | 52   | 56   | 60   | [KHz] |                                |
| Burst Frequency | F <sub>B</sub>  | 135  | 150  | 165  | [Hz]  |                                |

Table. Dimming

| SMData | Brightness [%] |      |                 | Brightness                    | Lamp Current      |
|--------|----------------|------|-----------------|-------------------------------|-------------------|
|        | Min.           | Тур. | Max.            | (center) [cd/m <sup>2</sup> ] | (Return side)[mA] |
| 00H    | -              | 100  | -               | 210 (*1)                      | 6.3 (*1)          |
| FFH    | 4 (TBD)        | 10   | 16 <b>(TBD)</b> | 15 <b>(TBD)</b> (*1)          | 2.5 (*1)          |

<sup>\*1 :</sup> Reference Only

| SMBUS   | Device identifier | Device address |
|---------|-------------------|----------------|
| SIVIDOS | 0101              | 100            |



# 6.0 Pixel format image

Following figure shows the relationship of the input signals and LCD pixel format image.

|             | Even<br>0 | Odd<br>1 |      | Even<br>1398 | Odd<br>1399 |  |
|-------------|-----------|----------|------|--------------|-------------|--|
| 1st Line    | R G B     | R G B    |      | R G B        | R G B       |  |
|             |           | <br>     | <br> | <br>         | <br>        |  |
|             |           |          | 1    |              |             |  |
|             |           |          |      |              |             |  |
|             |           |          | <br> |              |             |  |
| 1050th Line | R G B     | R G B    |      | R G B        | R G B       |  |
|             |           |          |      | •            | ,           |  |



The following chart is the Luminance versus the SMBUS Data for your reference.(Center)





# 7.0 Interface Timings

## 7.1 Timing Characteristics

| Signal  | Item           | Symbol | MIN.  | TYP.  | MAX. | Unit    |
|---------|----------------|--------|-------|-------|------|---------|
| DTCLK   | Freqency       | Fdck   | 51    | 54    | 57   | [MHz]   |
|         |                | Tck    |       | 18.5  |      | [ns]    |
| +V-Sync | Frame Rate     | Fv     |       | 60    |      | [Hz]    |
|         |                | Tv     |       | 16.67 |      | [ms]    |
|         |                | Nv     | 1058  | 1066  | 2046 | [lines] |
|         | V-Active Level | Tva    | 15.78 | 46.7  |      | [us]    |
|         |                | Nva    | 1     | 3     | 62   | [lines] |
|         | V-Back Porch   | Nvb    | 6     | 12    | 125  | [lines] |
|         | V-Front Porch  | Nvf    | 1     | 1     |      | [lines] |
| +DSPTMG | V-Line         | m      |       | 1050  |      | [lines] |
| +H-Sync | Scan Rate      | Fh     |       | 63.98 |      | [KHz]   |
|         |                | Th     |       | 15.63 |      | [usec]  |
|         |                | Nh     | 762   | 844   | 1023 | [Tck]   |
|         | H-Active Level | Tha    |       | 1.037 |      | [usec]  |
|         |                | Tha    | 8     | 56    | 250  | [Tck]   |
|         | H-Back Porch   | Thb    | 26    | 64    | 300  | [Tck]   |
|         | H-Front Porch  | Thf    | 8     | 24    |      | [Tck]   |
| +DSPTMG | Display        | Thd    |       | 12.96 |      | [usec]  |
| +DATA   | Data Even/Odd  | n      |       | 1400  |      | [dots]  |

Note 1 : Both positive Hsync and positive Vsync polarity is recommended.

Note 2 : When there are invalid timing, Display appears black pattern. \\

Synchronous Signal Defects and enter Auto Refresh for LCD Module Protection Mode.



**Typical Vertical Timing Table** 

| Support mode             | Tvblk<br>Vertical<br>Blanking | m<br>Active Field | Tvf VSYNC<br>Front Porch | Tv,Nv<br>Frame<br>Time | Tva<br>VSYNC<br>Width | Tvb<br>VSYNC<br>Back Porch |
|--------------------------|-------------------------------|-------------------|--------------------------|------------------------|-----------------------|----------------------------|
| 1400 x 1050 at 60Hz      | 0.250 ms                      | 16.411 ms         | 0.016 ms                 | 16.661 ms              | 0.047 ms              | 0.188 ms                   |
| (H line rate : 15.63 us) | (16 lines)                    | (1050 lines)      | (1 line)                 | (1066 lines)           | (3 lines)             | (12 lines)                 |

**Typical Horizontal Timing Table** 

| . yprod. 110112011td. 1111111g 14510                    |                                 |                          |                             |                          |                        |                            |  |  |
|---------------------------------------------------------|---------------------------------|--------------------------|-----------------------------|--------------------------|------------------------|----------------------------|--|--|
| Support mode                                            | Thblk<br>Horizontal<br>Blanking | Thd<br>Active Field      | Thf<br>HSYNC<br>Front Porch | Th,Nh<br>H Line<br>Time  | Tha<br>HSYNC<br>Width  | Thb<br>HSYNC<br>Back Porch |  |  |
| 1400 x 1050<br>Dotclock : 108.000<br>MHz (54.000MHz x2) | 2.667 us<br>(288 dots)          | 12.963 us<br>(1400 dots) | 0.444 us<br>(48 dots)       | 15.630 us<br>(1688 dots) | 1.037 us<br>(112 dots) | 1.185 us<br>(128 dots)     |  |  |

## 7.2 Timing Definition







# 8.0 Power Consumption

Input power specifications are as follows;

| SYMBOL | PARAMETER                                   | Min | Тур | Max | UNITS   | CONDITION                        |
|--------|---------------------------------------------|-----|-----|-----|---------|----------------------------------|
| VDD    | Logic/LCD Drive<br>Voltage                  | 3.0 | 3.3 | 3.6 | [V]     | Load Capacitance 40uF            |
| PDD    | VDD Power                                   |     |     | 3.2 | [W]     | MAX. Pattern,<br>VDD=3.6[V]      |
| PDD    | VDD Power                                   |     | 1.8 |     | [W]     | All Black Pattern,<br>VDD=3.3[V] |
| IDD    | VDD Current                                 |     |     | 890 | [mA]    | MAX Pattern,<br>VDD=3.6[V]       |
| IDD    | VDD Current                                 |     | 545 |     | [mA]    | All Black Pattern,<br>VDD=3.3[V] |
| VDDrp  | Allowable Logic/LCD<br>Drive Ripple Voltage |     |     | 100 | [mVp-p] |                                  |
| VDDns  | Allowable Logic/LCD<br>Drive Ripple Noise   |     |     | 100 | [mVp-p] |                                  |

MAX. Pattern: 2dot Vertical sub-pixel Stripe



## 9.0 Power ON/OFF Sequence

VDD power and lamp on/off sequence is as follows. Interface signals are also shown in the chart. Signals from any system shall be Hi-Z state or low level when VDD is off.





## 10.0 Mechanical Characteristics







February 28,2002 OEM I-95H-01 30/31



### 11.0 National Test Lab Requirement

The display module is authorized to Apply the UL Recognized Mark.

#### **Conditions of Acceptability**

- This component has been judged on the basis of the required spacings in the Standard for Safety of Information Technology Equipment, Including Electrical Business Equipment, CAN/CSA C22.2 No.950-95
   \*UL 1950, Third Edition, including revisions through revision date March 1,1998, which are based on the Fourth Amendment to IEC 950, Second Edition, which would cover the component itself if submitted for Listing.
- The inverter output circuit supplied with this model is a limited Current Circuit.
- The units are supplied by Limited Power Sources.
- The terminals and connectors are suitable for factory wiring only.
- The terminals and connectors have not been evaluated for field wiring.
- A suitable Electrical and Fire enclosure shall be provided.
- Panel back should be separated from source of fire at least 13mm of air or solid barrier of material of Flammability V-1 or less falmmable.

\*\*\*\*\* End Of Page \*\*\*\*\*

February 28,2002 OEM I-95H-01 31/31