## Intel® IXF18102 # 10Gbps Physical Layer Device for STS-192c/STM 64c POS/GFP ### Product Description The Intel® IXF18102 is a highly integrated framer solution for STS-192c/STM 64c port applications. The IXF18102 supports various modes of operation for transport of HDLC frames (POS) or Generic Framing Procedure (GFP) packet formatting. Internal mapping engines provide the required formatting and packet data maintenance into the STS-192c/STM 64c SONET/SDH frame payload. A data-over-Fiber packet mapping mode is supported for test equipment and test functionality verification within a system. The GFP mapping engine can be connected directly to Forward Error Correction (FEC) or OTN digital wrapper devices for GFP, per G.709 specifications. The system interface is 16 bits wide, features 622Mbps–800Mbps Double Data Rate (DDR) clocking and supports the industry-standard System Parallel Interface Level 4 (SPI-4) Phase 2. The SPI-4 Phase 2 interface is Low Voltage Differential Signaling (LVDS), which produces fewer connection concerns than previous 64-bit High–Speed Transport Layer (HSTL) interfaces. On the line side, the IXF18102 supports the OIF Serdes Framer Interface Level 4 (SFI-4) interface, which is 16 bits wide with 622Mbps data rate. The IXF18102 supports Automatic Protection Switching (APS) for SONET/SDH. Various types of loop backs such as line remote, line local, system remote as well as system local and Synchronous Payload Envelope (SPE) payload test are supported for general development functionality test and debug. #### Intel® IXF18102 Block Diagram #### Intel® IXF1810x Family of 10Gbps Physical Layer Devices—High Level Overview Intel's family of 10 Gigabit framer devices provide the broadest support for 10Gbps solutions. The protocols supported are STS-192c POS, 10 Gigabit Ethernet WAN, 10 Gigabit Ethernet LAN, and GFP framing. The table below summarizes the high-level feature set: www.datasheet4u.com | Part Number | Feature Set | | | |-------------|----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|--| | IXF18101 | <ul><li>STS-192c/STM 64c POS</li><li>GFP</li><li>10 GbE LAN and WAN with<br/>MAC, PCS, and WIS</li></ul> | <ul><li>SFI-4/XSBI line side interface</li><li>SPI-4 Phase 2 system-side interface</li></ul> | | | IXF18102 | <ul><li>STS-192c/STM 64c POS</li><li>GFP</li></ul> | <ul><li>SFI-4 line side interface</li><li>SPI-4 Phase 2 system-side interface</li></ul> | | | IXF18103 | <ul> <li>10 Gigabit Ethernet LAN and WAN<br/>PHY with MAC, PCS, and WIS</li> </ul> | <ul><li>XSBI line side interface</li><li>SPI-4 Phase 2 system-side Interface</li></ul> | | | IXF18104 | <ul> <li>10 Gigabit Ethernet LAN PHY<br/>with MAC, and PCS</li> </ul> | <ul><li>XSBI line side interface</li><li>SPI-4 Phase 2 system-side Interface</li></ul> | | All these devices are pin-, footprint-, and register set-compatible. This allows customers to design one line card for multiple applications, providing cost savings over a single line card with other unsupported features. The IXF18102 is designed to provide a single chip solution for all STS-192c/STM 64c framing requirements for metro and the core networks, and offers the following features and benefits: | Features | Benefits | |-----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | <ul> <li>Two modes of operation:<br/>STS-192c/STM 64c POS<br/>STS-192c/STM 64c GFP</li> </ul> | <ul> <li>Device is optimized to support POS and GFP<br/>at STS-192c/STM 64c</li> </ul> | | ■ SFI-4 | <ul> <li>SFI-4 is widely deployed as the interface for<br/>OC-192c/SDH 64c optics modules</li> </ul> | | ■ SPI-4 Phase 2 | <ul> <li>Helps minimize pin count and allows interface architecture to be scaled beyond 10Gbps</li> <li>LVDS I/O, which has improved signal integrity versus HSTL implementations</li> <li>It is independent of the type of data protocol being transferred</li> </ul> | | <ul> <li>Automatic protection switching</li> </ul> | <ul> <li>Provides facilities protection and redundancy using<br/>working and protection IXF18102 devices</li> </ul> | #### **Key Applications** - Terabit Switch/Router Platforms - Edge and Core Router Platforms - SONET/SDH Add/Drop Multiplexers - Multi-Service Provisioning Platforms - 10GbE PMON in Long-Haul Transport - Metro POP Ethernet Switches - Storage Area Networks - Network Attached Storage - Emerging Resilient Packet Ring (RPR) - Dynamic Packet Transport applications #### Intel® IXF18102 Advantage - Supports advanced SPI-4 Phase 2 interface - Supports GFP, which allows the transport of data center protocols such as FICON, ESCON, and Fiber Channel-Over-Transport networks - Footprint-compatible with the Intel® IXF1810x device family, to provide cost reduction for customers who may only need a subset of the IXF18101 functionality - Optimized for OC-192c/SDH 64c line card applications #### Support Collateral/Tools | Item | Description | Order Number | |---------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|------------------------| | ■ IXF18102 | 10Gbps Physical Layer Device for STS-192c/STM 64c POS/GFP 249943 Technical Product Brief | | | ■ IXF18102 | 10Gbps Physical Layer Device for STS-192c/STM 64c POS/GFP Short Form Specifications Preview | 273605 | | The following docu | ment is available only subject to NDA | Contact your local rep | | ■ IXF18102 10Gbps Physical Layer Device for STS-192c/STM 64c POS/GFP Data Sheet | | | www.datasheet4u.com #### Intel Advantage Intel is a leading supplier of communications building blocks, adding value at many levels of integration. Through continuous innovations and advancements in Ethernet connectivity and processing in the network, Intel is delivering, along with its customers and developer community, a wide choice of solutions that enable faster time-to-market, longer time-in-market and increased revenue opportunity. #### **Intel Access** | Developer Web Site | http://developer.intel.com | |---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Networking Components Home Page | http://developer.intel.com/design/network | | Intel Literature Center | http://developer.intel.com/design/litcentr (800) 548-4725 7 a.m. to 7 p.m. CST (U.S. and Canada) International locations please contact your local sales office. | | General Information Hotline | (800) 628-8686 or (916) 356-3104 5 a.m. to 5 p.m. PST | Information in this document is provided in connection with Intel products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is information in time accountent is provided in Intel<sup>®</sup> Terms and Conditions of Sale for such products, Intel assurements on liability whatsoever, and Intel disclaims any express or implied, by escape or or otherwise, to are intellectual property ingrise as years or implied warranty, relating to sale and/or use of Intel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright, or other intellectual property right. Intel products are not intended for use in medical, life-saving or life-sustaining applications. Intel may make changes to specifications and product descriptions at any time, without notice. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. Intel is a trademark or registered trademark of Intel Corporation or its subsidiaries in the United States and other countries \*Other names and brands may be claimed as the property of others. For more information, visit the Intel Web site at: developer.intel.com UNITED STATES AND CANADA Intel Corporation Robert Noyce Building 2200 Mission College Blvd. P.O. Box 58119 Santa Clara, CA 95052-8119 USA **EUROPE** Intel Corporation (UK) Ltd. Pipers Way Swindon Wiltshire SN3 1RJ ASIA-PACIFIC Intel Semiconductor Ltd. 32/F Two Pacific Place 88 Queensway, Central Hong Kong, SAR Intel Japan (Tsukuba HQ) 5-6 Tokodai Tsukuba-shi SOUTH AMERICA Intel Semicondutores do Brasil LTDA Av. Dr. Chucri Zaidan, 940-10° andar 300-2635 Ibaraki-ken www.brazil lanan