

Datasheet



# **16-Channel Constant Current LED Sink Driver**

### **Features**

- 16 constant-current output channels
- Constant output current invariant to load voltage change: Constant output current range:

3-45mA@V<sub>DD</sub>=5V;

3-30mA@V<sub>DD</sub>=3.3V

- Excellent output current accuracy between channels: ±1.5% (typ.) and ±2.5% (max.) between ICs: ±1.5% (typ.) and ±3% (max.)
- Output current adjusted through an external resistor
- Fast response of output current,  $\overline{OE}$  (min.): 70ns with good uniformity between output channels
- 25MHz clock frequency
- Schmitt trigger input
- 3.3V/ 5V supply voltage
- Package MSL Level : 3
- RoHS compliant package



## **Product Description**

With PrecisionDrive<sup>TM</sup> technology, JXI5020 is designed for LED displays which require to operate at low current and to match the luminous intensity of each channel. It provides supply voltage and accepts CMOS logic input at 3.3V and 5.0V to meet the trend of low power consumption. JXI5020 contains a serial buffer and data latches which convert serial input data into parallel output format. At JXI5020 output stage, sixteen regulated current ports are designed to provide uniform and constant current sinks for driving LEDs within a large range of V <sub>F</sub> variations.

JXI5020 provides users with great flexibility and device performance while using JXI5020 in their system design for LED display applications, e.g. LED panels. It accepts an input voltage range from 3V to 5.5V and maintains a constant current up from 3mA to 45mA determined by an external resistor, R <sub>ext</sub>, which gives users flexibility in controlling the light intensity of LEDs. JXI5020 guarantees to endure maximum 17V at the output port. The high clock frequency, 25 MHz, also satisfies the system requirements of high volume data transmission.

#### **Block Diagram**



#### **Terminal Description**

| Pin Name                                | Function                                                                                                                                                                                                        |
|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GND                                     | Ground terminal for control logic and current sink                                                                                                                                                              |
| SDI                                     | Serial-data input to the shift register                                                                                                                                                                         |
| CLK                                     | Clock input terminal for data shift on rising edge                                                                                                                                                              |
| LE                                      | Data strobe input terminal<br>Serial data is transferred to the output latch<br>when LE is high. The data is latched when<br>LE goes low.                                                                       |
| $\overline{OUT0} \sim \overline{OUT15}$ | Constant current output terminals                                                                                                                                                                               |
| ŌĒ                                      | Output enable terminal<br>When $\overline{OE}$ (active) low $\overline{OUT0} \sim \overline{OUT15}$<br>are enabled. When $\overline{OE}$ high $\overline{OUT0} \sim \overline{OUT15}$ are turned OFF (blanked). |
| SDO                                     | Serial-data output to the following SDI of next driver IC                                                                                                                                                       |
| R-EXT                                   | Input terminal used to connect an external<br>resistor for setting up output current for all<br>output channels                                                                                                 |
| VDD                                     | 3.3V/5V supply voltage terminal                                                                                                                                                                                 |

# **Pin Configuration**

|       |    |    | 1         |
|-------|----|----|-----------|
| GND   | 1  | 24 | VDD       |
| SDI 🛛 | 2  | 23 | R-EXT     |
| CLK   | 3  | 22 | SDO       |
| LE 📕  | 4  | 21 | <u>OE</u> |
| OUT0  | 5  | 20 | OUT15     |
| OUT1  | 6  | 19 | OUT14     |
| OUT2  | 7  | 18 | OUT13     |
| OUT3  | 8  | 17 | OUT12     |
| OUT4  | 9  | 16 | OUT11     |
| OUT5  | 10 | 15 | OUT10     |
| OUT6  | 11 | 14 | OUT9      |
| OUT7  | 12 | 13 | OUT8      |
|       |    |    |           |

JXI5020GF/ GP

## **Equivalent Circuits of Inputs and Outputs**









# **Timing Diagram**



# **Truth Table**

| CLK      | LE | ŌĒ | SDI              | OUT0 OUT7 OUT15                                                     | SDO               |
|----------|----|----|------------------|---------------------------------------------------------------------|-------------------|
|          | Н  | L  | D <sub>n</sub>   | $\overline{D_n} \dots \overline{D_{n-7}} \dots \overline{D_{n-15}}$ | D <sub>n-15</sub> |
|          | L  | L  | D <sub>n+1</sub> | No Change                                                           | D <sub>n-14</sub> |
|          | Н  | L  | D <sub>n+2</sub> | $\overline{D_{n+2}}$ $\overline{D_{n-5}}$ $\overline{D_{n-13}}$     | D <sub>n-13</sub> |
| <b>•</b> | х  | L  | D <sub>n+3</sub> | $\overline{D_{n+2}}$ $\overline{D_{n-5}}$ $\overline{D_{n-13}}$     | D <sub>n-13</sub> |
| ¥_       | Х  | Н  | D <sub>n+3</sub> | Off                                                                 | D <sub>n-13</sub> |

#### **Maximum Ratings**

| Characteristic                 |                                                         | Symbol                          | Rating                    | Unit  |
|--------------------------------|---------------------------------------------------------|---------------------------------|---------------------------|-------|
| Supply Voltage                 |                                                         | V <sub>DD</sub>                 | 0~7.0                     | V     |
| Input Voltage                  |                                                         | V <sub>IN</sub>                 | -0.4~V <sub>DD</sub> +0.4 | V     |
| Output Current                 |                                                         | Ι <sub>ουτ</sub>                | +45                       | mA    |
| Sustaining Voltage at OUT Po   | ort                                                     | V <sub>DS</sub>                 | -0.5~+17.0                | V     |
| GND Terminal Current           |                                                         | I <sub>GND</sub>                | 720                       | mA    |
| Power Dissipation              | GF-type                                                 | D                               | 1.69                      | W     |
| (On PCB, Ta= 25°C)*            | GP-type                                                 | P <sub>D</sub>                  | 1.37                      | vv    |
| Thermal Resistance             | GF-type                                                 | Б                               | 74                        | °C/W  |
| (On PCB, Ta= 25°C)*            | GP-type                                                 | R <sub>th(j-a)</sub>            | 91                        | C/ VV |
| Operating Junction Temperation | ture                                                    | T <sub>j</sub> , <sub>max</sub> | 150**                     | °C    |
| Operating Ambient Temperat     | ure                                                     | T <sub>opr</sub>                | -40~+85                   | °C    |
| Storage Temperature            |                                                         | T <sub>stg</sub>                | -55~+150                  | °C    |
|                                | HBM (MIL-STD-883H<br>Method 3015.8,<br>Human Body Mode) | НВМ                             | Class 2<br>(3.5KV)        | -     |
| ESD Rating                     | MM (ANSI/ ESD<br>S5.2-2009,<br>Machine Mode)            | MM                              | Class M4<br>(400V)        | -     |

\* The PCB size is 76.2mm\*114.3mm in simulation. Please refer to JEDEC JESD51.

\*\* Operation at the maximum rating for extended periods may reduce the device reliability; therefore, the suggested junction temperature of the device is under 125°C.

Note: The performance of thermal dissipation is strongly related to the size of thermal pad, thickness and layer numbers of the PCB. The empirical thermal resistance may be different from simulative value. Users should plan for expected thermal dissipation performance by selecting package and arranging layout of the PCB to maximize the capability.

# **Electrical Characteristics (V\_{DD} = 5.0V)**

| Characte                               | ristics    | Symbol                  | с                                                | ondition                                                     | Min.                | Тур. | Max.                           | Unit |
|----------------------------------------|------------|-------------------------|--------------------------------------------------|--------------------------------------------------------------|---------------------|------|--------------------------------|------|
| Supply Voltag                          | е          | V <sub>DD</sub>         | -                                                |                                                              | 4.5                 | 5.0  | 5.5                            | V    |
| Output Voltag                          | е          | V <sub>DS</sub>         | OUT0~OUT                                         | 15                                                           | -                   | -    | 17                             | V    |
|                                        |            | I <sub>OUT</sub>        | Refer to "Test Circ<br>Electrical Characte       | cuit for<br>eristics"                                        | 3.0                 | -    | 45                             | mA   |
| Output Currer                          | nt         | I <sub>OH</sub>         | SDO                                              |                                                              | -                   | -    | -1.0                           | mA   |
|                                        |            | βL                      | SDO                                              |                                                              | -                   | -    | 1.0                            | mA   |
| Input Voltage                          | "H" level  | V <sub>IH</sub>         | Ta=-40~85°C                                      |                                                              | $0.7 \times V_{DD}$ | -    | V <sub>DD</sub>                | V    |
| input voltage                          | "L" level  | V <sub>IL</sub>         | Ta=-40~85°C                                      |                                                              | GND                 | -    | $0.3 \text{ x } V_{\text{DD}}$ | V    |
| Output Leakag                          | ge Current | Ьн                      | V <sub>DS</sub> =17.0V                           |                                                              | -                   | -    | 0.5                            | μΑ Α |
| Output                                 | SDO        | V <sub>OL</sub>         | I <sub>OL</sub> =+1.0mA                          |                                                              | -                   | -    | 0.4                            | V    |
| Voltage                                | 300        | V <sub>OH</sub>         | I <sub>OH</sub> =-1.0mA                          | I <sub>OH</sub> =-1.0mA                                      |                     | -    | -                              | V    |
| Output Currer                          | nt 1       | but1                    | V <sub>DS</sub> =1.0V                            | V <sub>DS</sub> =1.0V R <sub>ext</sub> =6000 Ω               |                     | 3.1  | -                              | mA   |
| Current Skew                           |            | dl <sub>out1</sub>      | I <sub>OL</sub> =3.1mA<br>V <sub>DS</sub> =1.0V  |                                                              |                     | ±1.5 | ±2.5                           | %    |
| Output Currer                          | nt 2       | I <sub>OUT2</sub>       | V <sub>DS</sub> =1.0V                            | R <sub>ext</sub> =720 Ω                                      | -                   | 25.8 | -                              | mA   |
| Current Skew                           |            | dl <sub>OUT2</sub>      | I <sub>OL</sub> =25.8mA<br>V <sub>DS</sub> =1.0V |                                                              |                     | ±1.5 | ±3.0                           | %    |
| Output Current vs<br>Output Voltage Re |            | $\%/dV_{DS}$            | V <sub>DS</sub> within 1.0                       | V and 3.0V                                                   | -                   | ±0.1 | ±0.3                           | %/V  |
| Output Current vs<br>Supply Voltage Re |            | $\%/dV_{DD}$            | $V_{\text{DD}}$ within 4.5V and 5.5V             |                                                              | -                   | -    | ±1.0                           | %/V  |
| Pull-up Resist                         | -          | R <sub>IN</sub> (up)    | ŌĒ                                               |                                                              | 125                 | 350  | 490                            | KΩ   |
| Pull-down Re                           | sistor     | R <sub>IN</sub> (down)  | LE                                               |                                                              | 125                 | 350  | 490                            | KΩ   |
|                                        |            |                         | R <sub>ext</sub> =Open, c                        | OUT0~OUT15=Off                                               | -                   | 3.0  | 3.8                            |      |
| Supply<br>Current                      | "OFF"      | I <sub>DD</sub> (off) 2 | R <sub>ext</sub> =720Ω, c                        | $R_{ext}=720\Omega, \overline{OUT0}\sim\overline{OUT15}=Off$ |                     | 8.0  | 9.0                            | mA   |
| Surront                                | "ON"       | I <sub>DD</sub> (on) 1  | R <sub>ext</sub> =720Ω, C                        | OUT0~OUT15=On                                                | -                   | 8.0  | 9.0                            |      |

# **Electrical Characteristics (V\_{DD} = 3.3V)**

| Characte                               | ristics   | Symbol                  | Cond                                                                    | dition                  | Min.                          | Тур. | Max.                | Unit |
|----------------------------------------|-----------|-------------------------|-------------------------------------------------------------------------|-------------------------|-------------------------------|------|---------------------|------|
| Supply Voltage                         | e         | V <sub>DD</sub>         | -                                                                       |                         | 3.0                           | 3.3  | 3.6                 | V    |
| Output Voltage                         | 9         | V <sub>DS</sub>         | OUT0 ~ OUT15                                                            |                         | -                             | -    | 17                  | V    |
|                                        |           | I <sub>OUT</sub>        | Refer to "Test Circuit fe Electrical Characteristi                      | or<br>ics"              | 3.0                           | -    | 30                  | mA   |
| Output Curren                          | t         | I <sub>OH</sub>         | SDO                                                                     |                         | -                             | -    | -1.0                | mA   |
|                                        |           |                         | SDO                                                                     |                         | -                             | -    | 1.0                 | mA   |
| Input \/oltogo                         | "H" level | V <sub>IH</sub>         | Ta=-40~85°C                                                             |                         | $0.7 \text{ x V}_{\text{DD}}$ | -    | V <sub>DD</sub>     | V    |
| Input Voltage                          | "L" level | V <sub>IL</sub>         | Ta=-40~85°C                                                             |                         | GND                           | -    | $0.3 \times V_{DD}$ | V    |
| Output Leakag                          | e Current | I <sub>OH</sub>         | V <sub>DS</sub> =17.0V                                                  |                         | -                             | -    | 0.5                 | μA A |
| Output                                 | SDO       | V <sub>OL</sub>         | I <sub>OL</sub> =+1.0mA                                                 |                         | -                             | -    | 0.4                 | V    |
| Voltage                                | 300       | V <sub>OH</sub>         | I <sub>OH</sub> =-1.0mA                                                 | I <sub>OH</sub> =-1.0mA |                               | -    | -                   | V    |
| Output Curren                          | t 1       | I <sub>OUT1</sub>       | V <sub>DS</sub> =1.0V                                                   | R <sub>ext</sub> =6000Ω | -                             | 3.1  | -                   | mA   |
| Current Skew                           |           | dl <sub>out1</sub>      | I <sub>OL</sub> =3.1mA<br>V <sub>DS</sub> =1.0V R <sub>ext</sub> =6000Ω |                         | -                             | ±1.5 | ±2.5                | %    |
| Output Curren                          | t 2       | I <sub>OUT2</sub>       | V <sub>DS</sub> =1.0V                                                   | R <sub>ext</sub> =720Ω  | -                             | 25.8 | -                   | mA   |
| Current Skew                           |           | dl <sub>OUT2</sub>      | I <sub>OL</sub> =25.8mA<br>V <sub>DS</sub> =1.0V                        | R <sub>ext</sub> =720Ω  | -                             | ±1.5 | ±3.0                | %    |
| Output Current vs<br>Output Voltage Re |           | %/dV <sub>DS</sub>      | $V_{DS}$ within 1.0V a                                                  | and 3.0V                | -                             | ±0.1 | ±0.3                | %/V  |
| Output Current vs<br>Supply Voltage Re |           | %/dV <sub>DD</sub>      | $V_{DD}$ within 3.0V a                                                  | and 3.6V                | -                             | -    | ±1.0                | %/V  |
| Pull-up Resiste                        |           | R <sub>IN</sub> (up)    | ŌĒ                                                                      |                         | 125                           | 350  | 490                 | KΩ   |
| Pull-down Res                          | sistor    | R <sub>IN</sub> (down)  | LE                                                                      |                         | 125                           | 350  | 490                 | KΩ   |
|                                        | "ОГГ"     | I <sub>DD</sub> (off) 1 | R <sub>ext</sub> = Open , OUT0~OUT15=Off                                |                         | -                             | 2.5  | 3.3                 |      |
| Supply<br>Current                      | "OFF"     | I <sub>DD</sub> (off) 2 | $R_{ext}$ =720 $\Omega$ , OUT                                           | 0~0UT15=Off             | -                             | 7.5  | 8.5                 | mA   |
|                                        | "ON"      | I <sub>DD</sub> (on) 1  | $R_{ext}$ =720 $\Omega$ , OUT                                           | 0~0UT15=On              | -                             | 7.5  | 8.5                 |      |

### **Test Circuit for Electrical Characteristics**



# Switching Characteristics ( $V_{DD}$ = 5.0V)

| Charact                                | teristics                                | Symbol              | Condition                                                                                                                       | Min. | Тур. | Max. | Unit |
|----------------------------------------|------------------------------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
|                                        | CLK-OUT2n *                              | 4                   |                                                                                                                                 | -    | 37   | 52   | ns   |
| Propagation Delay                      | CLK-OUT2n+1*                             | t <sub>pLH1</sub>   |                                                                                                                                 | -    | 35   | 50   | ns   |
|                                        | LE-OUT2n                                 | 4                   |                                                                                                                                 | -    | 37   | 52   | ns   |
| Propagation Delay<br>Time ("L" to "H") | $LE-\overline{OUT2n+1}$                  | t <sub>pLH2</sub>   |                                                                                                                                 | -    | 35   | 50   | ns   |
|                                        | OE - OUT2n                               |                     |                                                                                                                                 | -    | 37   | 52   | ns   |
|                                        | $\overline{OE}$ - $\overline{OUT2n + 1}$ | t <sub>pLH3</sub>   |                                                                                                                                 | -    | 35   | 50   | ns   |
|                                        | CLK-SDO                                  | t <sub>pLH</sub>    |                                                                                                                                 | -    | 25   | 35   | ns   |
|                                        | CLK-OUT2n                                |                     |                                                                                                                                 | -    | 42   | 52   | ns   |
|                                        | CLK-OUT2n+1                              | t <sub>pHL1</sub>   |                                                                                                                                 | -    | 40   | 50   | ns   |
|                                        | LE-OUT2n                                 |                     |                                                                                                                                 | -    | 42   | 52   | ns   |
| Propagation Delay<br>Time ("H" to "L") | $LE-\overline{OUT2n+1}$                  | t <sub>pHL2</sub>   |                                                                                                                                 | -    | 40   | 50   | ns   |
|                                        | OE - OUT2n                               | — t <sub>pHL3</sub> | $V_{DD}=5.0V \\ V_{DS}=1.0V \\ V_{IH}=V_{DD} \\ V_{IL}=GND \\ R_{ext}=930\Omega \\ V_{L}=4.0V \\ R_{L}=150\Omega \\ C_{L}=10pF$ | -    | 42   | 52   | ns   |
|                                        | $\overline{OE}$ - $\overline{OUT2n + 1}$ |                     |                                                                                                                                 | -    | 40   | 50   | ns   |
|                                        | CLK-SDO                                  | t <sub>pHL</sub>    |                                                                                                                                 | -    | 25   | 35   | ns   |
|                                        | CLK                                      | t <sub>w(CLK)</sub> |                                                                                                                                 | 20   | -    | -    | ns   |
| Pulse Width                            | LE                                       | t <sub>w(L)</sub>   |                                                                                                                                 | 20   | -    | -    | ns   |
|                                        | OE **                                    | t <sub>w(OE)</sub>  |                                                                                                                                 | 70   | 100  | -    | ns   |
| Hold Time for LE                       |                                          | t <sub>h(L)</sub>   |                                                                                                                                 | 30   | -    | -    | ns   |
| Setup Time for LE                      |                                          | t <sub>su(L)</sub>  |                                                                                                                                 | 5    | -    | -    | ns   |
| Hold Time for SDI                      |                                          | t <sub>h(D)</sub>   |                                                                                                                                 | 5    | -    | -    | ns   |
| Setup Time for SDI                     |                                          | t <sub>su(D)</sub>  |                                                                                                                                 | 3    | -    | -    | ns   |
| Maximum CLK Rise Time                  |                                          | t <sub>r</sub>      |                                                                                                                                 | -    | -    | 500  | ns   |
| Maximum CLK Fall Time                  |                                          | t <sub>f</sub>      |                                                                                                                                 | _    | -    | 500  | ns   |
| SDO Rise Time                          |                                          | t <sub>r,SDO</sub>  |                                                                                                                                 | -    | 10   | -    | ns   |
| SDO Fall Time                          |                                          | T <sub>f,SDO</sub>  |                                                                                                                                 | -    | 10   | -    | ns   |
| Output Rise Time of (                  | Output Ports                             | t <sub>or</sub>     |                                                                                                                                 | -    | 40   | 50   | ns   |
| Output Fall Time of O                  | output Ports                             | t <sub>of</sub>     |                                                                                                                                 | -    | 55   | 60   | ns   |

\*The staggered delay between odd channels,  $\overline{OUT2n+1}$  (e.g. OUT1, OUT3, OUT5, etc.) and even channels  $\overline{OUT2n}$  (e.g. OUT2, OUT4, OUT6, etc.) is 2ns. JXI5020 has a built-in staggered circuit to perform delay mechanism, by which the even and odd output ports will be turned on at a different time so that the instant current from the power line will be lowered.

\*\* With uniform output current.

| Charac                                  | teristics                                | Symbol              | Condition                                                                                                                                | Min. | Тур. | Max. | Unit |
|-----------------------------------------|------------------------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
|                                         | CLK-OUT2n *                              | 4                   |                                                                                                                                          | -    | 52   | 72   | ns   |
| Propagation Delay                       | CLK-OUT2n+1*                             | t <sub>pLH1</sub>   |                                                                                                                                          | -    | 50   | 70   | ns   |
|                                         | LE-OUT2n                                 | +                   |                                                                                                                                          | -    | 52   | 72   | ns   |
| Propagation Delay<br>Time ("L" to "H")  | $LE-\overline{OUT2n+1}$                  | t <sub>pLH2</sub>   |                                                                                                                                          | -    | 50   | 70   | ns   |
|                                         | OE - OUT2n                               | +                   |                                                                                                                                          | -    | 52   | 72   | ns   |
|                                         | $\overline{OE}$ - $\overline{OUT2n + 1}$ | t <sub>pLH3</sub>   |                                                                                                                                          | -    | 50   | 70   | ns   |
|                                         | CLK-SDO                                  | t <sub>pLH</sub>    |                                                                                                                                          | -    | 35   | 45   | ns   |
|                                         | CLK-OUT2n                                | 4                   |                                                                                                                                          | -    | 52   | 62   | ns   |
|                                         | CLK-OUT2n+1                              | t <sub>pHL1</sub>   |                                                                                                                                          | -    | 50   | 60   | ns   |
|                                         | LE-OUT2n                                 | 4                   |                                                                                                                                          | _    | 52   | 62   | ns   |
| Propagation Delay<br>Time ("H" to "L")  | LE-OUT2n+1                               | t <sub>pHL2</sub>   |                                                                                                                                          | -    | 50   | 60   | ns   |
| (,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | OE - OUT2n                               | – t <sub>pHL3</sub> | $V_{DD}=3.3V \\ V_{DS}=1.0V \\ V_{IH}=V_{DD} \\ V_{IL}=GND \\ R_{ext}=930\Omega \\ V_{L}=4.0V \\ R_{L}=150\Omega \\ C_{L}=10 \text{ pF}$ | -    | 52   | 62   | ns   |
|                                         | $\overline{OE}$ - $\overline{OUT2n + 1}$ |                     |                                                                                                                                          | -    | 50   | 60   | ns   |
|                                         | CLK-SDO                                  | t <sub>pHL</sub>    |                                                                                                                                          | -    | 35   | 45   | ns   |
|                                         | CLK                                      | t <sub>w(CLK)</sub> |                                                                                                                                          | 20   | -    | -    | ns   |
| Pulse Width                             | LE                                       | t <sub>w(L)</sub>   |                                                                                                                                          | 20   | -    | -    | ns   |
|                                         | OE **                                    | t <sub>w(OE)</sub>  |                                                                                                                                          | 100  | 130  | -    | ns   |
| Hold Time for LE                        |                                          | t <sub>h(L)</sub>   |                                                                                                                                          | 30   | -    | -    | ns   |
| Setup Time for LE                       |                                          | t <sub>su(L)</sub>  |                                                                                                                                          | 5    | -    | -    | ns   |
| Hold Time for SDI                       |                                          | t <sub>h(D)</sub>   |                                                                                                                                          | 5    | -    | -    | ns   |
| Setup Time for SDI                      |                                          | t <sub>su(D)</sub>  |                                                                                                                                          | 3    | -    | -    | ns   |
| Maximum CLK Rise Time                   |                                          | t <sub>r</sub>      |                                                                                                                                          | -    | -    | 500  | ns   |
| Maximum CLK Fall Time                   |                                          | t <sub>f</sub>      |                                                                                                                                          | -    | -    | 500  | ns   |
| SDO Rise Time                           |                                          | t <sub>r,SDO</sub>  |                                                                                                                                          | -    | 10   | -    | ns   |
| SDO Fall Time                           |                                          | T <sub>f,SDO</sub>  |                                                                                                                                          | -    | 10   | -    | ns   |
| Output Rise Time of                     | Output Ports                             | t <sub>or</sub>     |                                                                                                                                          | _    | 60   | 75   | ns   |
| Output Fall Time of C                   | Output Ports                             | t <sub>of</sub>     |                                                                                                                                          | _    | 60   | 75   | ns   |

\*The staggered delay between odd channels,  $\overline{OUT2n+1}$  (e.g. OUT1, OUT3, OUT5, etc.) and even channels  $\overline{OUT2n}$  (e.g. OUT2, OUT4, OUT6, etc.) is 2ns. JXI5020 has a built-in staggered circuit to perform delay mechanism, by which the even and odd output ports will be turned on at a different time so that the instant current from the power line will be lowered.

\*\* With uniform output current.

## **Test Circuit for Switching Characteristics**



### **Timing Waveform**



## **Application Information**

#### **Constant Current**

To design LED displays, JXI5020 provides nearly no variations in current from channel to channel and from IC to IC. This can be achieved by:

- 1) The maximum current variation between channels is less than  $\pm 2.5\%$ , and that between ICs is less than  $\pm 3\%$ .
- 2) In addition, the current characteristic of output stage is flat and users can refer to the figure as shown below. The output current can be kept constant regardless of the variations of LED forward voltages (V<sub>F</sub>). This performs as a perfection of load regulation.





#### **Adjusting Output Current**

The output current of each channel ( $I_{OUT}$ ) is set by an external resistor,  $R_{ext}$ . The relationship between  $I_{OUT}$  and  $R_{ext}$  is shown in the following figure.



Also, the output current can be calculated from the equation:

 $V_{R-EXT}$ =1.24V;  $I_{OUT}$ = $V_{R-EXT}$  \*(1/Rext)x15;  $R_{ext}$ =( $V_{R-EXT}/I_{OUT}$ )x15

where  $R_{ext}$  is the resistance of the external resistor connected to R-EXT terminal and  $V_{R-EXT}$  is the voltage of R-EXT terminal. The magnitude of current (as a function of R <sub>ext</sub>) is around 25mA at 744 $\Omega$  and 10mA at 1860 $\Omega$ .

### Soldering Process of "Pb-free & Green" Package Plating\*

Macroblock has defined "Pb-Free & Green" to mean semiconductor products that are compatible with the current RoHS requirements and selected 100% pure tin (Sn) to provide forward and backward compatibility with both the current industry-standard SnPb-based soldering processes and higher-temperature Pb-free processes. Pure tin is widely accepted by customers and suppliers of electronic devices in Europe, Asia and the US as the lead-free surface finish of choice to replace tin-lead. Also, it adopts tin/lead (SnPb) solder paste, and please refer to the JEDEC J-STD-020C for the temperature of solder bath. However, in the whole Pb-free soldering processes and materials, 100% pure tin (Sn) will all require from 245°C to 260°C for proper soldering on boards, referring to JEDEC J-STD-020C as shown below.

For managing MSL3 Package, it should refer to JEDEC J-STD-0 20C about floor life management & refer to JEDEC J-STD-033C about re-bake condition while IC's floor life exceeds MSL3 limitation.



| Package Thickness | Volume mm <sup>3</sup><br><350 | Volume mm <sup>3</sup><br>350-2000 | $\begin{array}{c} \text{Volume mm}^3\\ \geqq 2000 \end{array}$ |
|-------------------|--------------------------------|------------------------------------|----------------------------------------------------------------|
| <1.6mm            | 260 +0 °C                      | 260 +0 °C                          | 260 +0 °C                                                      |
| 1.6mm – 2.5mm     | 260 +0 °C                      | 250 +0 °C                          | 245 +0 °C                                                      |
| ≧ <b>2.5</b> mm   | 250 +0 °C                      | 245 +0 °C                          | 245 +0 °C                                                      |

\* For details, please refer to Macroblock's "Policy on Pb-free & Green Package".

### Package Power Dissipation (P<sub>D</sub>)

The maximum allowable package power dissipation is determined as  $P_D(max)=(Tj-Ta)/R_{th(j-a)}$ . When 16 output

channels are turned on simultaneously, the actual package power dissipation is

 $P_D(act)=(I_{DD}xV_{DD})+(I_{OUT}xDutyxV_{DS}x16)$ . Therefore, to keep  $P_D(act) \le P_D(max)$ , the allowable maximum output current as a function of duty cycle is:

 $I_{OUT} = \{ [(Tj-Ta)/R_{th(j-a)}] - (I_{DD}xV_{DD}) \} / V_{DS} / Duty / 16, where Tj = 150^{\circ}C. \}$ 





| Condition: I <sub>OUT</sub> =45mA 16 output channels active |                             |          |  |  |
|-------------------------------------------------------------|-----------------------------|----------|--|--|
| Package                                                     | R <sub>th(j-a)</sub> (°C/W) | $P_D(W)$ |  |  |
| GF                                                          | 74                          | 1.69     |  |  |
| GP                                                          | 91                          | 1.37     |  |  |

The maximum power dissipation,  $P_D(max)=(Tj-Ta)/R_{th(i-a)}$ , decreases as the ambient temperature increases.



### Load Supply Voltage (V<sub>LED</sub>)

JXI5020 are designed to operate with V  $_{DS}$  ranging from 0.4V to 0.8V (depending on I $_{OUT}$ =3~45mA) considering the package power dissipating limits. V $_{DS}$  may be higher enough to make  $P_{D(act)} > P_{D(max)}$  when  $V_{LED}$ =5V and  $V_{DS}=V_{LED}-V_F$ , in which  $V_{LED}$  is the load supply voltage. In this case, it is recommended to use the lowest possible supply voltage or to set an external voltage reducer,  $V_{DROP}$ .

A voltage reducer lets  $V_{DS}=(V_{LED}-V_F)-V_{DROP}$ .

Resistors or Zener diode can be used in the applications as shown in the following figures.



### **Package Outline**



JXI5020GF Outline Drawing



JXI5020GP Outline Drawing

# **Product Top-mark Information**



### **Product Revision History**

| Datasheet Version | Device Version Code |
|-------------------|---------------------|
| V1.00             | A                   |
| V1.01             | A                   |
| V1.02             | A                   |
| V2.00             | В                   |
| V2.01             | В                   |

### **Product Ordering Information**

| Part Number * | RoHS Package Type | Weight (g) |
|---------------|-------------------|------------|
| JXI5020GF-B   | SOP24L-300-1.00   | 0.28       |
| JXI5020GP-B   | SSOP24L-150-0.64  | 0.11       |

\*Please place your order with the "Part Number" information on your purchase order (PO).

### Disclaimer

Macroblock reserves the right to make changes, corrections, modifications, and improvements to their products and documents or discontinue any product or service without notice. Customers are advised to consult their sales representative for the latest product information before ordering. All products are sold subject to the terms and conditions supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

Macroblock's products are not designed to be used as components in device intended to support or sustain life or in military applications. Use of Macroblock 's products in components intended for surgical implant into the body, or other applications in which failure of Macroblock 's products could create a situation where personal death or injury may occur, is not authorized without the express written approval of the Managing Director of Macroblock. Macroblock will not be held liable for any damages or claims resulting from the use of its products in medical and military applications.

All text, images, logos and information contained on this document is the intellectual property of Macroblock. Unauthorized reproduction, duplication, extraction, use or disclosure of the above mentioned intellectual property will be deemed as infringement.