# **Document Title**

# 4Mx16 bit Synchronous Burst Uni-Transistor Random Access Memory

# **Revision History**

| <u>Revision No.</u> | History                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Draft Date        | <u>Remark</u> |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------------|
| 0.0                 | Initial Draft<br>- Design target                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | March 11, 2004    | Advance       |
| 0.1                 | Revised<br>- Deleted Deep Power Down Mode support                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | April 19, 2004    | Advance       |
| 0.2                 | Revised - Changed product code from K1B6416B7C into K1B6416B6C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | May 10, 2004      | Advance       |
| 0.3                 | <ul> <li>Revised</li> <li>Filled out Package type(54ball FBGA 6.0mm x 8.0mm)</li> <li>Changed Hi-Z parameters(tCHZ, tOHZ, tBHZ, tWZ) from Max.7ns into Max.12ns and changed tHZ from Max.10ns into Max.12ns</li> <li>Updated "Fig.17 TIMING WAVEFORM OF WRITE CYCLE(1)" in page 23</li> <li>Added comment on standby current(ISB1) measure condition as "Standby mode is supposed to be set up after at least one active operation after power up. IsB1 is measured after 60ms from the time when standby mode is set up."</li> <li>Added comment on restriction of the transition between Asynchronous Write operation and Fully Synchronous bus operation(Page 10,11)</li> <li>Filled out IsB1 value, ISBP value and Icc2 value in Table 17(DC AND OPERATING CHARACTERISTICS)</li> <li>Added tCSHP(A)(CS high pulse width) parameter as Min.10ns in the ASYNCHRONOUS AC CHARACTERISTICS</li> </ul> | September 1, 2004 | Preliminary   |
| 0.4                 | Revised<br>- Changed IsB1(< 40°C) and IsBP(3/4 block, < 40°C) from $100\mu$ A into<br>$120\mu$ A<br>- Changed IsBP(1/2 block and 1/4 block, < 40°C) from $95\mu$ A into $115\mu$ A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | October 12, 2004  | Preliminary   |
| 1.0                 | Finalized                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | January 20, 2005  | Final         |

The attached datasheets are provided by SAMSUNG Electronics. SAMSUNG Electronics CO., LTD. reserve the right to change the specifications and products. SAMSUNG Electronics will answer to your questions about device. If you have any questions, please contact the SAMSUNG branch offices.



# 4M x 16 bit Synchronous Burst Uni-Transistor CMOS RAM

#### **FEATURES**

- Process Technology: CMOS
- Organization: 4M x16 bit
- Power Supply Voltage: 1.7~2.0V
- Three State Outputs
- Supports MRS (Mode Register Set)
- MRS control MRS Pin Control
- Supports Power Saving modes Partial Array Refresh mode
   Internal TCSR
- Supports Driver Strength Optimization for system environment power saving.
- Supports Asynchronous 4-Page Read and Asynchronous Write Operation
- Supports Synchronous Burst Read and Asynchronous Write Operation(Address Latch Type and Low ADV Type)
- Supports Synchronous Burst Read and Synchronous Burst Write Operation
- Synchronous Burst(Read/Write) Operation
- Supports 4 word / 8 word / 16 word and Full Page(256 word) burst
- Supports Linear Burst type & Interleave Burst type
- Latency support : Latency 5 @ 66MHz(tCD 10ns)
- Latency 4 @ 54MHz(tCD 10ns)
- Supports Burst Read Suspend in No Clock toggling
- Supports Burst Write Data Masking by /UB & /LB pin control
- Supports  $\overline{\text{WAIT}}$  pin function for indicating data availability.
- Max. Burst Clock Frequency : 66MHz
- Package Type : 54 ball FBGA 6.0mm x 8.0mm

# **GENERAL DESCRIPTION**

The world is moving into the mobile multi-media era and therefore the mobile handsets need much bigger memory capacity to handle the multi-media data.

SAMSUNG's UtRAM products are designed to meet all the request from the various customers who want to cope with the fast growing mobile market.

UtRAM is the perfect solution for the mobile market with its low cost, high density and high performance feature.

K1B6416B6C is fabricated by SAMSUNG's advanced CMOS technology using one transistor memory cell.

The device supports the traditional SRAM like asynchronous bus operation(asynchronous page read and asynchronous write), the NOR flash like synchronous bus operation(synchronous burst read and asynchronous write) and the fully synchronous bus operation(synchronous burst read and synchronous burst write).

These three bus operation modes are defined through the mode register setting.

The device also supports the special features for the standby power saving. Those are the Partial Array Refresh(PAR) mode and internal Temperature Compensated Self Refresh(TCSR) mode.

The optimization of output driver strength is possible through the mode register setting to adjust for the different data loadings.

Through this driver strength optimization, the device can minimize the noise generated on the data bus during read operation.

| Product Family |                      |           | Clash               | A                    | Current Consumption           |       |                                 |  |
|----------------|----------------------|-----------|---------------------|----------------------|-------------------------------|-------|---------------------------------|--|
|                | Operating Temp.      | Vcc Range | Clock<br>Freq.(Max) | Async.<br>Speed(tAA) | Standby(Max)<br>(Isв1, <40°C) |       | Operating<br>(Icc2, Icc3, Max.) |  |
| K1B6416B6C-I   | Industrial(-40~85°C) | 1.7~2.0V  | 66MHz               | 70ns                 | 120µA                         | 180µA | 40mA                            |  |

# Table 1. PRODUCT FAMILY

**SAMSUNG ELECTRONICS CO., LTD.** reserves the right to change products and specifications without notice.



# Fig.1 PIN DESCRIPTION



54-FBGA: Top View(Ball Down)

## Table 2. PIN DESCRIPTION

| Name   | Function            | Name       | Function            |
|--------|---------------------|------------|---------------------|
| CLK    | Clock Input         | I/O0~I/O15 | Data Inputs/Outputs |
| ADV    | Address Input Valid | Vcc/Vccq   | Power Supply        |
| MRS    | Mode Register set   | Vss/Vssq   | Ground              |
| CS     | Chip Select         | UB         | Upper Byte(I/O8~15) |
| OE     | Output Enable Input | LB         | Lower Byte(I/Oo~7)  |
| WE     | Write Enable Input  | WAIT       | Data Availability   |
| A0~A21 | Address Inputs      | NC         | Not Connected       |



Page

# CONTENTS

| Revision History                                 | - 1  |
|--------------------------------------------------|------|
| Features and General Description                 | 2    |
| Pin Description                                  | - 3  |
| Power Up Sequence                                | 8    |
| Functional Description                           |      |
| Mode Register Setting Operation                  |      |
| Mode Register Setting Timing.                    | . 12 |
| Asynchronous Operation                           | -13  |
| Asynchronous 4 Page Read Operation               |      |
| Asynchronous Write Operation                     | -13  |
| Asynchronous Write Operation in Synchronous Mode | -13  |
| Synchronous Burst Operation                      | -13  |
| Synchronous Burst Read Operation                 | -13  |
| Synchronous Burst Write Operation                | -13  |
| Synchronous Burst Operation Terminology          |      |
| Clock                                            |      |
| Latency Count                                    | -14  |
| Burst Length                                     |      |
| Burst Stop                                       |      |
| WAIT Control                                     |      |
| Burst Type                                       |      |
| Low Power Features                               |      |
| Internal TCSR                                    |      |
| Driver Strength Optimization                     |      |
| Partial Array Refresh(PAR) Mode                  |      |
| Product List                                     |      |
| Absolute Maximum Ratings                         |      |
| Recommended DC Operating Conditions              | - 18 |
| Capacitance                                      | -19  |
| DC and Operating Characteristics                 | -18  |
| Asynchronous AC Characteristics                  |      |
| Asynchronous Timing Waveforms                    | -21  |
| Synchronous AC Characteristics                   | - 30 |
| Synchronous Timing Waveforms                     | - 31 |
| Transition Timing Waveforms                      | -40  |
| Package Dimension                                | -46  |



# LIST of TABLES

| Table 1.  | Product Family                                                                              | 2        |
|-----------|---------------------------------------------------------------------------------------------|----------|
| Table 2.  | Pin Description                                                                             | 3        |
| Table 3.  | Asynchronous 4 Page Read & Asynchronous Write Mode Truth Table                              | 9        |
| Table 4.  | Synchronous Burst Read & Asynchronous Write Mode Truth Table                                | 9        |
| Table 5.  | Synchronous Burst Read & Synchronous Burst Write Mode Truth Table                           | 10       |
| Table 6.  | Mode Register Setting according to Field of Function                                        | 11       |
| Table 7.  | Mode Register Set                                                                           | 11       |
| Table 8.  | MRS AC Characteristics                                                                      |          |
| Table 9.  | Latency Count Support                                                                       | 14       |
| Table 10. | Number of Clocks for 1st Data                                                               | 14       |
| Table 11. | Burst Sequence                                                                              | 16       |
| Table 12. | PAR Mode Characteristics                                                                    | 17       |
|           | Product List                                                                                |          |
| Table 14. | Absolute Maximum Ratings                                                                    | 18       |
| Table 15. | Recommended DC Operating Conditions                                                         | 18       |
| Table 16. | Capacitance                                                                                 | 19       |
| Table 17. | DC and Operating Characteristics                                                            | 19       |
| Table 18. | Asynchronous AC Characteristics                                                             | 20       |
| Table 19. | Asynchronous Read AC Characteristics                                                        | 21       |
| Table 20. | Asynchronous Page Read AC Characteristics                                                   | 22       |
| Table 21. | Asynchronous Write AC Characteristics(WE Controlled)                                        | 23       |
| Table 22. | Asynchronous Write AC Characteristics (UB & LB Controlled)                                  | 24       |
| Table 23. | Asynch. Write in Synch. Mode AC Characteristics(Address Latch Type, WE Controlled)          | 25       |
| Table 24. | Asynch. Write in Synch. Mode AC Characteristics(Address Latch Type, UB & LB Controlled)     | 26       |
| Table 25. | Asynch. Write in Synch. Mode AC Characteristics(Low ADV Type, WE Controlled)                | 27       |
| Table 26. | Asynch. Write in Synch. Mode AC Characteristics(Low ADV Type, UB & LB Controlled)           | 28       |
| Table 27  | Asynch. Write in Synch. Mode AC Characteristics(Low ADV Type Multiple Write, WE Controlled) | 29       |
| Table 28. | Synchronous AC Characteristics                                                              | 30       |
| Table 29. | Burst Operation AC Characteristics                                                          | 31       |
| Table 30. | Burst Read AC Characteristics(CS Toggling Consecutive Burst)                                | 32       |
| Table 31  | Burst Read AC Characteristics(CS Low Holding Consecutive Burst)                             | 33       |
| Table 32  | Burst Read AC Characteristics(Last Data Sustaining)                                         | 34       |
| Table 33  | Burst Write AC Characteristics( <u>CS</u> Toggling Consecutive Burst)                       | 35       |
| Table 34  | Burst Write AC Characteristics(CS Low Holding Consecutive Burst)                            | 36       |
| Table 35  | Burst Read Stop AC Characteristics                                                          | 37       |
| Table 36  | Burst Write Stop AC Characteristics                                                         | 38       |
| Table 37  | Burst Read Suspend AC Characteristics                                                       | 39       |
| Table 38  | Burst Read to Asynch. Write(Address Latch Type) AC Characteristics                          | 40       |
| Table 39  | Burst Read to Asynch. Write(Low ADV Type) AC Characteristics                                | 40<br>41 |
| Table 40  | Asynch. Write(Addr <u>ess Latch Type) to Burst Read AC Characteristics</u>                  | 42       |
| Table 41  | Asynch. Write(Low ADV Type) to Burst Read AC Characteristics                                | 43       |
| Table 12  | Burst Read to Burst Write AC Characteristics                                                | 40       |
| Table 12  | Burst Write to Burst Read AC Characteristics                                                | 44<br>15 |
| 10010 40. |                                                                                             | 40       |



# LIST of FIGURES

| Figure 1. Pin Description                                                                          | 2      |
|----------------------------------------------------------------------------------------------------|--------|
| Figure 2. Functional Block Diagram                                                                 | 7      |
| Figure 3. Power Up Timing                                                                          | ,<br>R |
| Figure 4. Standby Mode State Machine                                                               | R      |
| Figure 5. Mode Register Setting Timing                                                             | 2      |
| Figure 6. Asynchronous 4-Page Read                                                                 | -<br>3 |
| Figure 7. Asynchronous Write                                                                       | 3      |
| Figure 8. Synchronous Burst Read                                                                   | ŝ      |
| Figure 9. Synchronous Burst Write                                                                  | ŝ      |
| Figure 10. Latency Configuration(Read)                                                             | 4      |
| Figure 11. WAIT Control and Read/Write Latency Control                                             | 5      |
| Figure 13. PAR Mode Execution and Exit ·                                                           | 7      |
| Figure 14. AC Output Load Circuit(Asynchronous)                                                    | ò      |
| Figure 15. Timing Waveform of Asynchronous Read Cycle                                              | 1      |
| Figure 16. Timing Waveform of Page Read Cycle                                                      | >      |
| Figure 17. Timing Waveform of Write Cycle(Asynchronous, WE Controlled)                             | 3      |
| Figure 18. Timing Waveform of Write Cycle(Asynchronous, UB & LB Controlled) 24                     |        |
| Figure 19. Timing Waveform of Write Cycle(Asynchronous, Address Latch Type, WE Controlled) 25      |        |
| Figure 20. Timing Waveform of Write Cycle(Asynchronous, Address Latch Type, UB & LB Controlled) 26 | â      |
| Figure 21. Timing Waveform of Write Cycle(Asynchronous, Low ADV Type, WE Controlled) 27            |        |
| Figure 22. Timing Waveform of Write Cycle(Asynchronous, Low ADV Type, UB & LB Controlled) 28       | В      |
| Figure 23. Timing Waveform of Multiple Write Cycle(Asynchronous, Low ADV Type, WE Controlled.)29   |        |
| Figure 24. AC Output Load Circuit(Synchronous)                                                     | S      |
| Figure 25. Timing Waveform of Basic Burst Operation                                                | 1      |
| Figure 26. Timing Waveform of Burst Read Cycle(CS Toggling Consecutive Burst Read)                 | 2      |
| Figure 27. Timing Waveform of Burst Read Cycle CS Low Holding Consecutive Burst Read)              |        |
| Figure 28. Timing Waveform of Burst Read Cycle(Last Data Sustaining)                               |        |
| Figure 29. Timing Waveform of Burst Write Cycle (CS Toggling Consecutive Burst Write)              | 5      |
| Figure 30. Timing Waveform of Burst Write Cycle(CS Low Holding Consecutive Burst Write)            | 6      |
| Figure 31. Timing Waveform of Burst Read Stop by CS                                                | 7      |
| Figure 32. Timing Waveform of Burst Write Stop by $\overline{CS}$                                  | В      |
| Figure 33. Timing Waveform of Burst Read Suspend Cycle                                             | Э      |
| Figure 34. Synch. Burst Read to Asynch. Write (Address Latch Type) Timing Waveform                 | С      |
| Figure 35. Synch. Burst Read to Asynch. Write(Low ADV Type) Timing Waveform                        | 1      |
| Figure 36. Asynch. Write(Address Latch Type) to Synch. Burst Read Timing Waveform 42               | 2      |
| Figure 37. Asynch. Write(Low ADV Type) to Synch. Burst Read Timing Waveform                        | 3      |
| Figure 38. Synch. Burst Read to Synch. Burst Write Timing Waveform 44                              | 4      |
| Figure 39. Synch. Burst Write to Synch. Burst Read Timing Waveform                                 | 5      |



# Fig.2 FUNCTIONAL BLOCK DIAGRAM





# POWER UP SEQUENCE

After applying Vcc upto minimum operating voltage(1.7V), drive  $\overline{CS}$  High first and then drive  $\overline{MRS}$  High. Then the device gets into the Power Up mode. Wait for minimum 200 $\mu$ s to get into the normal operation mode. During the Power Up mode, the standby current can not be guaranteed. To get the stable standby current level, at least one cycle of active operation should be implemented regardless of wait time duration. To get the appropriate device operation, be sure to keep the following power up sequence.

1. Apply power.

2. Maintain stable power(Vcc min.=1.7V) for a minimum  $200\mu$ s with  $\overline{CS}$  and  $\overline{MRS}$  high.

# Fig.3 POWER UP TIMING



(Note)

1. After Vcc reaches Vcc(Min.), wait 200µs with CS and MRS high. Then the device gets into the normal operation.

# Fig.4 STANDBY MODE STATE MACHINES



Default mode after power up is Asynchronous mode(4 Page Read and Asynchronous Write). But this default mode is not 100% guaranteed so MRS setting sequence is highly recommended after power up.

For entry to PAR mode, drive  $\overline{\text{MRS}}$  pin into VIL for over 0.5µs(suspend period) during standby mode after MRS setting has been completed(A4=1, A3=0). If  $\overline{\text{MRS}}$  pin is driven into VIH during PAR mode, the device gets back to the standby mode without wake up sequence.



# **FUNCTIONAL DESCRIPTION**

| CS | MRS | OE              | WE              | LB              | UB              | I/O0~7 | <b>I/O</b> 8~15 | Mode              | Power   |
|----|-----|-----------------|-----------------|-----------------|-----------------|--------|-----------------|-------------------|---------|
| Н  | н   | X <sup>1)</sup> | X <sup>1)</sup> | X <sup>1)</sup> | X <sup>1)</sup> | High-Z | High-Z          | Deselected        | Standby |
| Н  | L   | X <sup>1)</sup> | X <sup>1)</sup> | X <sup>1)</sup> | X <sup>1)</sup> | High-Z | High-Z          | Deselected        | PAR     |
| L  | н   | н               | н               | X <sup>1)</sup> | X <sup>1)</sup> | High-Z | High-Z          | Output Disabled   | Active  |
| L  | н   | X <sup>1)</sup> | X <sup>1)</sup> | н               | н               | High-Z | High-Z          | Output Disabled   | Active  |
| L  | н   | L               | н               | L               | н               | Dout   | High-Z          | Lower Byte Read   | Active  |
| L  | н   | L               | Н               | Н               | L               | High-Z | Dout            | Upper Byte Read   | Active  |
| L  | н   | L               | н               | L               | L               | Dout   | Dout            | Word Read         | Active  |
| L  | н   | н               | L               | L               | н               | Din    | High-Z          | Lower Byte Write  | Active  |
| L  | н   | Н               | L               | Н               | L               | High-Z | Din             | Upper Byte Write  | Active  |
| L  | н   | Н               | L               | L               | L               | Din    | Din             | Word Write        | Active  |
| L  | L   | Н               | L               | L               | L               | High-Z | High-Z          | Mode Register Set | Active  |

#### Table 3. ASYNCHRONOUS 4 PAGE READ & ASYNCHRONOUS WRITE MODE(A15/A14=0/0)

X must be low or high state.
 In asynchronous mode, Clock and ADV are ignored.
 /WAIT pin is High-Z in Asynchronous mode.

| CS | MRS | OE              | WE              | LB              | UB              | I/O0~7 | <b>I/O</b> 8~15 | CLK             | ADV             | Mode              | Power   |
|----|-----|-----------------|-----------------|-----------------|-----------------|--------|-----------------|-----------------|-----------------|-------------------|---------|
| н  | н   | X <sup>1)</sup> | X <sup>1)</sup> | X <sup>1)</sup> | X <sup>1)</sup> | High-Z | High-Z          | X <sup>2)</sup> | X <sup>2)</sup> | Deselected        | Standby |
| Н  | L   | X <sup>1)</sup> | X <sup>1)</sup> | X <sup>1)</sup> | X <sup>1)</sup> | High-Z | High-Z          | X <sup>2)</sup> | X <sup>2)</sup> | Deselected        | PAR     |
| L  | Н   | н               | н               | X <sup>1)</sup> | X <sup>1)</sup> | High-Z | High-Z          | X <sup>2)</sup> | Н               | Output Disabled   | Active  |
| L  | Н   | X <sup>1)</sup> | X <sup>1)</sup> | н               | Н               | High-Z | High-Z          | X <sup>2)</sup> | Н               | Output Disabled   | Active  |
| L  | Н   | X <sup>1)</sup> | Н               | X <sup>1)</sup> | X <sup>1)</sup> | High-Z | High-Z          |                 |                 | Read Command      | Active  |
| L  | Н   | L               | Н               | L               | Н               | Dout   | High-Z          |                 | Н               | Lower Byte Read   | Active  |
| L  | Н   | L               | Н               | н               | L               | High-Z | Dout            |                 | Н               | Upper Byte Read   | Active  |
| L  | Н   | L               | Н               | L               | L               | Dout   | Dout            |                 | Н               | Word Read         | Active  |
| L  | Н   | Н               | L               | L               | Н               | Din    | High-Z          | X <sup>2)</sup> |                 | Lower Byte Write  | Active  |
| L  | Н   | Н               | L               | н               | L               | High-Z | Din             | X <sup>2)</sup> | or Ъ_           | Upper Byte Write  | Active  |
| L  | Н   | Н               | L               | L               | L               | Din    | Din             | X <sup>2)</sup> |                 | Word Write        | Active  |
| L  | L   | Н               | L               | L               | L               | High-Z | High-Z          | X <sup>2)</sup> | or <u>_</u>     | Mode Register Set | Active  |

## Table 4. SYNCHRONOUS BURST READ & ASYNCHRONOUS WRITE MODE(A15/A14=0/1)

1. X must be low or high state.

X means "Don't care"(can be low, high or toggling).
 /WAIT is device output signal so does not have any affect to the mode definition. Please refer to each timing diagram for /WAIT pin function.



| CS | MRS | OE              | WE              | LB              | UB              | <b>I/O</b> 0~7 | <b>I/O</b> 8~15 | CLK             | ADV             | Mode              | Power   |
|----|-----|-----------------|-----------------|-----------------|-----------------|----------------|-----------------|-----------------|-----------------|-------------------|---------|
| н  | Н   | X <sup>1)</sup> | X <sup>1)</sup> | X <sup>1)</sup> | X <sup>1)</sup> | High-Z         | High-Z          | X <sup>2)</sup> | X <sup>2)</sup> | Deselected        | Standby |
| н  | L   | X <sup>1)</sup> | X <sup>1)</sup> | X <sup>1)</sup> | X <sup>1)</sup> | High-Z         | High-Z          | X <sup>2)</sup> | X <sup>2)</sup> | Deselected        | PAR     |
| L  | Н   | н               | Н               | X <sup>1)</sup> | X <sup>1)</sup> | High-Z         | High-Z          | X <sup>2)</sup> | Н               | Output Disabled   | Active  |
| L  | Н   | X <sup>1)</sup> | X <sup>1)</sup> | Н               | н               | High-Z         | High-Z          | X <sup>2)</sup> | н               | Output Disabled   | Active  |
| L  | н   | X <sup>1)</sup> | н               | X <sup>1)</sup> | X <sup>1)</sup> | High-Z         | High-Z          |                 |                 | Read Command      | Active  |
| L  | н   | L               | н               | L               | н               | Dout           | High-Z          |                 | Н               | Lower Byte Read   | Active  |
| L  | Н   | L               | н               | Н               | L               | High-Z         | Dout            |                 | Н               | Upper Byte Read   | Active  |
| L  | Н   | L               | н               | L               | L               | Dout           | Dout            | Ļ               | Н               | Word Read         | Active  |
| L  | н   | X <sup>1)</sup> | Lor∐            | X <sup>1)</sup> | X <sup>1)</sup> | High-Z         | High-Z          |                 |                 | Write Command     | Active  |
| L  | Н   | Н               | X <sup>1)</sup> | L               | н               | Din            | High-Z          | μ               | Н               | Lower Byte Write  | Active  |
| L  | Н   | Н               | X <sup>1)</sup> | Н               | L               | High-Z         | Din             | μ               | Н               | Upper Byte Write  | Active  |
| L  | н   | Н               | X <sup>1)</sup> | L               | L               | Din            | Din             |                 | Н               | Word Write        | Active  |
| L  | L   | Н               | Lor∐            | L               | L               | High-Z         | High-Z          |                 |                 | Mode Register Set | Active  |

### Table 5. SYNCHRONOUS BURST READ & SYNCHRONOUS BURST WRITE MODE(A15/A14=1/0)

X must be low or high state.
 X means "Don't care"(can be low, high or toggling).
 /WAIT is device output signal so does not have any affect to the mode definition. Please refer to each timing diagram for /WAIT pin function.

4. The last data written in the previous Asynchronous write mode is not valid. To make the lastly written data valid, then implement at least one dummy write cycle before change mode into synchronous burst read and synchronous burst write mode.

5. The data written in Synchronous burst write operation can be corrupted by the next Asynchronous write operation. So the transition from Synchronous burst write operation to Asynchronous write operation is prohibited.



# **MODE REGISTER SETTING OPERATION**

The device has several modes : Asynchronous Page Read mode, Asynchronous Write mode, Synchronous Burst Read mode, Synchronous Burst Write mode, Standby mode and Partial Array Refresh(PAR) mode.

Partial Array Refresh(PAR) mode is defined through Mode Register Set(MRS) option. Mode Register Set(MRS) option also defines Burst Length, Burst Type, Wait Polarity and Latency Count at Synchronous Burst Read/Write mode.

## Mode Register Set (MRS)

The mode register stores the data for controlling the various operation modes of UtRAM. It programs Partial Array Refresh(PAR), Burst Length, Burst Type, Latency Count and various vendor specific options to make UtRAM useful for a variety of different applications. The default values of mode register are defined, therefore when the reserved address is input, the device runs at default modes. The mode register is written by driving CS, ADV, WE, UB, LB and MRS to VIL and driving OE to VIH during valid address. The mode register is divided into various fields depending on the fields of functions. The Partial Array Refresh(PAR) field uses A0~A4, Burst Length field uses A5~A7, Burst Type uses A8, Latency Count uses A9~A11, Wait Polarity uses A13, Operation Mode uses A14~A15 and Driver Strength uses A16~A17.

Refer to the Table below for detailed Mode Register Setting. A18~A21 addresses are "Don't care" in Mode Register Setting.

| Address  | A17~A16 | A15~A14 | A13 | A12 | A11~A9  | A8 | A7~A5 | A4~A3 | A2   | A1~A0 |
|----------|---------|---------|-----|-----|---------|----|-------|-------|------|-------|
| Function | DS      | MS      | WP  | RFU | Latency | BT | BL    | PAR   | PARA | PARS  |

NOTE : DS(Driver Strength), MS(Mode Select), WP(Wait Polarity), Latency(Latency Count), BT(Burst Type), BL(Burst Length), PAR(Partial Array Refresh), PARA(Partial Array Refresh Array), PARS(Partial Array Refresh Size), RFU(Reserved for Future Use)

#### Table 7. Mode Register Set

|     | Drive    | er Strengt | h       |      |     |     | Mode     | Select   | t             |          |            |    |    |          |        |
|-----|----------|------------|---------|------|-----|-----|----------|----------|---------------|----------|------------|----|----|----------|--------|
| A17 | A16      |            | DS      | A15  | A14 |     |          | I        | MS*           |          |            |    |    |          |        |
| 0   | 0        | Ful        | l Drive | 0    | 0   | A   | sync. 4  | Page F   | Read / Asyn   | c. Write | e          |    |    |          |        |
| 0   | 1        | 1/2        | Drive   | 0    | 1   |     | Sync. E  | Burst Re | ead / Async.  | Write    |            |    |    |          |        |
| 1   | 0        | 1/4        | Drive   | 1    | 0   | S   | ync. Bui | rst Rea  | d / Sync. Bur | st Write | Э          |    |    |          |        |
| W   | AIT Pola | arity      |         | RFU  |     |     | Laten    | ος Οοι   | unt           | В        | urst Type  |    | E  | Burst Lo | ength  |
| A13 | v        | VP         | A12     | RFU  |     | A11 | A10      | A9       | Latency       | A8       | вт         | A7 | A6 | A5       | BL     |
| 0   | Low      | Enable     | 0       | Must |     | 0   | 0        | 0        | 3             | 0        | Linear     | 0  | 1  | 0        | 4 word |
| 1   | High     | Enable     | 1       | -    |     | 0   | 0        | 1        | 4             | 1        | Interleave | 0  | 1  | 1        | 8 word |
|     |          |            |         |      |     |     |          |          |               |          |            |    |    |          |        |

| Р  | Partial Array Refresh |             |    | PAR Array    | PAR Size |    |            |  |
|----|-----------------------|-------------|----|--------------|----------|----|------------|--|
| A4 | A3                    | PAR         | A2 | PARA         | A1       | A0 | PARS       |  |
| 1  | 0                     | PAR Enable  | 0  | Bottom Array | 0        | 0  | Full Array |  |
| 1  | 1                     | PAR Disable | 1  | Top Array    | 0        | 1  | 3/4 Array  |  |
|    |                       |             |    |              | 1        | 0  | 1/2 Array  |  |
|    |                       |             |    |              | 1        | 1  | 1/4 Array  |  |

NOTE : The address bits other than those listed in the table above are reserved.

For example, Burst Length address bits(A7:A6:A5) have 4 sets of reserved bits like 0:0:0, 0:0:1, 1:0:1 and 1:1:0.

If the reserved address bits are input, then the mode will be set into the default mode. Each field has its own default mode and these default modes are written in blue-bold in the table above.

But this default mode is not 100% guaranteed so MRS setting sequence is highly recommended after power up. A12 is a reserved bit for future use. A12 must be set as "0".

Not all the mode settings are tested. Per the mode settings to be tested, please contact Samsung Product Planning team. 256 word Full page burst mode needs to meet tBC(Burst Cycle time) parameter as max. 2500ns.

\* The last data written in the previous Asynchronous write mode is not valid. To make the lastly written data valid, then implement at least one dummy write cycle before change mode into synchronous burst read and synchronous burst write mode.

\* The data written in Synchronous burst write operation can be corrupted by the next Asynchronous write operation. So the transition from Synchronous burst write operation to Asynchronous write operation is prohibited.



Full(256 word)

1

1

1

# MRS pin Control Type Mode Register Setting Timing

In this device(K1B6416B6C), MRS pin is used for two purposes. One is to get into the mode register setting and the other one is to execute Partial Array Refresh mode.

To get into the Mode Register Setting, the system must drive MRS pin to VIL and immediately(within 0.5µs) issue a write command(drive CS, ADV, UB, LB and WE to VIL and drive OE to VIH during valid address). If the subsequent write command(WE signal input) is not issued within 0.5µs, then the device might get into the PAR mode.



#### Fig.5 MODE REGISTER SETTING TIMING(OE=VIH)

1. Clock input is ignored.

#### Table 8. MRS AC CHARACTERISTICS (Vcc=1.7~2.0V, TA=-40 to 85°C, Maximum Main Clock Frequency=66MHz)

| Parameter List |                                    | Symbol | Sp  | eed | Units |
|----------------|------------------------------------|--------|-----|-----|-------|
|                |                                    | Symbol | Min | Max | Units |
| MRS            | MRS Enable to Register Write Start | tMW    | 0   | 500 | ns    |
| WING           | End of Write to MRS Disable        | twu    | 0   | -   | ns    |



# **ASYNCHRONOUS OPERATION**

#### **Asynchronous 4 Page Read Operation**

Asynchronous normal read operation starts when  $\overline{CS}$ ,  $\overline{OE}$  and  $\overline{UB}$  or  $\overline{LB}$  are driven to V<sub>IL</sub> under the valid address without toggling page addresses(A0, A1). If the page addresses(A0, A1) are toggled under the other valid address, the first data will be out with the normal read cycle time(tRC) and the second, the third and the fourth data will be out with the page cycle time(tPC). (MRS and WE should be driven to VIH during the asynchronous (page) read operation)

Clock, ADV, WAIT signals are ignored during the asynchronous (page) read operation.

#### **Asynchronous Write Operation**

Asynchronous write operation starts when  $\overline{CS}$ ,  $\overline{WE}$  and  $\overline{UB}$  or  $\overline{LB}$  are driven to  $V_{IL}$  under the valid address.(MRS and  $\overline{OE}$  should be driven to  $V_{IH}$  during the asynchronous write operation.) Clock,  $\overline{ADV}$ ,  $\overline{WAIT}$  signals are ignored during the asynchronous (page) read operation.

### Asynchronous Write Operation in Synchronous Mode

A write operation starts when  $\overline{CS}$ ,  $\overline{WE}$  and  $\overline{UB}$  or  $\overline{LB}$  are driven to V<sub>IL</sub> under the valid address. Clock input does not have any affect to the write operation( $\overline{MRS}$  and  $\overline{OE}$  should be driven to V<sub>IH</sub> during write operation. ADV can be either toggling for address latch or held in V<sub>IL</sub>). Clock, ADV, WAIT signals are ignored during the asynchronous (page) read operation.

#### Fig.6 ASYNCHRONOUS 4-PAGE READ





# SYNCHRONOUS BURST OPERATION

Burst mode operations enable the system to get high performance read and write operation. The address to be accessed is latched on the rising edge of clock or ADV (whichever occurs first). CS should be setup before the address latch. During this first clock rising edge, WE indicates whether the operation is going to be a Read(WE High) or a Write(WE Low). For the optimized Burst Mode to each system, the system should determine how many clock cycles are required for the first data of each burst access(Latency Count), how many words the device outputs at an access(Burst Length) and which type of burst operation(Burst Type : Linear or Interleave) is needed. The Wait Polarity should also be determined.(See Table "Mode Register Set")

#### **Synchronous Burst Read Operation**

The Synchronous Burst Read command is implemented when the clock rising is detected during the  $\overline{\text{ADV}}$  low pulse.  $\overline{\text{ADV}}$  and  $\overline{\text{CS}}$  should be set up before the clock rising. During Read command,  $\overline{\text{WE}}$  should be held in VIH. The multiple clock risings(during low  $\overline{\text{ADV}}$  period) are allowed but the burst operation starts from the first clock rising. The first data will be out with Latency count and tCD.

#### **Synchronous Burst Write Operation**

The Synchronous Burst Write command is implemented when the clock rising is detected during the ADV and WE low pulse. ADV, WE and CS should be set up before the clock rising. The multiple clock risings(during low ADV period) are allowed but the burst operation starts from the first clock rising. The first data will be written in the Latency clock with tDS.

#### Fig.8 SYNCHRONOUS BURST READ(Latency 5, BL 4, WP : Low Enable)







SAMSUNG www.DataSheet4U.com

#### SYNCHRONOUS BURST OPERATION TERMINOLOGY

#### Clock(CLK)

The clock input is used as the reference for synchronous burst read and write operation of UtRAM. The synchronous burst read and write operation is synchronized to the rising edge of the clock. The clock transitions must swing between VIL and VIH.

#### Latency Count

The Latency Count configuration tells the device how many clocks must elapse from the burst command before the first data should be available on its data pins. This value depends on the input clock frequency. The supported Latency Count is as follows.

#### Table 9. Latency Count support : 3, 4, 5

| Clock Frequency | Upto 66MHz | Upto 54MHz | Upto 40MHz |
|-----------------|------------|------------|------------|
| Latency Count   | 5          | 4          | 3          |

Table 10. Number of Clocks for 1st Data

| Set Latency                     | Latency 3 | Latency 4 | Latency 5 |
|---------------------------------|-----------|-----------|-----------|
| # of Clocks for 1st data(Read)  | 4         | 5         | 6         |
| # of Clocks for 1st data(Write) | 2         | 3         | 4         |



#### Fig.10 Latency Configuration(Read)

NOTE : The first data will always keep the Latency. From the second data, some period of wait time might be caused by WAIT pin.

#### **Burst Length**

Burst Length identifies how many data the device outputs at an access. The device supports 4 word, 8 word, 16 word and 256 word burst read or write. 256 word Full page burst mode needs to meet tBC(Burst Cycle time) parameter as max. 2500ns. The first data will be out with the set Latency + tCD. From the second data, the data will be out with tCD from each clock.

#### **Burst Stop**

Burst stop is used when the system wants to stop burst operation on special purpose. If driving  $\overline{CS}$  to VIH during the burst read operation, then the burst operation will be stopped. During the burst read operation, the new burst operation can not be issued. The new burst operation can be issued only after the previous burst operation is finished.

The burst stop feature is very useful because it enables the user to utilize the un-supported burst length such as 1 burst or 2 burst which accounts for big portion in usage for the mobile handset application environment.



#### SYNCHRONOUS BURST OPERATION TERMINOLOGY

#### WAIT Control(WAIT)

The WAIT signal is the device's output signal which indicates to the host system when the device's data-out or data-in is valid. To be compatible with the Flash interfaces of various microprocessor types, the WAIT polarity(WP) can be configured. The polarity can be programmed to be either low enable or high enable.

For the timing of WAIT signal, the WAIT signal should be set active one clock prior to the data regardless of Read or Write cycle.



#### Burst Type

The device supports Linear type burst sequence and Interleave type burst sequence. Linear type burst sequentially increments the burst address from the starting address. The detailed Linear and Interleave type burst address sequence is shown in burst sequence table in next page.



#### Table 11. Burst Sequence

|       |         |                    |          | Burst Addre | ss Sequence(Decim | nal)           |                  |  |  |  |  |  |  |
|-------|---------|--------------------|----------|-------------|-------------------|----------------|------------------|--|--|--|--|--|--|
| Start |         | Wrap <sup>1)</sup> |          |             |                   |                |                  |  |  |  |  |  |  |
| Addr. | 4 wo    | rd Burst           | 8 word   | Burst       | 16 wor            | 16 word Burst  |                  |  |  |  |  |  |  |
|       | Linear  | Interleave         | Linear   | Interleave  | Linear            | Interleave     | Linear           |  |  |  |  |  |  |
| 0     | 0-1-2-3 | 0-1-2-3            | 0-15-6-7 | 0-1-26-7    | 0-1-214-15        | 0-1-2-3-414-15 | 0-1-2254-255     |  |  |  |  |  |  |
| 1     | 1-2-3-0 | 1-0-3-2            | 1-26-7-0 | 1-0-37-6    | 1-2-315-0         | 1-0-3-2-515-14 | 1-2-3255-0       |  |  |  |  |  |  |
| 2     | 2-3-0-1 | 2-3-0-1            | 2-37-0-1 | 2-3-04-5    | 2-3-40-1          | 2-3-0-1-612-13 | 2-3-4255-0-1     |  |  |  |  |  |  |
| 3     | 3-0-1-2 | 3-2-1-0            | 3-40-1-2 | 3-2-15-4    | 3-4-51-2          | 3-2-1-0-713-12 | 3-4-5255-0-1-2   |  |  |  |  |  |  |
| 4     |         |                    | 4-51-2-3 | 4-5-62-3    | 4-5-62-3          | 4-5-6-7-010-11 | 4-5-6255-0-1-2-3 |  |  |  |  |  |  |
| 5     |         |                    | 5-62-3-4 | 5-4-73-2    | 5-6-73-4          | 5-4-7-6-111-10 | 5-6-72553-4      |  |  |  |  |  |  |
| 6     |         |                    | 6-73-4-5 | 6-7-40-1    | 6-7-84-5          | 6-7-4-5-28-9   | 6-7-82554-5      |  |  |  |  |  |  |
| 7     |         |                    | 7-04-5-6 | 7-6-51-0    | 7-8-95-6          | 7-6-5-4-39-8   | 7-8-92555-6      |  |  |  |  |  |  |
| ~     |         |                    |          |             | ~                 | ~              | ~                |  |  |  |  |  |  |
| 14    |         |                    |          |             | 14-15-012-13      | 14-15-120-1    | 14-1525512-13    |  |  |  |  |  |  |
| 15    |         |                    |          |             | 15-0-113-14       | 15-14-131-0    | 15-1625513-14    |  |  |  |  |  |  |
| ~     |         |                    |          |             |                   |                | ~                |  |  |  |  |  |  |
| 255   |         |                    |          |             |                   |                | 255-0-1253-254   |  |  |  |  |  |  |

1. Wrap : Burst Address wraps within word boundary and ends after fulfilled the burst length.

2. 256 word Full page burst mode needs to meet tBC(Burst Cycle time) parameter as max. 2500ns.



# LOW POWER FEATURES

#### Partial Array Refresh(PAR) mode

The PAR mode enables the user to specify the active memory array size. UtRAM consists of 4 blocks and user can select 1 block, 2 blocks, 3 blocks or all blocks as active memory array through Mode Register Setting. The active memory array is periodically refreshed whereas the disabled array is not going to be refreshed and so the previously stored data will get lost. Even though PAR mode is enabled through the Mode Register Setting, PAR mode execution by MRS pin is still needed. The normal operation can be executed even in refresh-disabled array as long as MRS pin is not driven to low for over  $0.5\mu$ s. Driving MRS pin to high makes the device to get back to the normal operation mode from PAR executed mode, Refer to Fig.13 and Table 12 for PAR operation and PAR address mapping.

#### Fig.13 PAR MODE EXECUTION and EXIT



#### **Driver Strength Optimization**

The optimization of output driver strength is possible through the mode register setting to adjust for the different data loadings. Through this driver strength optimization, the device can minimize the noise generated on the data bus during read operation. The device supports full drive, 1/2 drive and 1/4 drive.

#### Internal TCSR

The internal Temperature Compensated Self Refresh(TCSR) feature is a very useful tool for reducing standby current in room temperature(below 40°C). DRAM cell has weak refresh characteristics in higher temperature. So high temperature requires more refresh cycles, which lead to standby current increase. Without internal TCSR, the refresh cycle should be set as worst condition so as to cover high temperature(85°C) refresh characteristics. But with internal TCSR, the refresh cycle below 40°C can be optimized, so the standby current in room temperature can be highly reduced. This feature is really beneficial to mobile phone because most of mobile phones are used at below 40°C in the phone standby mode.

### Table 12. PAR MODE CHARACTERISTIC

| Power Mode                 | Address<br>(Bottom Array) <sup>2)</sup> | Address<br>(Top Array) <sup>2)</sup> | Memory<br>Cell Data | Standby <sup>3)</sup><br>(ISB1, <40°C) | Standby <sup>3)</sup><br>(Isв1, <85°C) | Wait<br>Time(μs) |
|----------------------------|-----------------------------------------|--------------------------------------|---------------------|----------------------------------------|----------------------------------------|------------------|
| Standby(Full Array)        | 000000h ~ 3FFFFFh                       | 000000h ~ 3FFFFFh                    | Valid <sup>1)</sup> | 120µA                                  | 180µA                                  | 0                |
| Partial Refresh(3/4 Block) | 000000h ~ 2FFFFFh                       | 100000h ~ 3FFFFFh                    | Valid <sup>1)</sup> | 120µA                                  | 180µA                                  | 0                |
| Partial Refresh(1/2 Block) | 000000h ~ 1FFFFFh                       | 200000h ~ 3FFFFFh                    | Valid <sup>1)</sup> | 115µA                                  | 165μA                                  | 0                |
| Partial Refresh(1/4 Block) | 000000h ~ 0FFFFFh                       | 300000h ~ 3FFFFFh                    | Valid <sup>1)</sup> | 115µA                                  | 165µA                                  | 0                |

1. Only the data in the refreshed block are valid

2. PAR Array can be selected through Mode Register Set(See Page 11)

3. Standby mode is supposed to be set up after at least one active operation.after power up. ISB1 is measured after 60ms from the time when standby mode is set up.



## Table 13. PRODUCT LIST

| Industrial Temperature Products(-40~85°C) |                   |  |  |  |  |  |
|-------------------------------------------|-------------------|--|--|--|--|--|
| Part Name                                 | Function          |  |  |  |  |  |
| K1B6416B6C                                | 1.8V, 70ns, 66MHz |  |  |  |  |  |

#### Table 14. ABSOLUTE MAXIMUM RATINGS<sup>1)</sup>

| Item                                 | Symbol    | Ratings          | Unit |
|--------------------------------------|-----------|------------------|------|
| Voltage on any pin relative to Vss   | Vin, Vout | -0.2 to Vcc+0.3V | V    |
| Power supply voltage relative to Vss | Vcc       | -0.2 to 2.5V     | V    |
| Power Dissipation                    | PD        | 1.0              | W    |
| Storage temperature                  | Тѕтс      | -65 to 150       | °C   |
| Operating Temperature                | ТА        | -40 to 85        | °C   |

1. Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Functional operation should be restricted to be used under recommended operating condition. Exposure to absolute maximum rating conditions longer than 1 second may affect reliability.

### Table 15. RECOMMENDED DC OPERATING CONDITIONS<sup>1)</sup>

| Item                 | Symbol | Min                | Тур  | Max       | Unit |
|----------------------|--------|--------------------|------|-----------|------|
| Power supply voltage | Vcc    | 1.7                | 1.85 | 2.0       | V    |
| Ground               | Vss    | 0                  | 0    | 0         | V    |
| Input high voltage   | Viн    | 0.8 x Vcc          | -    | Vcc+0.22) | V    |
| Input low voltage    | VIL    | -0.2 <sup>3)</sup> | -    | 0.4       | V    |

1. TA=-40 to 85°C, otherwise specified.

2. Overshoot: Vcc+1.0V in case of pulse width  $\leq$ 20ns. 3. Undershoot: -1.0V in case of pulse width  $\leq$ 20ns.

4. Overshoot and undershoot are sampled, not 100% tested.



# Table 16. CAPACITANCE<sup>1)</sup>(f=1MHz, TA=25°C)

| ltem                     | Symbol | Test Condition | Min | Max | Unit |
|--------------------------|--------|----------------|-----|-----|------|
| Input capacitance        | CIN    | VIN=0V         | -   | 8   | pF   |
| Input/Output capacitance | Сю     | VIO=0V         | -   | 10  | pF   |

1. Capacitance is sampled, not 100% tested.

# Table 17. DC AND OPERATING CHARACTERISTICS

| ltem                                | Symbol                                     | Test Conditions                                                                              |                                                                                                                              |            | Min | Тур | Max | Unit |
|-------------------------------------|--------------------------------------------|----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|------------|-----|-----|-----|------|
| Input Leakage Current               | Iц                                         | VIN=Vss to Vccq                                                                              |                                                                                                                              |            | -1  | -   | 1   | μA   |
| Output Leakage Current              | Ilo                                        | $\overline{CS}$ =VIH, $\overline{MRS}$ =VIH, $\overline{OE}$ =VIH or $\overline{WE}$ =VIL, V | o=Vss to                                                                                                                     | Vccq       | -1  | -   | 1   | μA   |
| Average Operating<br>Current(Async) | ICC2                                       | Cycle time=tRC+3tPC, Iio=0mA, 100% dut<br>VIN=VIL or VIH                                     | y, <mark>CS</mark> =Vı∟                                                                                                      | , MRS=VIH, | -   | -   | 40  | mA   |
| Average Operating<br>Current(Sync)  | Іссз                                       |                                                                                              | rst Length 4, Latency 5, 66MHz, IIo=0mA, Address transin 1 time, $\overline{CS}$ =VIL, $\overline{MRS}$ =VIH, VIN=VIL or VIH |            |     |     | 40  | mA   |
| Output Low Voltage                  | Vol                                        | oL=0.1mA                                                                                     |                                                                                                                              |            |     | -   | 0.2 | V    |
| Output High Voltage                 | Vон                                        | Іон=-0.1mA                                                                                   |                                                                                                                              |            |     | -   | -   | V    |
| Standby Current(CMOS)               | SB1 <sup>2)</sup>                          | CS≥Vccq-0.2V, MRS≥Vccq-0.2V, Other                                                           | 2V, Other < 40°C                                                                                                             |            | -   | -   | 120 | μA   |
|                                     | 1281-7                                     | inputs=Vss to Vccq                                                                           | < 85°C                                                                                                                       |            | -   | -   | 180 | μA   |
|                                     |                                            |                                                                                              |                                                                                                                              | 3/4 Block  | -   | -   | 120 |      |
|                                     |                                            |                                                                                              | < 40°C                                                                                                                       | 1/2 Block  | -   | -   | 115 | μA   |
| Doutial Defrech Coursent            | lopp1)                                     | MRS≤0.2V, CS≥Vccq-0.2V                                                                       |                                                                                                                              | 1/4 Block  | -   | -   | 115 |      |
| Panial Reliesh Cultent              | Partial Refresh Current ISBP <sup>1)</sup> | Other inputs=Vss to Vccq                                                                     |                                                                                                                              | 3/4 Block  | -   | -   | 180 |      |
|                                     |                                            |                                                                                              | < 85°C                                                                                                                       |            | -   | -   | 165 | μA   |
|                                     |                                            |                                                                                              |                                                                                                                              | 1/4 Block  | -   | -   | 165 |      |

Full Array Partial Refresh Current(ISBP) is same as Standby Current(ISB1).
 Standby mode is supposed to be set up after at least one active operation.after power up. ISB1 is measured after 60ms from the time when standby mode is set up.



# AC OPERATING CONDITIONS

**TEST CONDITIONS**(Test Load and Test Input/Output Reference) Input pulse level: 0.2 to Vcc-0.2V Input rising and falling time: 3ns Input and output reference voltage: 0.5 x Vcc Output load: CL=30pF



# Table 18. ASYNCHRONOUS AC CHARACTERISTICS (Vcc=1.7~2.0V, TA=-40 to 85°C)

|                  | Parameter List                            | Symbol   | ę                | Speed           | Units |
|------------------|-------------------------------------------|----------|------------------|-----------------|-------|
|                  | Parameter List                            | Symbol   | Min              | Max             | Units |
| Common           | CS High Pulse Width                       | tCSHP(A) | 10               | -               | ns    |
|                  | Read Cycle Time                           | tRC      | 70               | -               | ns    |
|                  | Page Read Cycle Time                      | tPC      | 25               | -               | ns    |
|                  | Address Access Time                       | tAA      | -                | 70              | ns    |
|                  | Page Access Time                          | tPA      | -                | 20              | ns    |
|                  | Chip Select to Output                     | tco      | -                | 70              | ns    |
|                  | Output Enable to Valid Output             | tOE      | -                | 35              | ns    |
| Async.<br>(Page) | UB, LB Access Time                        | tва      | -                | 35              | ns    |
| Read             | Chip Select to Low-Z Output               | tLZ      | 10               | -               | ns    |
|                  | UB, LB Enable to Low-Z Output             | tBLZ     | 5                | -               | ns    |
|                  | Output Enable to Low-Z Output             | tolz     | 5                | -               | ns    |
|                  | Chip Disable to High-Z Output             | tснz     | 0                | 12              | ns    |
|                  | UB, LB Disable to High-Z Output           | tвнz     | 0                | 12              | ns    |
|                  | Output Disable to High-Z Output           | tонz     | 0                | 12              | ns    |
|                  | Output Hold                               | toн      | 3                | -               | ns    |
|                  | Write Cycle Time                          | twc      | 70               | -               | ns    |
|                  | Chip Select to End of Write               | tcw      | 60               | -               | ns    |
|                  | ADV Minimum Low Pulse Width               | tadv     | 7                | -               | ns    |
|                  | Address Set-up Time to Beginning of Write | tas      | 0                | -               | ns    |
|                  | Address Set-up Time to ADV Falling        | tas(a)   | 0                | -               | ns    |
|                  | Address Hold Time from ADV Rising         | tah(a)   | 7                | -               | ns    |
| A au ma          | CS Setup Time to ADV Rising               | tCSS(A)  | 10               | -               | ns    |
| Async.<br>Write  | Address Valid to End of Write             | tAW      | 60               | -               | ns    |
|                  | UB, LB Valid to End of Write              | tвw      | 60               | -               | ns    |
|                  | Write Pulse Width                         | twp      | 55 <sup>1)</sup> | -               | ns    |
|                  | WE High Pulse Width                       | twhp     | 5 ns             | Latency-1 clock | -     |
|                  | Write Recovery Time                       | twr      | 0                | -               | ns    |
|                  | WE Low to Read Latency                    | twlrl    | 1                | -               | clock |
|                  | Data to Write Time Overlap                | tow      | 30               | -               | ns    |
|                  | Data Hold from Write Time                 | tDH      | 0                | -               | ns    |



# ASYNCHRONOUS READ TIMING WAVEFORM



### Fig.15 TIMING WAVEFORM OF ASYNCHRONOUS READ CYCLE (MRS=VIH, WE=VIH, WAIT=High-Z)

(ASYNCHRONOUS READ CYCLE)

tCHZ and tOHZ are defined as the time at which the outputs achieve the open circuit conditions and are not referenced to output voltage levels.
 At any given temperature and voltage condition, tCHZ(Max.) is less than tLZ(Min.) both for a given device and from device to device interconnection.

3. In asynchronous read cycle, Clock, ADV and WAIT signals are ignored.

| Symbol   | Speed |     | Units | Symbol | Sp  | Units |       |
|----------|-------|-----|-------|--------|-----|-------|-------|
| Symbol   | Min   | Max | Units | Cybol  | Min | Max   | Units |
| tRC      | 70    | -   | ns    | toLz   | 5   | -     | ns    |
| taa      | -     | 70  | ns    | tBLZ   | 5   | -     | ns    |
| tco      | -     | 70  | ns    | t∟z    | 10  | -     | ns    |
| tва      | -     | 35  | ns    | tснz   | 0   | 12    | ns    |
| tOE      | -     | 35  | ns    | tвнz   | 0   | 12    | ns    |
| toн      | 3     | -   | ns    | tонz   | 0   | 12    | ns    |
| tCSHP(A) | 10    | -   | ns    |        |     |       |       |

#### Table 19. ASYNCHRONOUS READ AC CHARACTERISTICS



# **ASYNCHRONOUS READ TIMING WAVEFORM**

#### Fig.16 TIMING WAVEFORM OF PAGE READ CYCLE(MRS=VIH, WE=VIH, WAIT=High-Z)



#### (ASYNCHRONOUS 4 PAGE READ CYCLE)

1. tCHZ and tOHZ are defined as the time at which the outputs achieve the open circuit conditions and are not referenced to output voltage levels.

2. At any given temperature and voltage condition, tCHZ(Max.) is less than tLZ(Min.) both for a given device and from device to device interconnection.

3. In asynchronous 4 page read cycle, Clock, ADV and WAIT signals are ignored.

| Symbol      | Sp  | Speed |       | Symbol | Sp  | Units |       |
|-------------|-----|-------|-------|--------|-----|-------|-------|
| Symbol      | Min | Max   | Units | Symbol | Min | Max   | Units |
| tRC         | 70  | -     | ns    | toн    | 3   | _     | ns    |
| taa         | -   | 70    | ns    | tolz   | 5   | -     | ns    |
| tPC         | 25  | -     | ns    | tBLZ   | 5   | _     | ns    |
| <b>t</b> PA | -   | 20    | ns    | tLZ    | 10  | -     | ns    |
| tco         | -   | 70    | ns    | tснz   | 0   | 12    | ns    |
| tBA         | -   | 35    | ns    | tвнz   | 0   | 12    | ns    |
| tOE         | -   | 35    | ns    | tонz   | 0   | 12    | ns    |

#### Table 20. ASYNCHRONOUS PAGE READ AC CHARACTERISTICS



# **ASYNCHRONOUS WRITE TIMING WAVEFORM**

#### Fig.17 TIMING WAVEFORM OF WRITE CYCLE(1)(MRS=VIH, DE=VIH, WAIT=High-Z, WE Controlled)



(ASYNCHRONOUS WRITE CYCLE - WE Controlled)

1. A write occurs during the overlap(twp) of low  $\overline{CS}$  and low  $\overline{WE}$ . A write begins when  $\overline{CS}$  goes low and  $\overline{WE}$  goes low with asserting  $\overline{UB}$  or LB for single byte operation or simultaneously asserting UB and LB for double byte operation. A write ends at the earliest transition when CS goes high or WE goes high. The twp is measured from the beginning of write to the end of write.

- 2. two is measured from the CS going low to the end of write. 3. tas is measured from the address valid to the beginning of write.
- 4. twe is measured from the end of write to the address change. twe is applied in case a write ends with  $\overline{\text{CS}}$  or  $\overline{\text{WE}}$  going high.
- 5. In asynchronous write cycle, Clock, ADV and WAIT signals are ignored.
- 6. Condition for continuous write operation over 50 times : tWP(min)=70ns

#### Table 21. ASYNCHRONOUS WRITE AC CHARACTERISTICS (WE Controlled)

| Symbol | Sp               | Speed |       | Symbol   | Sp  | Units |       |
|--------|------------------|-------|-------|----------|-----|-------|-------|
| Symbol | Min              | Мах   | Units |          | Min | Max   | Onits |
| twc    | 70               | -     | ns    | tas      | 0   | -     | ns    |
| tcw    | 60               | -     | ns    | twR      | 0   | -     | ns    |
| taw    | 60               | -     | ns    | tDW      | 30  | -     | ns    |
| tBW    | 60               | -     | ns    | tdн      | 0   | -     | ns    |
| twp    | 55 <sup>1)</sup> | -     | ns    | tCSHP(A) | 10  | -     | ns    |



# **ASYNCHRONOUS WRITE TIMING WAVEFORM**

#### twc Address twr tcw CS -taw -tBW UB, LB -tas twp WE -tow -tDH Data in Data Valid Data out High-Z High-Z

Fig.18 TIMING WAVEFORM OF WRITE CYCLE(2)(MRS=VIH, DE=VIH, WAIT=High-Z, UB & LB Controlled)

(ASYNCHRONOUS WRITE CYCLE - UB & LB Controlled)

1. A write occurs during the overlap(twp) of low CS and low WE. A write begins when CS goes low and WE goes low with asserting UB or LB for single byte operation or simultaneously asserting UB and LB for double byte operation. A write ends at the earliest transition when  $\overline{CS}$  goes high or  $\overline{WE}$  goes high. The twp is measured from the beginning of write to the end of write. 2. tcw is measured from the  $\overline{CS}$  going low to the end of write.

- 3. tas is measured from the address valid to the beginning of write.
- 4. twr is measured from the end of write to the address change. twr is applied in case a write ends with CS or WE going high.
- 5. In asynchronous write cycle, Clock, ADV and WAIT signals are ignored.

#### Table 22. ASYNCHRONOUS WRITE AC CHARACTERISTICS (UB & LB Controlled)

| Symbol | Speed            |     | Units | Symbol | Sp  | Units |       |
|--------|------------------|-----|-------|--------|-----|-------|-------|
| Symbol | Min              | Max | Units |        | Min | Max   | Onits |
| twc    | 70               | -   | ns    | tas    | 0   | -     | ns    |
| tcw    | 60               | -   | ns    | twR    | 0   | -     | ns    |
| taw    | 60               | -   | ns    | tDW    | 30  | -     | ns    |
| tвw    | 60               | -   | ns    | tdн    | 0   | -     | ns    |
| twp    | 55 <sup>1)</sup> | -   | ns    |        |     |       |       |



Fig.19 TIMING WAVEFORM OF WRITE CYCLE(Address Latch Type)(MRS=VIH, OE=VIH, WAIT=High-Z, WE Controlled)

|          | 0 1 2 3                   | 4 5 6 7 | 8 9 10 11 12 13 1 | 14 |
|----------|---------------------------|---------|-------------------|----|
| CLK      |                           |         |                   |    |
| ADV      |                           |         |                   |    |
| Address  |                           |         |                   |    |
| cs       |                           | tcw     | <b>&gt;</b>       |    |
| UB, LB   |                           | taw     |                   |    |
| WE       | ttas                      | twp     |                   |    |
| Data in  |                           |         | Data Valid        |    |
| Data out | Read Latency 5     High-Z | 5       | ———— High-Z ————— |    |

(ADDRESS LATCH TYPE ASYNCHRONOUS WRITE CYCLE - WE Controlled)

1. A write occurs during the overlap(twP) of low  $\overline{CS}$  and low  $\overline{WE}$ . A write begins when  $\overline{CS}$  goes low and  $\overline{WE}$  goes low with asserting  $\overline{UB}$  or LB for single byte operation or simultaneously asserting UB and LB for word operation. A write ends at the earliest transition when  $\overline{CS}$  goes high or  $\overline{WE}$  goes high. The twP is measured from the beginning of write to the end of write.

2. taw is measured from the address valid to the end of write. In this address latch type write timing, twc is same as taw.

3. tcw is measured from the  $\overline{CS}$  going low to the end of write.

4. tew is measured from the  $\overline{UB}$  and  $\overline{LB}$  going low to the end of write.

5. Clock input does not have any affect to the write operation if the parameter tWLRL is met.

#### Table 23. ASYNCH. WRITE IN SYNCH. MODE AC CHARACTERISTICS(Address Latch Type, WE Controlled)

| Symbol  | Speed |     | Units | Symbol | Sp               | Units |       |
|---------|-------|-----|-------|--------|------------------|-------|-------|
| Symbol  | Min   | Max | Units | Symbol | Min              | Max   | Onits |
| tadv    | 7     | -   | ns    | tвw    | 60               | -     | ns    |
| tas(a)  | 0     | -   | ns    | twp    | 55 <sup>1)</sup> | -     | ns    |
| tah(a)  | 7     | -   | ns    | twlrl  | 1                | -     | clock |
| tCSS(A) | 10    | -   | ns    | tas    | 0                | -     | ns    |
| tcw     | 60    | -   | ns    | tDW    | 30               | -     | ns    |
| tAW     | 60    | -   | ns    | tdн    | 0                | -     | ns    |



Fig.20 TIMING WAVEFORM OF WRITE CYCLE(Address Latch Type)(MRS=VIH, OE=VIH, WAIT=High-Z, UB & LB Controlled)



(ADDRESS LATCH TYPE ASYNCHRONOUS WRITE CYCLE - UB & LB Controlled)

1. A write occurs during the overlap(twp) of low CS and low WE. A write begins when CS goes low and WE goes low with asserting UB or LB for single byte operation or simultaneously asserting UB and LB for word operation. A write ends at the earliest transition when CS goes or and WE goes high. The twp is measured from the beginning of write to the end of write.

taw is measured from the address valid to the end of write. In this address latch type write timing, twc is same as taw.
 tcw is measured from the CS going low to the end of write.
 tew is measured from the UB and LB going low to the end of write.

5. Clock input does not have any affect to the write operation if the parameter tWLRL is met.

#### Table 24. ASYNCH. WRITE IN SYNCH. MODE AC CHARACTERISTICS (Address Latch Type, UB & LB Controlled)

| Symbol  | Speed |     | Units | Symbol | Spe              | Units |       |
|---------|-------|-----|-------|--------|------------------|-------|-------|
| Symbol  | Min   | Мах | Units | Symbol | Min              | Max   | Units |
| tadv    | 7     | -   | ns    | tвw    | 60               | -     | ns    |
| tAS(A)  | 0     | -   | ns    | twp    | 55 <sup>1)</sup> | -     | ns    |
| tah(a)  | 7     | -   | ns    | twlrl  | 1                | -     | clock |
| tCSS(A) | 10    | -   | ns    | tas    | 0                | -     | ns    |
| tcw     | 60    | -   | ns    | tDW    | 30               | -     | ns    |
| tAW     | 60    | -   | ns    | tDH    | 0                | -     | ns    |



Fig.21 TIMING WAVEFORM OF WRITE CYCLE(Low ADV Type)(MRS=VIH, DE=VIH, WAIT=High-Z, WE Controlled)



(LOW ADV TYPE WRITE CYCLE - WE Controlled)

1. A write occurs during the overlap(twP) of low CS and low WE. A write begins when CS goes low and WE goes low with asserting UB or LB for single byte operation or simultaneously asserting UB and LB for double byte operation. A write ends at the earliest transition when CS goes high or WE goes high. The twp is measured from the beginning of write to the end of write.

2. tcw is measured from the CS going low to the end of write. 3. tas is measured from the address valid to the beginning of write.

4. twr is measured from the end of write to the address change. twr is applied in case a write ends with CS or WE going high.

5. Clock input does not have any affect to the write operation if the parameter tWLRL is met.

#### Table 25. ASYNCH. WRITE IN SYNCH. MODE AC CHARACTERISTICS(Low ADV Type, WE Controlled)

| Symbol | Speed            |     | Units | Symbol | Spe | Units |       |
|--------|------------------|-----|-------|--------|-----|-------|-------|
|        | Min              | Max | onito | Cymbol | Min | Max   | Units |
| twc    | 70               | -   | ns    | twlrl  | 1   | -     | clock |
| tcw    | 60               | -   | ns    | tas    | 0   | -     | ns    |
| taw    | 60               | -   | ns    | twR    | 0   | -     | ns    |
| tBW    | 60               | -   | ns    | tDW    | 30  | -     | ns    |
| twp    | 55 <sup>1)</sup> | -   | ns    | tDH    | 0   | -     | ns    |



Fig.22 TIMING WAVEFORM OF WRITE CYCLE(Low ADV Type)(MRS=VIH, OE=VIH, WAIT=High-Z, UB & LB Controlled)

|          | 0    | 1 2 3        | 4 5        | 6 7       | 8 9 10        | 11 12 | 13 14 |
|----------|------|--------------|------------|-----------|---------------|-------|-------|
| CLK      |      |              |            |           |               |       |       |
| ADV      |      |              |            |           | ł             |       |       |
| Address  |      |              | twc        |           |               |       |       |
| cs       |      |              | tcw        |           | → twr         |       |       |
| UB, LB   | -tas |              | taw<br>tBW |           | $\rightarrow$ |       |       |
| WE       |      | twLRL        | twp        |           |               |       |       |
| Data in  |      |              |            | tow<br>Da | ata Valid     |       |       |
|          |      | Read Latency | 5          |           |               |       |       |
| Data out | I    | High-Z       | 1<br> <br> |           | Hig           | ıh-Z  |       |

(LOW ADV TYPE WRITE CYCLE - UB & LB Controlled)

1. A write occurs during the overlap(twp) of low  $\overline{CS}$  and low  $\overline{WE}$ . A write begins when  $\overline{CS}$  goes low and  $\overline{WE}$  goes low with asserting  $\overline{UB}$  or LB for single byte operation or simultaneously asserting  $\overline{UB}$  and LB for double byte operation. A write ends at the earliest transition when  $\overline{CS}$  goes high or  $\overline{WE}$  goes high. The twp is measured from the beginning of write to the end of write.

2. tcw is measured from the  $\overline{CS}$  going low to the end of write.

3. tas is measured from the address valid to the beginning of write.

4. twr is measured from the end of write to the address change. twr is applied in case a write ends with  $\overline{\text{CS}}$  or  $\overline{\text{WE}}$  going high.

5. Clock input does not have any affect to the write operation if the parameter tWLRL is met.

#### Table 26. ASYNCH. WRITE IN SYNCH. MODE AC CHARACTERISTICS(Low ADV Type, UB & LB Controlled)

| Symbol | Speed            |       | Units | Symbol | Sp    | Units |       |
|--------|------------------|-------|-------|--------|-------|-------|-------|
| Symbol | Min Max          | eysei | Min   | Max    | Onits |       |       |
| twc    | 70               | -     | ns    | twlrl  | 1     | -     | clock |
| tcw    | 60               | _     | ns    | tas    | 0     | -     | ns    |
| taw    | 60               | -     | ns    | twR    | 0     | -     | ns    |
| tBW    | 60               | -     | ns    | tDW    | 30    | -     | ns    |
| tWP    | 55 <sup>1)</sup> | -     | ns    | tDH    | 0     | -     | ns    |



Fig.23 TIMING WAVEFORM OF MULTIPLE WRITE CYCLE(Low ADV Type)(MRS=VIH, OE=VIH, WAIT=High-Z, WE Controlled)



(LOW ADV TYPE MULTIPLE WRITE CYCLE)

1. A write occurs during the overlap(twp) of low CS and low WE. A write begins when CS goes low and WE goes low with asserting UB or LB for single byte operation or simultaneously asserting UB and LB for double byte operation. A write ends at the earliest transition when  $\overline{CS}$  goes high or  $\overline{WE}$  goes high. The twp is measured from the beginning of write to the end of write. 2. tcw is measured from the CS going low to the end of write.

3. tas is measured from the address valid to the beginning of write.

4. twr is measured from the end of write to the address change. twr is applied in case a write ends with CS or WE going high.

5. Clock input does not have any affect to the asynchronous multiple write operation if twHP is shorter than (Read Latency - 1) clock

duration.

6. tWP(min)=70ns for continuous write operation over 50 times.

| Symbol | Sp               | eed | Units | Symbol | Sp  | beed            | Units |
|--------|------------------|-----|-------|--------|-----|-----------------|-------|
| Oymbol | Min              | Мах | onits | Cymbol | Min | Max             |       |
| twc    | 70               | -   | ns    | twhp   | 5ns | Latency-1 clock | -     |
| tcw    | 60               | -   | ns    | tas    | 0   | -               | ns    |
| taw    | 60               | -   | ns    | twR    | 0   | -               | ns    |
| tBW    | 60               | -   | ns    | tDW    | 30  | -               | ns    |
| twp    | 55 <sup>1)</sup> | -   | ns    | tDH    | 0   | -               | ns    |

#### Table 27. ASYNCH. WRITE IN SYNCH. MODE AC CHARACTERISTICS(Low ADV Type Multiple Write, WE Controlled)



# AC OPERATING CONDITIONS

**TEST CONDITIONS**(Test Load and Test Input/Output Reference) Input pulse level: 0.2 to Vcc-0.2V Input rising and falling time: 3ns Input and output reference voltage: 0.5 x Vcc Output load: CL=30pF



# Table 28. SYNCHRONOUS AC CHARACTERISTICS (Vcc=1.7~2.0V, TA=-40 to 85°C, Maximum Main Clock Frequency=66MHz)

|                    | Parameter List                                 | Symbol         | Sp  | eed  | Units |
|--------------------|------------------------------------------------|----------------|-----|------|-------|
|                    | Farameter List                                 | Symbol         | Min | Max  | Units |
|                    | Clock Cycle Time                               | Т              | 15  | 200  | ns    |
|                    | Burst Cycle Time                               | tBC            | -   | 2500 | ns    |
|                    | Address Set-up Time to ADV Falling(Burst)      | tas(b)         | 0   | -    | ns    |
|                    | Address Hold Time from ADV Rising(Burst)       | tAH(B)         | 7   | -    | ns    |
|                    | ADV Setup Time                                 | tadvs          | 5   | -    | ns    |
|                    | ADV Hold Time                                  | <b>t</b> advh  | 7   | -    | ns    |
| Durat              | CS Setup Time to Clock Rising(Burst)           | tCSS(B)        | 5   | -    | ns    |
| Burst<br>Operation | Burst End to New ADV Falling                   | <b>t</b> BEADV | 7   | -    | ns    |
| (Common)           | Burst Stop to New ADV Falling                  | <b>t</b> BSADV | 12  | -    | ns    |
|                    | CS Low Hold Time from Clock                    | <b>t</b> CSLH  | 7   | -    | ns    |
|                    | CS High Pulse Width       ADV High Pulse Width | <b>t</b> CSHP  | 5   | -    | ns    |
|                    |                                                | <b>t</b> ADHP  | 5   | -    | ns    |
|                    | Chip Select to WAIT Low                        | tw∟            | -   | 10   | ns    |
|                    | ADV Falling to WAIT Low                        | tAWL           | -   | 10   | ns    |
|                    | Clock to WAIT High                             | twн            | -   | 12   | ns    |
|                    | Chip De-select to WAIT High-Z                  | twz            | -   | 12   | ns    |
|                    | UB, LB Enable to End of Latency Clock          | tBEL           | 1   | -    | Clock |
|                    | Output Enable to End of Latency Clock          | tOEL           | 1   | -    | Clock |
|                    | UB, LB Valid to Low-Z Output                   | tBLZ           | 5   | -    | ns    |
|                    | Output Enable to Low-Z Output                  | tolz           | 5   | -    | ns    |
| Burst Read         | Latency Clock Rising Edge to Data Output       | tCD            | -   | 10   | ns    |
| Operation          | Output Hold                                    | toн            | 3   | -    | ns    |
|                    | Burst End Clock to Output High-Z               | tHZ            | -   | 12   | ns    |
|                    | Chip De-select to Output High-Z                | tснz           | -   | 12   | ns    |
|                    | Output Disable to Output High-Z                | tонz           | -   | 12   | ns    |
|                    | UB, LB Disable to Output High-Z                | tвнz           | -   | 12   | ns    |
|                    | WE Set-up Time to Command Clock                | tWES           | 5   | -    | ns    |
|                    | WE Hold Time from Command Clock                | tWEH           | 5   | -    | ns    |
|                    | WE High Pulse Width                            | twhp           | 5   | -    | ns    |
| Burst Write        | UB, LB Set-up Time to Clock                    | tBS            | 5   | -    | ns    |
| Operation          | UB, LB Hold Time from Clock                    | tвн            | 5   | -    | ns    |
|                    | Byte Masking Set-up Time to Clock              | tBMS           | 7   | -    | ns    |
|                    | Byte Masking Hold Time from Clock              | tвмн           | 7   | -    | ns    |
|                    | Data Set-up Time to Clock                      | tDS            | 5   | -    | ns    |
|                    | Data Hold Time from Clock                      | <b>t</b> DHC   | 3   | -    | ns    |

# SYNCHRONOUS BURST OPERATION TIMING WAVEFORM





#### Table 29. BURST OPERATION AC CHARACTERISTICS

| Symbol        | Speed |      | Units | Symbol         | Speed |     | Units |
|---------------|-------|------|-------|----------------|-------|-----|-------|
|               | Min   | Max  | onito | Cymbol         | Min   | Max | Onits |
| т             | 15    | 200  | ns    | tas(b)         | 0     | -   | ns    |
| tвс           | -     | 2500 | ns    | tAH(B)         | 7     | -   | ns    |
| tadvs         | 5     | -    | ns    | tCSS(B)        | 5     | -   | ns    |
| <b>t</b> advh | 7     | -    | ns    | <b>t</b> BEADV | 7     | -   | ns    |



# SYNCHRONOUS BURST READ TIMING WAVEFORM

#### Fig.26 TIMING WAVEFORM OF BURST READ CYCLE(1) [Latency=5,Burst Length=4,WP=Low enable](WE=VIH, MRS=VIH) - CS Toggling Consecutive Burst Read



(SYNCHRONOUS BURST READ CYCLE - CS Toggling Consecutive Burst Read)

1. The new burst operation can be issued only after the previous burst operation is finished. For the new burst operation, tBEADV should be met.

- 2. /WAIT Low(tWL or tAWL) : Data not available(driven by CS low going edge or ADV low going edge)

/WAIT High(tWH): Data available(driven by Latency-1 clock)
 /WAIT High-Z(tWZ): Data don't care(driven by CS high going edge)
 3. Multiple clock risings are allowed during low ADV period. The burst operation starts from the first clock rising.

4. Burst Cycle Time(tBC) should not be over 2.5μs.

| Symbol | Speed |     | Units | Symbol | Sp  | eed | Units |
|--------|-------|-----|-------|--------|-----|-----|-------|
| Symbol | Min   | Мах | Units | Symbol | Min | Max | onits |
| tCSHP  | 5     | -   | ns    | tонz   | -   | 12  | ns    |
| tBEL   | 1     | -   | clock | tвнz   | -   | 12  | ns    |
| tOEL   | 1     | -   | clock | tCD    | -   | 10  | ns    |
| tBLZ   | 5     | -   | ns    | toн    | 3   | -   | ns    |
| toLz   | 5     | -   | ns    | twL    | -   | 10  | ns    |
| tHZ    | -     | 12  | ns    | twн    | -   | 12  | ns    |
| tснz   | -     | 12  | ns    | twz    | -   | 12  | ns    |

#### Table 30. BURST READ AC CHARACTERISTICS(CS Toggling Consecutive Burst)



# SYNCHRONOUS BURST READ TIMING WAVEFORM

#### Fig.27 TIMING WAVEFORM OF BURST READ CYCLE(2) [Latency=5,Burst Length=4,WP=Low enable](WE=VIH, MRS=VIH) - CS Low Holding Consecutive Burst Read



(SYNCHRONOUS BURST READ CYCLE - CS Low Holding Consecutive Burst Read)

1. The new burst operation can be issued only after the previous burst operation is finished. For the new burst operation, tBEADV should be met.

2. /WAIT Low(tWL or tAWL) : Data not available(driven by CS low going edge or ADV low going edge)

WAIT Low(IWE of AWE): Data that available(driven by CS low going edge of ADV low going edge)
 WAIT High(tWH): Data available(driven by Latency-1 clock)
 WAIT High(tWZ): Data don't care(driven by <u>CS</u> high going edge)
 Multiple clock risings are allowed during low ADV period. The burst operation starts from the first clock rising.
 The consecutive multiple burst read operation with holding <u>CS</u> low is possible through issuing only new ADV and address.
 Burst Cycle Time(tBC) should not be over 2.5µs.

| Symbol       | Speed |     | Units | Symbol | Sp  | Units |       |
|--------------|-------|-----|-------|--------|-----|-------|-------|
| Symbol       | Min   | Max | onno  | 0,     | Min | Max   | Units |
| <b>t</b> BEL | 1     | -   | clock | tCD    | -   | 10    | ns    |
| tOEL         | 1     | -   | clock | toн    | 3   | -     | ns    |
| tBLZ         | 5     | -   | ns    | twL    | -   | 10    | ns    |
| tolz         | 5     | -   | ns    | tAWL   | -   | 10    | ns    |
| tHZ          | -     | 12  | ns    | twн    | -   | 12    | ns    |

## Table 31. BURST READ AC CHARACTERISTICS (CS Low Holding Consecutive Burst)



# SYNCHRONOUS BURST READ TIMING WAVEFORM

# Fig.28 TIMING WAVEFORM OF BURST READ CYCLE(3) [Latency=5,Burst Length=4,WP=Low enable](WE=VIH, MRS=VIH) - Last Data Sustaining



(SYNCHRONOUS BURST READ CYCLE - Last Data Sustaining)

1. /WAIT Low(tWL or tAWL) : Data not available(driven by CS low going edge or ADV low going edge)

/WAIT High(tWH) : Data available(driven by Latency-1 clock)

/WAIT High-Z(tWZ) : Data don't care(driven by CS high going edge)

2. Multiple clock risings are allowed during low ADV period. The burst operation starts from the first clock rising.

3. Burst Cycle Time(tBC) should not be over 2.5 $\mu$ s.

| Symbol | Speed |     | Units | Symbol | Spe | eed | Units |
|--------|-------|-----|-------|--------|-----|-----|-------|
|        | Min   | Мах | onno  | Cymbol | Min | Max | Units |
| tBEL   | 1     | -   | clock | tCD    | -   | 10  | ns    |
| tOEL   | 1     | -   | clock | toн    | 3   | -   | ns    |
| tBLZ   | 5     | -   | ns    | twL    | -   | 10  | ns    |
| toLz   | 5     | -   | ns    | twн    | -   | 12  | ns    |

#### Table 32. BURST READ AC CHARACTERISTICS (Last Data Sustaining)



## SYNCHRONOUS BURST WRITE TIMING WAVEFORM

#### Fig.29 TIMING WAVEFORM OF BURST WRITE CYCLE(1) [Latency=5,Burst Length=4,WP=Low enable](OE=VIH, MRS=VIH) - CS Toggling Consecutive Burst Write



(SYNCHRONOUS BURST WRITE CYCLE - CS Toggling Consecutive Burst Write)

1. The new burst operation can be issued only after the previous burst operation is finished. For the new burst operation, tBEADV

should be met.

Multiple clock risings are allowed during low ADV period. The burst operation starts from the first clock rising.
 /WAIT Low(tWL or tAWL) : Data not available(driven by CS low going edge or ADV low going edge)

- /WAIT High(tWH) : Data available(driven by Latency-1 clock)
- /WAIT High-Z(tWZ) : Data don't care(driven by CS high going edge)

4. D2 is masked by  $\overrightarrow{UB}$  and  $\overrightarrow{LB}$ .

5. Burst Cycle Time(tBC) should not be over 2.5µs.

| Symbol        | Speed |     | Units | Symbol       | Sp  | eed | Units |
|---------------|-------|-----|-------|--------------|-----|-----|-------|
| Symbol        | Min   | Max | Units | Symbol       | Min | Мах | Onits |
| <b>t</b> CSHP | 5     | -   | ns    | twhp         | 5   | -   | ns    |
| tBS           | 5     | -   | ns    | tDS          | 5   | -   | ns    |
| tвн           | 5     | -   | ns    | <b>t</b> DHC | 3   | -   | ns    |
| tBMS          | 7     | -   | ns    | twL          | -   | 10  | ns    |
| tвмн          | 7     | -   | ns    | twн          | -   | 12  | ns    |
| twes          | 5     | -   | ns    | twz          | -   | 12  | ns    |
| twen          | 5     | -   | ns    |              |     |     |       |

#### Table 33. BURST WRITE AC CHARACTERISTICS(CS Toggling Consecutive Burst)



## SYNCHRONOUS BURST WRITE TIMING WAVEFORM

# Fig.30 TIMING WAVEFORM OF BURST WRITE CYCLE(2) [Latency=5,Burst Length=4,WP=Low enable]( $\overline{OE}=V_{H}$ , $\overline{MRS}=V_{H}$ ) - CS Low Holding Consecutive Burst Write



(SYNCHRONOUS BURST WRITE CYCLE - CS Low Holding Consecutive Burst Write)

1. The new burst operation can be issued only after the previous burst operation is finished. For the new burst operation, tBEADV

should be met.

2. Multiple clock risings are allowed during low ADV period. The burst operation starts from the first clock rising.

3. /WAIT Low(tWL or tAWL) : Data not available(driven by CS low going edge or ADV low going edge)

/WAIT High(tWH) : Data available(driven by Latency-1 clock)

/WAIT High-Z(tWZ) : Data don't care(driven by CS high going edge)

- 4. D2 is masked by UB and LB.
- 5. The consecutive multiple burst read operation with holding  $\overline{CS}$  low is possible through issuing only new  $\overline{ADV}$  and address.

6. Burst Cycle Time(tBC) should not be over 2.5µs.

| Symbol | Speed |     | Units | Symbol       | Sp  | eed | Units |
|--------|-------|-----|-------|--------------|-----|-----|-------|
| Symbol | Min   | Мах | onits | Symbol       | Min | Max | onits |
| tBS    | 5     | -   | ns    | twhp         | 5   | -   | ns    |
| tвн    | 5     | -   | ns    | tDS          | 5   | -   | ns    |
| tBMS   | 7     | -   | ns    | <b>t</b> DHC | 3   | -   | ns    |
| tвмн   | 7     | -   | ns    | twL          | -   | 10  | ns    |
| twes   | 5     | -   | ns    | tAWL         | -   | 10  | ns    |
| twen   | 5     | -   | ns    | twн          | -   | 12  | ns    |

#### Table 34. BURST WRITE AC CHARACTERISTICS (CS Low Holding Consecutive Burst)



# SYNCHRONOUS BURST READ STOP TIMING WAVEFORM

Fig.31 TIMING WAVEFORM OF BURST READ STOP by CS [Latency=5,Burst Length=4,WP=Low enable](WE=VIH, MRS=VIH)



(SYNCHRONOUS BURST READ STOP TIMING)

1. The new burst operation can be issued only after the previous burst operation is finished. For the new burst operation, tBSADV

should be met WAIT Low(tWL or tAWL) : Data not available(driven by CS low going edge or ADV low going edge) WAIT High(tWH) : Data available(driven by Latency-1 clock) WAIT High-Z(tWZ) : Data don't care(driven by CS high going edge)
 Multiple clock risings are allowed during low ADV period. The burst operation starts from the first clock rising.

4. The burst stop operation should not be repeated for over  $2.5 \mu s$ .

| Symbol | Sp  | Speed |       | Symbol | Sp  | eed | Units |
|--------|-----|-------|-------|--------|-----|-----|-------|
| Cymbol | Min | Max   | Units | Cymbol | Min | Max | onna  |
| tBSADV | 12  | -     | ns    | tCD    | -   | 10  | ns    |
| tCSLH  | 7   | -     | ns    | toн    | 3   | -   | ns    |
| tCSHP  | 5   | -     | ns    | tснz   | -   | 12  | ns    |
| tBEL   | 1   | -     | clock | twL    | -   | 10  | ns    |
| toel   | 1   | -     | clock | twн    | -   | 12  | ns    |
| tBLZ   | 5   | -     | ns    | twz    | -   | 12  | ns    |
| toLz   | 5   | -     | ns    |        |     |     |       |

#### Table 35. BURST READ STOP AC CHARACTERISTICS



# SYNCHRONOUS BURST WRITE STOP TIMING WAVEFORM

Fig.32 TIMING WAVEFORM OF BURST WRITE STOP by CS [Latency=5,Burst Length=4,WP=Low enable](OE=VIH, MRS=VIH)



(SYNCHRONOUS BURST WRITE STOP TIMING)

The new burst operation can be issued only after the previous burst operation is finished.
 /WAIT Low(tWL or tAWL) : Data not available(driven by CS low going edge or ADV low going edge)

/WAIT High(tWH) : Data available(driven by Latency-1 clock)

WAIT High-Z(tWZ): Data don't care(driven by CS high going edge)
 Multiple clock risings are allowed during low ADV period. The burst operation starts from the first clock rising.

4. The burst stop operation should not be repeated for over 2.5µs.

| Symbol         | Sp  | Speed |       | Symbol       | Sp  | eed | Units |
|----------------|-----|-------|-------|--------------|-----|-----|-------|
| Symbol         | Min | Max   | Units | Cymbol       | Min | Max | Onits |
| <b>t</b> BSADV | 12  | -     | ns    | twнp         | 5   | -   | ns    |
| <b>t</b> CSLH  | 7   | -     | ns    | tDS          | 5   | -   | ns    |
| <b>t</b> CSHP  | 5   | -     | ns    | <b>t</b> DHC | 3   | -   | ns    |
| tBS            | 5   | -     | ns    | tw∟          | -   | 10  | ns    |
| tвн            | 5   | -     | ns    | twн          | -   | 12  | ns    |
| twes           | 5   | -     | ns    | twz          | -   | 12  | ns    |
| twen           | 5   | -     | ns    |              |     |     |       |

### Table 36. BURST WRITE STOP AC CHARACTERISTICS



# SYNCHRONOUS BURST READ SUSPEND TIMING WAVEFORM

#### Fig.33 TIMING WAVEFORM OF BURST READ SUSPEND CYCLE(1) [Latency=5,Burst Length=4,WP=Low enable](WE=VIH, MRS=VIH)



(SYNCHRONOUS BURST READ SUSPEND CYCLE)

1. If clock input is halted during burst read operation, the data out will be suspended. During the burst read suspend period, OE high

drives data out to high-Z. If clock input is resumed, the suspended data will be out first. 2. /WAIT Low(tWL or tAWL) : Data not available(driven by CS low going edge or ADV low going edge)

/WAIT High(tWH) : Data available(driven by Latency-1 clock)

WAIT High/Z(tWZ) : Data available(driver by Catency-1 clock)
WAIT High-Z(tWZ) : Data don't care(driven by CS high going edge)
During suspend period, OE high drives DQ to High-Z and OE low drives DQ to Low-Z. If OE stays low during suspend period, the previous data will be sustained.
Burst Cycle Time(tBC) should not be over 2.5µs.

# Table 37. BURST READ SUSPEND AC CHARACTERISTICS

| Symbol       | Speed |     | Units | Symbol | Sp  | eed | Units |
|--------------|-------|-----|-------|--------|-----|-----|-------|
| Symbol       | Min   | Max | Onits | Cymbol | Min | Max | Onits |
| <b>t</b> BEL | 1     | -   | clock | tHZ    | -   | 12  | ns    |
| tOEL         | 1     | -   | clock | tонz   | -   | 12  | ns    |
| tBLZ         | 5     | -   | ns    | twL    | -   | 10  | ns    |
| toLz         | 5     | -   | ns    | twн    | -   | 12  | ns    |
| tCD          | -     | 10  | ns    | twz    | -   | 12  | ns    |
| tон          | 3     | -   | ns    |        |     |     |       |



### Fig.34 SYNCH. BURST READ to ASYNCH. WRITE(Address Latch Type) TIMING WAVEFORM [Latency=5, Burst Length=4](MRS=VIH)



(SYNCHRONOUS BURST READ CYCLE)

1. The new burst operation can be issued only after the previous burst operation is finished. For the new burst operation, tBEADV should be met.

2. /WAIT Low(tWL or tAWL) : Data not available(driven by CS low going edge or ADV low going edge) /WAIT High(tWH) : Data available(driven by Latency-1 clock)

WAIT High-Z(tWZ): Data don't care(driven by CS high going edge)
 Multiple clock risings are allowed during low ADV period. The burst operation starts from the first clock rising.

4. Burst Cycle Time(tBC) should not be over 2.5µs.

(ADDRESS LATCH TYPE ASYNCHRONOUS WRITE CYCLE - WE controlled)

1. Clock input does not have any affect to the write operation if WE is driven to low before Read Latency-1 clock. Read Latency-1 clock in write timing is just a reference to WE low going for proper write operation.

### Table 38. BURST READ to ASYNCH. WRITE(Address Latch Type) AC CHARACTERISTICS

| Symbol         | Sp  | eed | Unite | Units Symbol Speed Min Max | Speed |     | Units |
|----------------|-----|-----|-------|----------------------------|-------|-----|-------|
| Symbol         | Min | Мах | Units |                            | Min   | Max | Units |
| <b>t</b> BEADV | 7   | -   | ns    | tWLRL                      | 1     | -   | clock |



## Fig.35 SYNCH. BURST READ to ASYNCH. WRITE(Low ADV Type) TIMING WAVEFORM [Latency=5, Burst Length=4](MRS=VIH)



(SYNCHRONOUS BURST READ CYCLE)

1. The new burst operation can be issued only after the previous burst operation is finished. For the new burst operation, tBEADV should be met.

2. /WAIT Low(tWL or tAWL) : Data not available(driven by  $\overline{CS}$  low going edge or  $\overline{ADV}$  low going edge) /WAIT High(tWH) : Data available(driven by Latency-1 clock)

WAIT High-Z(tWZ): Data don't care(driven by CS high going edge)
 Multiple clock risings are allowed during low ADV period. The burst operation starts from the first clock rising.
 Burst Cycle Time(tBC) should not be over 2.5μs.

(LOW ADV TYPE ASYNCHRONOUS WRITE CYCLE - WE controlled)

Clock input does not have any affect to the write operation if WE is driven to low before Read Latency-1 clock. Read Latency-1 clock in write timing is just a reference to WE low going for proper write operation.

# Table 39. BURST READ to ASYNCH. WRITE(Low ADV Type) AC CHARACTERISTICS

| Symbol         | Speed |     | Units | Symbol | Speed |     | Units |
|----------------|-------|-----|-------|--------|-------|-----|-------|
| Symbol         | Min   | Мах | Units | Symbol | Min   | Max | Units |
| <b>t</b> BEADV | 7     | -   | ns    | twlrl  | 1     | -   | clock |



#### Fig.36 ASYNCH. WRITE(Address Latch Type) to SYNCH. BURST READ TIMING WAVEFORM [Latency=5, Burst Length=4](MRS=VIH)



(SYNCHRONOUS BURST READ CYCLE)

1. The new burst operation can be issued only after the previous burst operation is finished. For the new burst operation, tBEADV should be met.

2. /WAIT Low(tWL or tAWL) : Data not available(driven by CS low going edge or ADV low going edge) /WAIT High(tWH) : Data available(driven by Latency-1 clock)

WAIT High-Z(tWZ) : Data don't care(driven by CS high going edge) 3. Multiple clock risings are allowed during low ADV period. The burst operation starts from the first clock rising.

4. Burst Cycle Time(tBC) should not be over 2.5µs.

(ADDRESS LATCH TYPE ASYNCHRONOUS WRITE CYCLE - WE controlled)

Clock input does not have any affect to the write operation if WE is driven to low before Read Latency-1 clock. Read Latency-1 clock in write timing is just a reference to WE low going for proper write operation.

#### Table 40. ASYNCH. WRITE(Address Latch Type) to BURST READ AC CHARACTERISTICS

| Symbol | Speed |     | Units | Symbol | Speed |     | Units |
|--------|-------|-----|-------|--------|-------|-----|-------|
|        | Min   | Max | Units | Symbol | Min   | Max | Units |
| twlrl  | 1     | -   | clock |        |       |     |       |



## Fig.37 ASYNCH. WRITE(Low ADV Type) to SYNCH. BURST READ TIMING WAVEFORM [Latency=5, Burst Length=4](MRS=VIH)



(SYNCHRONOUS BURST READ CYCLE)

1. The new burst operation can be issued only after the previous burst operation is finished. For the new burst operation, tBEADV should be met.

2. /WAIT Low(tWL or tAWL) : Data not available(driven by CS low going edge or ADV low going edge) WAIT Low(WE of KWE): Data that available(driven by CS low going edge of ADV low going edge)
 WAIT High(tWH): Data available(driven by Latency-1 clock)
 WAIT High(tWZ): Data don't care(driven by CS high going edge)
 Multiple clock risings are allowed during low ADV period. The burst operation starts from the first clock rising.
 Burst Cycle Time(tBC) should not be over 2.5µs.

(LOW ADV TYPE ASYNCHRONOUS WRITE CYCLE - WE controlled) 1. Clock input does not have any affect to the write operation if WE is driven to low before Read Latency-1 clock. Read Latency-1 clock in write timing is just a reference to WE low going for proper write operation.

# Table 41. ASYNCH. WRITE(Low ADV Type) to BURST READ AC CHARACTERISTICS

| Symbol | Speed |     | Units | Symbol        | Speed |     | Units |
|--------|-------|-----|-------|---------------|-------|-----|-------|
|        | Min   | Max | Units | Cymbol        | Min   | Max | onto  |
| twlrl  | 1     | -   | clock | <b>t</b> ADHP | 5     | -   | ns    |



# Fig.38 SYNCH. BURST READ to SYNCH. BURST WRITE TIMING WAVEFORM [Latency=5, Burst Length=4](MRS=VIH)



(SYNCHRONOUS BURST READ & WRITE CYCLE)

1. The new burst operation can be issued only after the previous burst operation is finished. For the new burst operation, tBEADV should be met.

2. /WAIT Low(tWL or tAWL) : Data not available(driven by CS low going edge or ADV low going edge) /WAIT High(tWH) : Data available(driven by Latency-1 clock)

/WAIT High(WIT) : Data available(driver by Latency T clock) /WAIT High-Z(tWZ) : Data don't care(driven by CS high going edge)

Multiple clock risings are allowed during low ADV period. The burst operation starts from the first clock rising.

4. Burst Cycle Time(tBC) should not be over 2.5µs.

### Table 42. BURST READ to BURST WRITE AC CHARACTERISTICS

| Symbol         | Speed |     | Units | Symbol | Speed |     | Units |
|----------------|-------|-----|-------|--------|-------|-----|-------|
|                | Min   | Max | Units | Symbol | Min   | Max | Units |
| <b>t</b> BEADV | 7     | -   | ns    |        |       |     |       |



# Fig.39 SYNCH. BURST WRITE to SYNCH. BURST READ TIMING WAVEFORM [Latency=5, Burst Length=4](MRS=VIH)



(SYNCHRONOUS BURST READ & WRITE CYCLE)

1. The new burst operation can be issued only after the previous burst operation is finished. For the new burst operation, tBEADV should be met.

 WAIT Low(tWL or tAWL) : Data not available(driven by CS low going edge or ADV low going edge) /WAIT High(tWH) : Data available(driven by Latency-1 clock)

/WAIT High-Z(tWZ) : Data don't care(driven by CS high going edge)

3. Multiple clock risings are allowed during low ADV period. The burst operation starts from the first clock rising.

4. Burst Cycle Time(tBC) should not be over 2.5µs.

### Table 43. BURST WRITE to BURST READ AC CHARACTERISTICS

| Symbol         | Speed |     | Units | Symbol | Speed |     | Units |
|----------------|-------|-----|-------|--------|-------|-----|-------|
|                | Min   | Max | Units | Symbol | Min   | Max | Onits |
| <b>t</b> BEADV | 7     | -   | ns    |        |       |     |       |



Unit: millimeters

# PACKAGE DIMENSION

54 BALL FINE PITCH BGA(0.75mm ball pitch)



- 4. Typ : Typical
- 5. Y is coplanarity: 0.10(Max)



D

Е

E1

E2

Υ

0.40

-

-

0.30

-

0.45

0.90

0.55

0.35

-

0.50

1.00

-

0.40

0.10