# 16Mb(1M x 16 bit) Low Power SRAM

INFORMATION IN THIS DOCUMENT IS PROVIDED IN RELATION TO SAMSUNG PRODUCTS, AND IS SUBJECT TO CHANGE WITHOUT NOTICE.

NOTHING IN THIS DOCUMENT SHALL BE CONSTRUED AS GRANTING ANY LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROP-ERTY RIGHTS IN SAMSUNG PRODUCTS OR TECHNOLOGY.

ALL INFORMATION IN THIS DOCUMENT IS PROVIDED ON AS "AS IS" BASIS WITHOUT GUARANTEE OR WARRANTY OF ANY KIND.

1. For updates or additional information about Samsung products, contact your nearest Samsung office.

2. Samsung products are not intended for use in life support, critical care, medical, safety equipment, or similar applications where Product failure could result in loss of life or personal or physical harm, or any military or defense application, or any governmental procurement to which special terms or provisions may apply.

\* Samsung Electronics reserves the right to change products or specification without notice.



## **Document Title**

### 1M x16 bit Super Low Power and Low Voltage Full CMOS Static RAM

### **Revision History**

| Revision No. | <u>History</u>                        | Draft Date        | <u>Remark</u> |
|--------------|---------------------------------------|-------------------|---------------|
| 0.0          | Initial draft                         | November 14, 2003 | Preliminary   |
| 1.0          | Finalize                              | March 31, 2005    | Final         |
| 2.0          | Revised<br>- Added Lead Free Products | May 11, 2005      | Final         |

The attached datasheets are provided by SAMSUNG Electronics. SAMSUNG Electronics CO., LTD. reserve the right to change the specifications and products. SAMSUNG Electronics will answer to your questions about device. If you have any questions, please contact the SAMSUNG branch offices.



## **CMOS SRAM**

### 1M x 16 bit Super Low Power and Low Voltage Full CMOS Static RAM

### FEATURES

- Process Technology: Full CMOS
- Organization: 1M x16
- Power Supply Voltage: 2.7~3.3V
- Low Data Retention Voltage: 1.5V(Min)
- Three State Outputs
- Package Type: 48-FBGA 6.00x7.00

### **PRODUCT FAMILY**

### **GENERAL DESCRIPTION**

The K6F1616U6C families are fabricated by SAMSUNG's advanced full CMOS process technology. The families support industrial operating temperature ranges. The families also support low data retention voltage for battery back-up operation with low data retention current.

| 1 |                |                       |           |           | Power Di                | ssipation                |                     |
|---|----------------|-----------------------|-----------|-----------|-------------------------|--------------------------|---------------------|
|   | Product Family | Operating Temperature | Vcc Range | Speed     | Standby<br>(Isв1, Typ.) | Operating<br>(Icc1, Max) | PKG Type            |
|   | K6F1616U6C-F   | Industrial(-40~85°C)  | 2.7~3.3V  | 551)/70ns | 5μA <sup>2)</sup>       | 5mA                      | 48-FBGA - 6.00x7.00 |

1. The parameter is measured with 30pF test load.

2. Typical value is measured at Vcc=3.0V, TA=25°C and not 100% tested.



#### 48-FBGA: Top View (Ball Down)

| Name       | Function            | Name | Function            |
|------------|---------------------|------|---------------------|
| CS1, CS2   | Chip Select Inputs  | Vcc  | Power               |
| OE         | Output Enable Input | Vss  | Ground              |
| WE         | Write Enable Input  | UB   | Upper Byte(I/O9~16) |
| A0~A19     | Address Inputs      | LB   | Lower Byte(I/O1~8)  |
| I/O1~I/O16 | Data Inputs/Outputs | NC   | No Connection       |

### FUNCTIONAL BLOCK DIAGRAM



SAMSUNG ELECTRONICS CO., LTD. reserves the right to change products and specifications without notice.



### **PRODUCT LIST**

| Industrial Temperature Products(-40~85°C) |                                       |  |  |  |  |  |
|-------------------------------------------|---------------------------------------|--|--|--|--|--|
| Part Name Function                        |                                       |  |  |  |  |  |
| K6F1616U6C-FF55                           | 48-FBGA, 55ns, 3.0V                   |  |  |  |  |  |
| K6F1616U6C-XF55                           | 48-FBGA, 55ns, 3.0V, LF <sup>1)</sup> |  |  |  |  |  |
| K6F1616U6C-FF70                           | 48-FBGA, 70ns, 3.0V                   |  |  |  |  |  |
| K6F1616U6C-XF70                           | 48-FBGA, 70ns, 3.0V, LF <sup>1)</sup> |  |  |  |  |  |

1. LF : Lead Free Product

### **FUNCTIONAL DESCRIPTION**

| CS <sub>1</sub> | CS <sub>2</sub> | OE              | WE              | LB              | UB              | <b>I/O</b> 1~8 | <b>I/O</b> 9~16 | Mode             | Power   |
|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|----------------|-----------------|------------------|---------|
| н               | X <sup>1)</sup> | High-Z         | High-Z          | Deselected       | Standby |
| X <sup>1)</sup> | L               | X <sup>1)</sup> | X <sup>1)</sup> | X <sup>1)</sup> | X <sup>1)</sup> | High-Z         | High-Z          | Deselected       | Standby |
| X <sup>1)</sup> | X <sup>1)</sup> | X <sup>1)</sup> | X <sup>1)</sup> | н               | н               | High-Z         | High-Z          | Deselected       | Standby |
| L               | н               | Н               | Н               | L               | X <sup>1)</sup> | High-Z         | High-Z          | Output Disabled  | Active  |
| L               | н               | Н               | Н               | X <sup>1)</sup> | L               | High-Z         | High-Z          | Output Disabled  | Active  |
| L               | н               | L               | Н               | L               | н               | Dout           | High-Z          | Lower Byte Read  | Active  |
| L               | Н               | L               | Н               | н               | L               | High-Z         | Dout            | Upper Byte Read  | Active  |
| L               | Н               | L               | Н               | L               | L               | Dout           | Dout            | Word Read        | Active  |
| L               | Н               | X <sup>1)</sup> | L               | L               | н               | Din            | High-Z          | Lower Byte Write | Active  |
| L               | Н               | X <sup>1)</sup> | L               | н               | L               | High-Z         | Din             | Upper Byte Write | Active  |
| L               | Н               | X <sup>1)</sup> | L               | L               | L               | Din            | Din             | Word Write       | Active  |

1. X means don't care. (Must be low or high state)

### ABSOLUTE MAXIMUM RATINGS<sup>1)</sup>

| Item                                  | Symbol   | Ratings                     | Unit |
|---------------------------------------|----------|-----------------------------|------|
| Voltage on any pin relative to Vss    | Vin,Vout | -0.2 to Vcc+0.3V(Max. 3.6V) | V    |
| Voltage on Vcc supply relative to Vss | Vcc      | -0.2 to 3.6                 | V    |
| Power Dissipation                     | PD       | 1.0                         | W    |
| Storage temperature                   | Тѕтс     | -65 to 150                  | °C   |
| Operating Temperature                 | ТА       | -40 to 85                   | °C   |

1. Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Functional operation should be restricted to recommended operating condition. Exposure to absolute maximum rating conditions for extended periods may affect reliability.



### **RECOMMENDED DC OPERATING CONDITIONS<sup>1)</sup>**

| Item               | Symbol | Min                | Тур | Max                   | Unit |
|--------------------|--------|--------------------|-----|-----------------------|------|
| Supply voltage     | Vcc    | 2.7                | 3.0 | 3.3                   | V    |
| Ground             | Vss    | 0                  | 0   | 0                     | V    |
| Input high voltage | Viн    | 2.2                | -   | Vcc+0.2 <sup>2)</sup> | V    |
| Input low voltage  | VIL    | -0.2 <sup>3)</sup> | -   | 0.6                   | V    |

Note: 1. TA=-40 to 85°C, otherwise specified

Overshoot: Vcc+2.0V in case of pulse width ≤20ns.
Undershoot: -2.0V in case of pulse width ≤20ns.
Overshoot and Undershoot are sampled, not 100% tested.

### CAPACITANCE<sup>1)</sup> (f=1MHz, TA=25°C)

| Item                     | Symbol | Test Condition | Min | Max | Unit |
|--------------------------|--------|----------------|-----|-----|------|
| Input capacitance        | CIN    | VIN=0V         | -   | 8   | pF   |
| Input/Output capacitance | Сю     | Vio=0V         | -   | 10  | pF   |

1. Capacitance is sampled, not 100% tested

### DC AND OPERATING CHARACTERISTICS

| Item                      | Symbol | Test Conditions                                                                                                                                                            |      | Min | Typ <sup>1)</sup> | Max | Unit |
|---------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-------------------|-----|------|
| Input leakage current     | lu     | VIN=Vss to Vcc                                                                                                                                                             |      | -1  | -                 | 1   | μA   |
| Output leakage current    | Ilo    | $\overline{CS}_{1}$ =ViH or CS <sub>2</sub> =ViL or $\overline{OE}$ =ViH or $\overline{WE}$ =ViL or $\overline{LB}$ = $\overline{UE}$<br>Vio=Vss to Vcc                    | -1   | -   | 1                 | μΑ  |      |
| A                         | ICC1   | Cycle time=1µs, 100%duty, Iıo=0mA, CS1≤0.2V, LB≤0.2V<br>or/and UB≤0.2V, CS2≥Vcc-0.2V, Vı∧≤0.2V or Vı∧≥Vcc-0.2V                                                             |      | -   | -                 | 5   | mA   |
| Average operating current | ICC2   | Cycle time=Min, IIO=0mA, 100% duty, CS1=VIL,                                                                                                                               | 70ns | -   | -                 | 25  | mA   |
|                           | 1002   | CS2=VIH, LB=VIL or/and UB=VIL, VIN=VIL or VIH                                                                                                                              | 55ns | -   | -                 | 30  | шд   |
| Output low voltage        | Vol    | IOL = 2.1mA                                                                                                                                                                |      | -   | -                 | 0.4 | V    |
| Output high voltage       | Vон    | Іон = -1.0mA                                                                                                                                                               |      | 2.4 | -                 | -   | V    |
| Standby Current (CMOS)    | ISB1   | Other input =0~Vcc<br>1) $\overline{CS_1} \ge Vcc-0.2V$ , $CS_2 \ge Vcc-0.2V(\overline{CS_1} \text{ controlled})$ or<br>2) $0V \le CS_2 \le 0.2V(CS_2 \text{ controlled})$ |      | -   | 5.0               | 25  | μΑ   |

1. Typical values are measured at Vcc=3.0V, TA=25°C and not 100% tested.



## **CMOS SRAM**

### AC OPERATING CONDITIONS

TEST CONDITIONS(Test Load and Input/Output Reference) Input pulse level: 0.2V to Vcc-0.2V Input rising and falling time: 5ns Input and output reference voltage:1.5V Output load(see right): CL=100pF+1TTL CL=30pF+1TTL



### AC CHARACTERISTICS (Vcc=2.7~3.3V, TA=-40 to 85°C)

|       |                                 |        |         | Spee | d Bins  |     |       |
|-------|---------------------------------|--------|---------|------|---------|-----|-------|
|       | Parameter List                  | Symbol | 55      | ōns  | 70      | Ins | Units |
|       |                                 |        | Min Max |      | Min Max |     |       |
|       | Read cycle time                 | tRC    | 55      | -    | 70      | -   | ns    |
|       | Address access time             | tAA    | -       | 55   | -       | 70  | ns    |
|       | Chip select to output           | tco    | -       | 55   | -       | 70  | ns    |
|       | Output enable to valid output   | tOE    | -       | 25   | -       | 35  | ns    |
|       | LB, UB valid to data output     | tва    | -       | 55   | -       | 70  | ns    |
| Read  | Chip select to low-Z output     | tLZ    | 10      | -    | 10      | -   | ns    |
| Reau  | Output enable to low-Z output   | tolz   | 5       | -    | 5       | -   | ns    |
|       | LB, UB enable to low-Z output   | tBLZ   | 10      | -    | 10      | -   | ns    |
|       | Output hold from address change | toн    | 10      | -    | 10      | -   | ns    |
|       | Chip disable to high-Z output   | tHZ    | 0       | 20   | 0       | 25  | ns    |
|       | OE disable to high-Z output     | tонz   | 0       | 20   | 0       | 25  | ns    |
|       | UB, LB disable to high-Z output | tвнz   | 0       | 20   | 0       | 25  | ns    |
|       | Write cycle time                | twc    | 55      | -    | 70      | -   | ns    |
|       | Chip select to end of write     | tcw    | 45      | -    | 60      | -   | ns    |
|       | Address set-up time             | tas    | 0       | -    | 0       | -   | ns    |
|       | Address valid to end of write   | taw    | 45      | -    | 60      | -   | ns    |
|       | Write pulse width               | tWP    | 40      | -    | 50      | -   | ns    |
| Write | Write recovery time             | tWR    | 0       | -    | 0       | -   | ns    |
|       | Write to output high-Z          | twнz   | 0       | 20   | 0       | 20  | ns    |
|       | Data to write time overlap      | tDW    | 25      | -    | 30      | -   | ns    |
|       | Data hold from write time       | tDH    | 0       | -    | 0       | -   | ns    |
|       | End write to output low-Z       | tow    | 5       | -    | 5       | -   | ns    |
|       | LB, UB valid to end of write    | tBW    | 45      | -    | 60      | -   | ns    |

### DATA RETENTION CHARACTERISTICS

| Item                       | Symbol | Test Condition                                | Min | Тур               | Max | Unit |
|----------------------------|--------|-----------------------------------------------|-----|-------------------|-----|------|
| Vcc for data retention     | VDR    | CS1≥Vcc-0.2V <sup>1)</sup> , VIN≥0V           | 1.5 | -                 | 3.3 | V    |
| Data retention current     | IDR    | Vcc=1.5V, CS1≥Vcc-0.2V <sup>1</sup> ), VIN≥0V | -   | 1.0 <sup>2)</sup> | 15  | μA   |
| Data retention set-up time | tSDR   | See data retention waveform                   | 0   | -                 | -   | -    |
| Recovery time              | tRDR   | See data retention wavelonn                   | tRC | -                 | -   | ns   |

1. 1)  $\overline{CS}_{1} \ge Vcc-0.2V$ ,  $CS_{2} \ge Vcc-0.2V(\overline{CS}_{1} \text{ controlled})$  or

2) 0≤CS2≤0.2V(CS2 controlled)

2. Typical value are measured at Ta=25°C and not 100% tested.



### **TIMING DIAGRAMS**

TIMING WAVEFORM OF READ CYCLE(1) (Address Controlled, CS1=OE=VIL, CS2=WE=VIH, UB or/and LB=VIL)



#### TIMING WAVEFORM OF READ CYCLE(2) (WE=VIH)



#### NOTES (READ CYCLE)

1. tHZ and tOHZ are defined as the time at which the outputs achieve the open circuit conditions and are not referenced to output voltage levels.

2. At any given temperature and voltage condition, tHZ(Max.) is less than tLZ(Min.) both for a given device and from device to device interconnection.



#### TIMING WAVEFORM OF WRITE CYCLE(1) (WE Controlled)



#### TIMING WAVEFORM OF WRITE CYCLE(2) (CS1 Controlled)







TIMING WAVEFORM OF WRITE CYCLE(3) (UB, LB Controlled)

NOTES (WRITE CYCLE)

1. <u>A write occurs during the overlap(twp) of low CS1 and low WE. A write begins when CS1 goes low and WE goes low with asserting</u> UB or LB for single byte operation or simultaneously asserting UB and LB for double byte operation. A write ends at the earliest transition when CS1 goes high and WE goes high. The twp is measured from the beginning of write to the end of write.

two is measured from the CS1 going low to the end of write.
tas is measured from the address valid to the beginning of write.

4. twr is measured from the end of write to the address change. twr is applied in case a write ends with CS1 or WE going high.

### DATA RETENTION WAVEFORM



SAMSUNG ELECTRONICS

## **CMOS SRAM**

Unit: millimeters

### PACKAGE DIMENSION

48 BALL FINE PITCH BGA(0.75mm ball pitch)







|    | Min  | Тур  | Max  |
|----|------|------|------|
| А  | -    | 0.75 | -    |
| В  | 5.90 | 6.00 | 6.10 |
| B1 | -    | 3.75 | -    |
| С  | 6.90 | 7.00 | 7.10 |
| C1 | -    | 5.25 | -    |
| D  | 0.40 | 0.45 | 0.50 |
| E  | -    | -    | 1.00 |
| E1 | 0.25 | -    | -    |
| Y  | -    | -    | 0.10 |

Detail A

#### Notes.

- 1. Bump counts: 48(8 row x 6 column)
- 2. Bump pitch: (x,y)=(0.75 x 0.75)(typ.)
- 3. All tolerance are  $\pm 0.050$  unless specified beside figure.
- 4. Typ: Typical
- 5. Y is coplanarity: 0.10(Max)

