

## N-Channel MOSFET Preliminary

#### **Features**

- $60V,65A,Rds(on)(typ)=8.5m\Omega@Vgs=10V$
- High Ruggedness
- Fast Switching
- 100% Avalanche Tested
- Improved dv/dt Capability

## **General Description**

This Power MOSFET is produced using KEDA's advanced Trench MOS Technology. This latest technology has been especially designed to minimize on-state resistance, have a high rugged avalanche characteristics. These devices are well suited for low voltage application such as automotive, DC/DC





converters, and high efficiency switch for power management in portable and battery products.

## **Absolute Maximum Ratings**

| Symbol           | Parameter                                        | Value       | Units         |  |
|------------------|--------------------------------------------------|-------------|---------------|--|
| V <sub>DSS</sub> | Drain-Source Voltage                             | 60          | V             |  |
| I <sub>D</sub>   | Continuous Drain Current (T <sub>C</sub> =25 ℃)  | 65          | Α             |  |
|                  | Continuous Drain Current (T <sub>C</sub> =100℃)  | 46          | Α             |  |
| I <sub>DM</sub>  | Pulsed Drain Current (Note 1)                    | 260         | А             |  |
| $V_{GS}$         | Gate-Source Voltage                              | <u>+</u> 30 | V             |  |
| E <sub>AS</sub>  | Single Pulsed Avalanche Energy (Note 2)          | 1597        | mJ            |  |
| P <sub>D</sub>   | Maximum Power Dissipation (T <sub>C</sub> =25 ℃) | 140         | W             |  |
|                  | Derating Factor above 25℃                        | 0.9         | W/℃           |  |
| TJ               | Operating Junction Temperature Range             | -55 to +150 | ${\mathbb C}$ |  |
| $T_{STG}$        | Storage Temperature Range                        | -55 to +150 | $^{\circ}$    |  |

## **Thermal Characteristics**

| Symbol              | Parameter                               | Max. | Units        |
|---------------------|-----------------------------------------|------|--------------|
| R <sub>th j-c</sub> | Thermal Resistance, Junction to case    | 1.11 | °C/ <b>W</b> |
| R <sub>th c-s</sub> | Thermal Resistance, Case to Sink        | 0.5  | °C/ <b>W</b> |
| R <sub>th j-a</sub> | Thermal Resistance, Junction to Ambient | 62.5 | °C/W         |



## **Electrical Characteristics** (T<sub>C</sub>=25℃ unless otherwise noted)

| Symbol                | Parameter                        | Test Conditions                                                                                                                            | Min. | Тур. | Max. | Units |
|-----------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| BV <sub>DSS</sub>     | Drain-Source Breakdown Voltage   | V <sub>GS</sub> =0V, I <sub>D</sub> =250uA                                                                                                 | 60   | -    | -    | V     |
| I <sub>DSS</sub>      | Drain-Source Leakage Current     | $V_{DS}$ =60V, $V_{GS}$ =0V                                                                                                                | -    | -    | 250  | uA    |
| I <sub>GSS</sub>      | Gate Leakage Current, Forward    | $V_{GS}$ =30V, $V_{DS}$ =0V                                                                                                                | -    | -    | 100  | nA    |
|                       | Gate Leakage Current, Reverse    | $V_{GS}$ =-30V, $V_{DS}$ =0V                                                                                                               | -    | -    | -100 | nA    |
| $V_{GS(th)}$          | Gate Threshold Voltage           | $V_{GS} = V_{DS}$ , $I_D = 250 uA$                                                                                                         | 2    | -    | 4    | V     |
| $R_{\mathrm{DS(on)}}$ | Drain-Source On-State Resistance | V <sub>GS</sub> =10V, I <sub>D</sub> =50A                                                                                                  | -    | 8.5  | 10   | mΩ    |
| Qg                    | Total Gate Charge                | V <sub>DD</sub> =48V<br>V <sub>GS</sub> =10V<br>I <sub>D</sub> =51A<br>(Note 3)                                                            | -    | -    | 94   | nC    |
| Qgs                   | Gate-Source Charge               |                                                                                                                                            | -    | -    | 21   | nC    |
| Q <sub>gd</sub>       | Gate-Drain Charge                |                                                                                                                                            | -    | -    | 43   | nC    |
| t <sub>d(on)</sub>    | Turn-on Delay Time               | $-$ V <sub>DD</sub> =30V,V <sub>GS</sub> =10V $-$ I <sub>D</sub> =25A,R <sub>G</sub> =12Ω $-$ T <sub>C</sub> =25 $^{\circ}$ C $-$ (Note 3) | -    | 14   | -    | ns    |
| t <sub>r</sub>        | Turn-on Rise Time                |                                                                                                                                            | -    | 45   | -    | ns    |
| t <sub>d(off)</sub>   | Turn-off Delay Time              |                                                                                                                                            | -    | 42   | -    | ns    |
| t f                   | Turn-off Fall Time               |                                                                                                                                            | -    | 35   | -    | ns    |
| Ciss                  | Input Capacitance                | $V_{DS}=25V$ $V_{GS}=0V$ $f = 1MHz$                                                                                                        | -    | 2220 | -    | pF    |
| Coss                  | Output Capacitance               |                                                                                                                                            | -    | 510  | -    | pF    |
| C <sub>rss</sub>      | Reverse Transfer Capacitance     |                                                                                                                                            | -    | 177  | -    | pF    |

# Source-Drain Diode Characteristics (T<sub>C</sub>=25℃ unless otherwise noted)

| Symbol          | Parameter                                    | Test Conditions                          | Min. | Тур. | Max. | Units |
|-----------------|----------------------------------------------|------------------------------------------|------|------|------|-------|
| Is              | Continuous Source Diode Forward Current      |                                          | -    | -    | 65   | Α     |
| I <sub>SM</sub> | Pulsed Source Diode Forward Current (Note 1) |                                          | -    | -    | 260  | Α     |
| $V_{SD}$        | Forward On Voltage                           | V <sub>GS</sub> =0V, I <sub>S</sub> =51A | -    | -    | 1.5  | V     |
| t <sub>rr</sub> | Reverse Recovery Time                        | V <sub>GS</sub> =0V, I <sub>S</sub> =51A | -    | 50   | 95   | ns    |
| Qrr             | Reverse Recovery Charge                      | $dI_F/dt = 100A/us$                      | -    | 136  | 260  | nC    |

#### Notes:

- 1. Repetitive Rating: Pulse width limited by maximum junction temperature
- 2. L=0.85mH, Ias=25A, Vdd=50V, Rg=25 $\Omega$ , Starting TJ=25 $^{\circ}$ C
- 3. Pulse Width ≤ 300 us; Duty Cycle≤2%



## **Test Circuits and Waveform**



Fig.1 Gate Charge Test Circuit



Fig.2 Gate Charge Waveform



Fig.3 Switching time Test Circuit



Fig.4 Switching time Waveform



Fig.5 Unclamped Inductive
Switching Test Circuit



Fig.6 Unclamped Inductive
Switching Waveform



#### **Disclaimers**

KEDA Semiconductor Co., Ltd reserves the right to make changes without notice in order to improve reliability, function or design and to discontinue any product or service without notice. Customers should obtain the latest relevant information before orders and should verify that such information is current and complete. All products are sold subject to KEDA's terms and conditions supplied at the time of order acknowledgement.

KEDA Semiconductor Co., Ltd warrants performance of its hardware products to the specifications at the time of sale, Testing, reliability and quality control are used to the extent KEDA deems necessary to support this warrantee. Except where agreed upon by contractual agreement, testing of all parameters of each product is not necessarily performed.

KEDA Semiconductor Co., Ltd does not assume any liability arising from the use of any product or circuit designs described herein. Customers are responsible for their products and applications using KEDA's components. To minimize risk, customers must provide adequate design and operating safeguards.

KEDA Semiconductor Co., Ltd does not warrant or convey any license either expressed or implied under its parent rights, nor the rights of others. Reproduction of information in KEDA's datasheets or data books sis permissible only if reproduction is without modification or alteration. Reproduction of this information with any alteration is an unfair and deceptive business practice. KEDA Semiconductor Co., Ltd is not responsible or liable for such altered documentation.

Resale of KEDA's products with statements different from or beyond the parameters stated by KEDA Semiconductor Co., Ltd for that product or service voids all express or implied warrantees for the associated KEDA's product or service and is unfair and deceptive business practice. KEDA Semiconductor Co., Ltd is not responsible or liable for any such statements.