



## High Performance Low Cost Off-line PWM Power Switch

### **FEATURES**

- Integrated with 650V Power MOSFET and HV Startup Circuit
- Multi-Mode Control with Audio Noise Free Operation
- Supports Buck and Buck-Boost Topologies
- Default 12V Output with FB floated
- Less than 50mW Standby Power
- Green Mode Operation for High Efficiency
- Good Line and Load Regulation
- Built-in Soft Start
- Build in Protections:
  - Over Load Protection (OLP)
  - Cycle-by-Cycle Current Limiting (OCP)
  - Output OVP
  - VDD OVP, UVLO & Clamp
- Available with SOP-8 and DIP-8 Package

### **APPLICATIONS**

- Small Home Appliance
- Industry Controls

## TYPICAL APPLICATION CIRCUIT

#### **GENERAL DESCRIPTION**

KP321X family is a high performance Switch Mode Power Supply Switcher for low power off-line application with minimum components in typical buck solution. This family has built-in high break down voltage MOSFET to withstand high surge input.

Unlike conventional PWM control, there's no fixed internal clock in KP321X family to trigger the GATE driver, the switching frequency is changed according to the load condition. The multi-mode PWM control is integrated to simplify circuit design and achieve good line and load regulation without audio noise generated. The peak current limit changes according to the real load condition for low standby power in no load.

KP321X integrates functions and protections of Under Voltage Lockout (UVLO), Cycle-by-cycle Current Limiting (OCP), Output OVP, On-chip Thermal Shutdown, Over Load Protection (OLP), VDD OVP with Auto Recovery Mode Protection, etc.









| KP3211 | SOP-8 |      | × 21/ | 350mA <lo<700ma< th=""></lo<700ma<> |  |  |
|--------|-------|------|-------|-------------------------------------|--|--|
|        | DIP-8 | 4Ω   | >2V   | 550IIIA<10<700IIIA                  |  |  |
| KP3212 | DIP-8 | 2.1Ω | >2V   | 650mA <lo<900ma< td=""></lo<900ma<> |  |  |
|        |       |      |       |                                     |  |  |

(1) Default for Buck Converter Application. The practical output power is determined by the output voltage and thermal condition.

## Pin Description

| SOP-8      | DIP-8 | Pin Name | I/O <sup>(2)</sup> | Description                                                                                                                                     |
|------------|-------|----------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
|            | 3     | VDD      | Р                  | The power supply and the output voltage feedback pin. For the normal operation, a capacitor with $1\mu$ F is recommended to connect to this pin |
| 2          | 1     | GND      | G                  | The ground reference for the IC                                                                                                                 |
| 3          | 4     | FB       | I                  | Feedback Input. Left open for default 12V output                                                                                                |
| 4          | 2     | CS       | I                  | Current Sensing Input                                                                                                                           |
| 5, 6, 7, 8 | 6,7,8 | Drain    | Р                  | The Power MOSFET Drain                                                                                                                          |
| /          | 5     | NC       | -                  | No Function Pin and Left Floating in Application                                                                                                |

(2) I - Input, O - Output, P - Power, G - Ground.



## **Ordering Information**

| Part Number <sup>(3)</sup>                       | Description                              |  |  |
|--------------------------------------------------|------------------------------------------|--|--|
| KP3210SGA, KP3211SGA                             | SOP-8, Halogen free in T&R, 4000Pcs/Reel |  |  |
| KP3210DP, KP3211DP, KP3212DP                     | DIP-8, Halogen free, 50Pcs/Tube          |  |  |
| 3) Suffix "A" - Tape&Reel.<br>Block Diagram<br>V | DD Drain                                 |  |  |
| FB UVLO FOR LDO FG BIAS                          |                                          |  |  |



## Absolute Maximum Ratings (4)

| Parameter                                                        | Value       | Unit       |      |
|------------------------------------------------------------------|-------------|------------|------|
| Drain - GND Voltage Range                                        | -0.3 to 650 | V          |      |
| VDD - GND Voltage Range                                          | -0.3 to 30  | V          |      |
| VDD Pin Clamp Current                                            | 10          | mA         |      |
| FB, CS - GND Voltage Range                                       |             | -0.3 to 7  | V    |
| Package Thermal Resistance – Junction to Ambient (SC             | OP-8)       | 165        | °C/W |
| Package Thermal Resistance – Junction to Ambient (DI             | P-8)        | 105        | °C/W |
| Maximum Junction Temperature                                     |             | 150        | °C   |
| Storage Temperature Range                                        |             | -65 to 150 | °C   |
| Lead Temperature (Soldering, 10sec.)                             |             | 260        | °C   |
| ESD Capability, HBM (Human Body Model) <sup>(5)</sup>            |             | 3          | kV   |
|                                                                  | KP3210      | 1          | A    |
| Maximum Internal MOSFET DC Drain Current                         | KP3211      | 2          | А    |
|                                                                  | KP3212      | 4          | А    |
|                                                                  | KP3210      | 4          | А    |
| Maximum Internal MOSFET Pulse Drain Current<br>(Continues 100µs) | KP3211      | 8          | А    |
|                                                                  | KP3212      | 16         | А    |

(4) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximumrated conditions for extended periods may affect device reliability.

(5) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## **Recommended Operation Conditions**

| Parameter                      | Value      | Unit |
|--------------------------------|------------|------|
| Operation Junction Temperature | -40 to 125 | °C   |
| Operation Switching Frequency  | 40 to 60   | kHz  |

### **Electrical Characteristics (Ta = 25°C, If Not Otherwise Noted)**

| Symbol                  | Parameter Test Conditions             |                     | Min. | Тур. | Max. | Unit |  |
|-------------------------|---------------------------------------|---------------------|------|------|------|------|--|
| High Voltage            | High Voltage Startup Section (HV Pin) |                     |      |      |      |      |  |
| Іну                     | HV Charging Current                   | Drain=650V, VDD=0V  | 1    | 2    |      | mA   |  |
| I <sub>HV_leakage</sub> | HV Leakage Current                    | Drain=650V, VDD=12V |      |      | 10   | μΑ   |  |



| Supply Volt                 | age Section (VDD Pin)                                       |                |      |      |      |    |
|-----------------------------|-------------------------------------------------------------|----------------|------|------|------|----|
| Vdd_on                      | VDD Under Voltage Lockout<br>Exit                           |                | 6.4  | 7.5  | 8.6  | V  |
| $V_{\text{DD}\_\text{OFF}}$ | VDD Under Voltage Lockout<br>Enter                          |                | 6.1  | 7.0  | 8.1  | V  |
| VDD_Reg1                    | VDD Regulation Voltage                                      | FB is floating | 12.4 | 12.6 | 12.8 | V  |
| I <sub>VDD_st</sub>         | Start-up Current                                            | No switching   |      | 100  | 300  | μA |
| IVDD_Op                     | Operation Current                                           | Fsw=60kHz      |      | 800  |      | μA |
| I <sub>VDD_Q</sub>          | Quiescent Current                                           |                |      | 200  | Ø    | μA |
| VDD_OVP                     | VDD OVP Threshold                                           |                |      | 28   |      | V  |
| VDD_Clamp                   | VDD Clamp Votage                                            | IVDD=10mA      |      | 30   |      | V  |
| Feedback S                  | ection (FB Pin)                                             |                | 0    |      | I    | I  |
| Vfb_ref                     | Internal Error Amplifier (EA)<br>Reference Input            |                | 1.97 | 2.0  | 2.03 | V  |
| Vfb_ovp                     | Output Over Voltage<br>Protection (Output OVP)<br>Threshold | <u> </u>       | ,    | 2.4  |      | V  |
| $V_{FB}$                    | Output Over Load Protection<br>(Output OLP) Threshold       | 6              |      | 1.7  |      | V  |
| T <sub>D_OLP</sub>          | Over Loading Debounce<br>Time                               |                |      | 50   |      | ms |
| Current Ser                 | se Input Section (CS Pin)                                   |                | •    |      |      |    |
| TLEB                        | Leading Edge Blanking Time                                  |                |      | 350  |      | ns |
| T <sub>D_OCP</sub>          | Over Current Detection and Control Delay                    |                |      | 100  |      | ns |
| VIPK                        | Normal Peak Current Limit                                   |                | 0.50 | 0.55 | 0.60 | V  |
| VAOCP                       | Abnormal Over Current<br>Protection Threshold               |                |      | 0.9  |      | V  |
| Timer Secti                 | on                                                          |                |      |      |      |    |
| TOFF_min_norm               | Normal Minimum OFF time                                     |                | 14.5 | 16   | 17.5 | μs |
| TOFF_max_nom                | Nominal Maximum OFF Time                                    |                |      | 1.4  |      | ms |
| TOFF_max_FDR                | Maximum OFF Time in Fast<br>Dynamic Response Mode           |                |      | 420  |      | μs |
| T <sub>ON_max</sub>         | Maximum ON Time                                             |                |      | 12   |      | μs |
| T <sub>ss</sub>             | Internal Soft Start Time                                    |                |      | 3    |      | ms |
| TAuto_Recovery              | Protection Auto Recovery<br>Debounce Time                   |                |      | 500  |      | ms |
| On-Chip Th                  | ermal Shutdown                                              |                |      |      | •    | •  |
| T <sub>SD</sub>             | Thermal Shutdown Trigger<br>Point <sup>(6)</sup>            |                |      | 150  |      | °C |



| $V_{\text{BR}}$ | Power MOSFET Drain<br>Source Breakdown Voltage |        | 650        |     | V |
|-----------------|------------------------------------------------|--------|------------|-----|---|
|                 |                                                | KP3210 |            | 9.5 | Ω |
| $R_{dson}$      | Static Drain-Source on Resistance              | KP3211 |            | 4   | Ω |
|                 |                                                | KP3212 |            | 2.1 | Ω |
| Guarant         | eed by design.                                 |        |            |     | 0 |
|                 |                                                |        | <b>Q</b> . |     |   |
|                 |                                                |        |            |     |   |



## **Characterization Plots**





### **Operation Description**

KP321X family integrates a high voltage power MOSFET switch and a multi mode PWM controller. It is optimized for off-line non-isolated buck or buck-boost applications in small home appliances and linear regulator replacement. The IC utilizes the multi mode PWM control to regulate output with high precision and lowest components count.

#### • Very Low Operation Current

The standby operating current in KP321X is as small as  $200\mu$ A (typical). The small operating current results in higher efficiency and reduces the VCC hold-up capacitance requirement.

# • High Voltage Start-Up Operation with Less than 50mW Standby Power

In KP321X, a 650V high voltage startup cell is integrated. During startup, the internal startup circuit is enabled and a HV current source charges the VDD hold up capacitor Cvdd through Drain pin, as shown in "Block Diagram". When VDD reaches UVLO turn-on voltage (7.5V typical), the IC begins switching and the IC current consumed increased to 0.8mA (typical). The VDD is charged by the output through the feedback diode in steady state, which result in less than 50mW standby power with the combination of high voltage startup cell.

# Current Limit and Leading Edge Blanking

There's a programmable current limit for current sensing voltage from CS Pin, which is changed according to the system switching frequency. When the sampled voltage exceeds the internal threshold, the power MOSFET is turned off for the remainder of that cycle. An internal leading edge blanking circuit is built in. During this blanking period (300ns, typical), the cycle-by-cycle current limiting comparator is disabled and cannot switch off the GATE driver.

#### Multi Mode PWM Control

To meet the tight requirement of averaged system efficiency and no load power consumption, a hybrid of frequency modulation (FM) and amplitude modulation (AM) is adopted in KP321X which is shown in the Fig 1.

Around the full load, the system operates in FM mode. When normal to light load conditions, the IC operates in FM+AM mode to achieve excellent regulation and high efficiency. When the system is near zero loading, the IC operates in FM again for standby power reduction. In this way, the no-load consumption can be less than 50mW.





#### • Constant Voltage Control

During the power MOSFET off period, KP321X samples the FB pin signal which indicates the output voltage, then using the internal Sample & Hold circuit and constant voltage control circuit to guarantee FB pin voltage meet the internal reference V<sub>FB\_REF</sub> (typically 2.0V). So that constant output voltage is achieved.

Below equation approximately determines the output voltage:

$$Vo = 2.0V * \frac{Rup + Rdown}{Rdown}$$



Since the sampling of FB is affected by the isolation diode, it is necessary to adjust the FB voltage dividing resistance in practical application.

#### • Soft Start

KP321X features an internal 4ms (typical) soft start that slowly increases the switching frequency during startup sequence. Every restart attempt is followed by the soft start activation.

#### • Output Over Voltage Protection (OVP)

In KP321X, if the sampled FB voltage is larger than 2.4V and lasts for three continuous PWM cycles, the IC will enter into Output Over Voltage Protection (Output OVP) mode, in which auto recovery mode will be followed.

#### Over Load Protection (OLP) / Short Load Protection (SLP)

If over load or short load condition occurs, the output and the feedback voltage drop down to be lower than  $V_{FB_OLP}$ . If this fault is present for more than 50ms (typical), the protection will be triggered, the IC will experience an auto-restart mode (as mentioned below).

# Abnormal Over Current Protection (AOCP)

When in heavy load or output short condition, the inductor current may be increased too large. To avoid system components damaged, there's a abnormal over current limit (typically 0.9V) for CS Pin. When the CS voltage is larger than this threshold, the internal power MOSFET is turned off immediately and is to be turned on again after 128µs.

#### • On Chip Thermal Shutdown

KP321X integrates thermal shutdown function. When the IC junction temperature is higher than 150 °C, IC shuts down and enters into auto-restart mode (as mentioned below).

#### Enhanced Dynamic Response

In KP321X, the dynamic response performance is optimized to reduce output drop in load transient.

#### • Audio Noise Free Operation

In KP321X, the optimized combination of frequency modulation and CS peak voltage modulation algorithm can provide audio noise free operation from full loading to zero loading.

# • VDD Over Voltage Protection (OVP) and Zener Clamp

When VDD voltage higher than  $V_{DD_OVP}$ (typically 28V), the IC will stop switching. This will cause VDD fall down to be lower than  $V_{DD_OFF}$  (typically 7V) and then the system will restart up again. An internal 30V (typical) zener clamp is integrated to prevent the IC from damage.

## Protections with Auto-Restart

In the event of protections, the IC enters into autorestart and an internal timer begins counting, wherein the power MOSFET is disabled. When 500ms had been counted, the IC will reset and start up the system again. However, if the fault still exists, the system will experience the above mentioned process.

#### • Soft Totem-Pole Gate Driver

KP321X has a soft totem-pole gate driver with optimized EMI performance.

#### PCB Layout Guide

Good PCB layout is very important to KP321X's operation, which helps to improve system reliability, EMI and thermal performance. Follow below guidelines to optimize performance.

(1) Power Loop Routing:

As shown in fig.2, minimize the power loop area of



## **KP321X** High Performance Low Cost Off-line PWM Power Switch

(1) and (2) as small as possible. Power loop (1) is formed by input capacitor – IC – inductor – output capacitor. Power loop (2) is formed by inductor – output capacitor – freewheeling diode. Make sure these two loop area reduce to its minimum.



Fig.2

#### (2) Feedback Routing:

As shown in fig.3, the feedback loop ③ is formed by inductor – feedback diode – FB divided resistor//FB capacitor – IC. This loop is most important to system operation. Make sure these guidelines below been checked when layout: a) Put the feedback loop out of the main power loop ① and ②, and minimize this loop area as small as possible; b) Do not route FB pin line too long, and do not route this line beneath the IC, or system may not operation normally;



c) Put the components (FB divided resistor and FB capacitor) of this loop close to IC as much as possible, and far away from the power inductor; d) Place the output feedback point at the positive of the output capacitor, and do not route this line beneath the power inductor or freewheeling diode in case high-frequency noise coupled; e) Make sure signal ground of FB line and IC are connected first, then connect to power ground of inductor through a single point.





a) When  $\pi$  filter circuit is added after the bridge, make sure power inductor far away from the  $\pi$ filter inductor; b) Connect the drain pin of KP321X to a large cooper area to improve thermal performance if possible.



## Package Dimension



| Symbol | Dimensions i | n Millimeters | Dimensions | in Inches |
|--------|--------------|---------------|------------|-----------|
| Symbol | Min.         | Max.          | Min.       | Max.      |
| A      | 1.350        | 1.750         | 0.053      | 0.069     |
| A1     | 0.100        | 0.250         | 0.004      | 0.010     |
| A2     | 1.300        | 1.500         | 0.051      | 0.059     |
| b      | 0.330        | 0.510         | 0.013      | 0.020     |
| с      | 0.170        | 0.250         | 0.007      | 0.010     |
| D      | 4.700        | 5.100         | 0.185      | 0.201     |
| E      | 3.800        | 4.000         | 0.150      | 0.157     |
| E1     | 5.800        | 6.200         | 0.228      | 0.244     |
| е      | 1.270 (BSC)  |               | 0.050 (    | BSC)      |
| L      | 0.400        | 1.270         | 0.016      | 0.050     |
| θ      | 0°           | 8°            | 0°         | 8°        |



## Package Dimension (Continued)



| Cumhal | Dimensions i            | n Millimeters | Dimension   | s in Inches |
|--------|-------------------------|---------------|-------------|-------------|
| Symbol | Min.                    | Max.          | Min.        | Max.        |
| A      | 3.600                   | 4.150         | 0.142       | 0.163       |
| A1     | 0.510                   | -             | 0.020       | -           |
| A2     | 3.150                   | 3.400         | 0.124       | 0.134       |
| В      | 0.380                   | 0.560         | 0.015       | 0.022       |
| B1     | 1.524                   | (BSC)         | 0.060 (BSC) |             |
| с      | 0.200                   | 0.350         | 0.008       | 0.014       |
| D      | 9.000                   | 9.400         | 0.354       | 0.370       |
| E      | 6.200                   | 6.500         | 0.244       | 0.256       |
| E1     | 7.620 (REF) 0.300 (REF) |               | (REF)       |             |
| е      | 2.540 (BSC)             |               | 0.100       | (BSC)       |
| L      | 3.000                   | 3.600         | 0.118       | 0.142       |
| E2     | 7.620                   | 9.300         | 0.300       | 0.366       |



## Disclaimer

Kiwi reserves the right to make any change to its product, datasheet or specification without any notice. Users shall obtain the latest information before placing an order. Kiwi herein makes no guarantee or warranty, expressed or implied, including without limitation the warranties of merchantability, fitness for any purpose or non-infringement of third party rights, nor does Kiwi convey any license or permission including without limitation the intellectual property. rights of Kiwi or any third party. Users should warrant that third party intellectual property right or other right is not infringed when integrating Kiwi products into any application or in use. Kiwi will not assume any liability arising from Julai del s versions contribution contributi any said application or use, and especially disclaim any liability including without limitation any consequential or incidental damage. Without written declaration, Kiwi products are not designed for use in surgical device implant into