## **DIGITAL SIGNAL PROCESSOR** The KS9210 which is CDP DSP IC improved digital filter characteristic includes digital audio output to interface other system directly. ## **FEATURES** - EFM Phase detector circuit - EFM data demodulator - Include sync frame detection, protection, and injection circuit - Correction of C1, C2 error - Interpolator - Subcode data processor - CLV-servo controller - Tracking counter - μ-com interface - Digital filter (Linear-phase FIR) - S-RAM address generator - 16K SRAM - Digital Audio out - 1.2μm CMOS process ## **ORDERING INFORMATION** | Device | Package | Operating Temperature | |--------|---------|-----------------------| | KS9210 | 80 QFP | -20°C~+75°C | ## **BLOCK DIAGRAM** Fig. 1 ## PIN CONFIGURATION Fig. 2 # PIN DESCRIPTION | Pin No | Symbol | I/O | Description | | | | |--------|------------------|-------|----------------------------------------------------------------------------------------|--|--|--| | 1 | SMEF | 0 | LPF time constant control signal of the spindle motor error signal | | | | | 2 | SMON | 0 | On/Off control signal for the spindle motor | | | | | 3 | SMPD | 0 | Spindle motor drive, (Rough control in the S-Mode, phase control in the P-Mode) | | | | | 4 | SMSD | 0 | Spindle motor drive.<br>Velocity control in the P-Mode | | | | | 5 | EFMI | 1 | EFM signal input terminal | | | | | 6 | EFMO | 0 | Slice level control signal of EFM signal | | | | | 7 | LOCK | 0 | Output signal of LKFS conditions sampled PBFR | | | | | | | - | (if LKFS is 'H', Lock is 'H'. If the LKFS is sampled ''L'' at test 8 times by PBFR 16 | | | | | 8 | V <sub>coo</sub> | 0 | V <sub>CO</sub> Output, when PBFR is locked the frequency is 8.6436 MHz | | | | | 9 | V <sub>COI</sub> | ı | V <sub>co</sub> Input | | | | | 10 | TEST | 1 | Momal operating is 'L', TEST is 'H' | | | | | 11 | PHAS | 0 | Phase comparison output signal between EFM and V <sub>coi</sub> /2 | | | | | 12 | V <sub>ss</sub> | T - 1 | Ground | | | | | 13 | MCK | 1 | DATA Transportation clock from μ-com | | | | | 14 | MLT | 1 | LATCH CLOCK from μ-com | | | | | 15 | MDAT | 1 | DATA from μ-com | | | | | 16 | RESET | 1 | System reset at 'L' | | | | | 17 | TRCK | 1 | Tracking counter input pulse signal | | | | | 18 | ISTAT | 0 | Output internal condition as designated by address | | | | | 19 | MUTE | 1 | Muting input | | | | | 20 | SQOK | 0 | Output the CRC check result of sub mode Q Data | | | | | 21 | SBCK | ı | Clock signal to output Subcode Data | | | | | 22 | SDAT | 0 | Serial output of Subcode Data | | | | | 23 | SQDT | 0 | Output of Subcode Q Data | | | | | 24 | S0S1 | 0 | Output of Subcode Sync Signal (S0+S1) | | | | | 25 | SQCK | 1/0 | Clock to output Subcode Q Data | | | | | 26 | SQEN | ı | SQCK I/O selection terminal<br>('L': SQCK output, 'H': SQCK input) | | | | | 27 | DATX | 0 | Digital Audio Output | | | | | 28 | LKFS | 0 | Output the Lock Conditions of frame sync | | | | | 29 | DB8 | 1/0 | CMSB | | | | | ~ | ~ | ~ | Hi-2 at the normal operating (TEST = "L", SRAM = "L") | | | | | 32 | DB5 | 1/0 | Data In/output at SRAM TEST | | | | | 33 | V <sub>DD</sub> | | + 5V | | | | | 34 | DB4 | 1/0 | | | | | | 37 | ~<br>DB1 | 1/0 | (LSB) | | | | # PIN DESCRIPTION (Continued) | Pin No | Symbol | 1/0 | Description | | | | |--------|------------------|------------|--------------------------------------------------------------------------------------------------|--|--|--| | 38 | AD1 | 1/0 | (LSB) Hi-2 at the normal operating (TEST = 'L', SRAM = 'L') | | | | | ~ | ~ | ~ | in/output at test (TEST = 'H', SRAM = 'H') | | | | | 48 | AD11 | 1/0 | (MSB) | | | | | 49 | WE | I/O | Hi-Z output at the normal operating, and Write enable input at the SRAM test | | | | | 50 | CS | 1/0 | Hi-Z output at the normal operating Chip enable input at the SRAM test | | | | | 51 | 4MCK | 0 | Divider output of X <sub>IN</sub><br>f = 4.2336 MHz | | | | | 52 | V <sub>SS</sub> | _ | Ground | | | | | 53 | X <sub>IN</sub> | I | Input terminal of crystal oscillation circuit. According to mode, f = 8.4672 MHz or 16.9344 MHz | | | | | 54 | X <sub>OUT</sub> | 0 | Output terminal of crystal oscillation circuit | | | | | 55 | SEL1 | | Mode selection terminal 1 | | | | | 56 | SEL2 | 1 | Mode selection terminal 2 | | | | | 57 | SEL3 | 1 1 | Mode selection terminal 3 | | | | | 58 | SEL4 | 1 | Mode selection terminal 4 | | | | | 59 | SRAM | 1 | Normal operating = 'L', TEST = 'H' | | | | | 60 | APTR | 0 | Output to compensate R-CH Aperture ('H' = R-CH) | | | | | 61 | APTL | 0 | Output to compensate L-CH Aperture ('H' = L-CH) | | | | | 62 | C1F1 | 0 | Output when SEL4 is 'L' | | | | | 63 | C1F2 | 0 | Output when SEL4 is 'L' | | | | | 64 | C2F1 | 0 | Output when SEL4 is 'L' | | | | | 65 | C2F2 | 0 | Output when SEL4 is 'L' | | | | | 66 | C2FL | 0 | Output when SEL4 is 'L' | | | | | 67 | DAFL | 0 | Output when SEL4 is 'L' | | | | | 68 | XTFR | 0 | Output when SEL4 is 'L' | | | | | 69 | PBFR | 0 | Output when SEL4 is 'L' | | | | | 70 | PBCK | 0 | Output when SEL4 is 'L' | | | | | 71 | FSDW | 0 | Output when SEL4 is 'L' | | | | | 72 | ULKFS | 0 | Output when SEL4 is 'L' | | | | | 73 | V <sub>DD</sub> | † <u> </u> | + 5V | | | | | 74 | JIT | 0 | Output when SEL4 is 'L' | | | | | 75 | 2WDCK | 0 | Output when SEL4 is 'L' | | | | | 76 | BLCK | 0 | Output when SEL4 is 'L' | | | | | 77 | BLCK | 0 | Output when SEL4 is 'L' | | | | | 78 | DATA | 0 | Output when SEL4 is 'L' | | | | | 79 | WDCK | 0 | Strobe signal digital filter on = 176.4 KHz off = 88.2 KHz | | | | | 80 | СНСК | 0 | Strobe signal digital filter on = 88.2 KHz<br>, off = 44.1 KHz | | | | Notes) 1. XTFR : 7.35 KHz frame sync signal made by X'tal. 2. PBFR : 7.35 KHz frame sync signal of PLAY BACK made by DATA which being reproduced. 3. PBCK : Channel bit clock of DATA which being reproduced. $\frac{V_{COI}}{2}$ at the normal mode. 4. FSDW : Unprotected frame sync. 5. ULKFS: FRAME sync protection condition. 6. JIT : Display of either RAM overflow or underflow for ±4 frame jitter margin. 7. 2WDCK: Strobe signal Digital filter On = 352.8 KHz Off = 176.4 KHz 8. BLCK : BIT CLOCK Output signal. Digital filter On = 4.2336 MHz Off = 2.1168 MHz ## ABSOLUTE MAXIMUM RATINGS (Ta = 25°C) | Characteristic | Symbol | Value | Unit | |-----------------------|------------------|--------------------|------| | Supply Voltage | V <sub>DD</sub> | -0.3~+7 | V | | Input Voltage | $\mathbf{v}_{l}$ | -0.3~+7 | V | | Output Voltage | V <sub>o</sub> | -0.3~+7 | ٧ | | Operating Temperature | TOPR | <b>−20~+75</b> | °c | | Storage Temperature | T <sub>STG</sub> | <b>−40 ~ + 125</b> | °C | ## **ELECTRICAL CHARACTERISTICS** ### 1. DC Characteristics $(V_{DD} = 5V \pm 10\%, V_{SS} = 0V, Ta = 25$ °C, unless otherwise specified) | Characteristic | Symbol | <b>Test Conditions</b> | Min | Тур | Max | Unit | |----------------------------------------|------------------|-------------------------|-----------------------|-----|--------------------|------| | Input High Voltage | V <sub>IH1</sub> | Note 1 | 0.7V <sub>DD</sub> | | V <sub>DD</sub> | V | | Input Low Voltage | V <sub>LH1</sub> | Note 1 | 0 | | 0.3V <sub>DD</sub> | ٧ | | Input High Voltage | V <sub>1H2</sub> | Note 2 | 0.8V <sub>DD</sub> | | | ٧ | | Input Low Voltage | V <sub>LH2</sub> | Note 2 | | | 0.2V <sub>DD</sub> | ٧ | | Output High Voltage | V <sub>OH</sub> | I <sub>OH</sub> = -1mA | V <sub>DD</sub> - 0.5 | | V <sub>DD</sub> | ٧ | | Output Low Voltage | V <sub>OL</sub> | I <sub>OL</sub> = 1mA | 0 | | 0.4 | ٧ | | Input Leakage Current | I <sub>LKG</sub> | $V_{IN} = 0 \sim 5.5V$ | | | ±5 | μΑ | | Three State Pin Output Leakage Current | I <sub>LKG</sub> | $V_{OUT} = 0 \sim 5.5V$ | | | ±5 | μΑ | Note 1. Related Pins + EFMI, RESET, TEST, MUTE, SEL 2~5, MLT, MDAT, SQEN. SQCK. Note 2. Related Pins - TRCK, MCK, SRAM ## 2. AC Characteristics ### A. $X_{\text{IN}}$ and $V_{\text{COI}}$ terminal ( $V_{DD}$ = 5V $\pm$ 10%, $V_{SS}$ = 0V, $T_{OPR}$ = 0 $\sim$ +70°C, unless otherwise specified) | Characteristic | Symbol | Test Conditions | Min | Тур | Max | Unit | |-----------------------|--------|-----------------|-----|-----|-----|------| | Oscillation Frequency | fosc | | | | 18 | MHz | ## B. Pins MCK, MDAT, MLT, TRCK, SQCK $(V_{DD} = 5.0V \pm 10\%, V_{SS} = 0V, T_{OPR} = 25$ °C) | Characteristic | Symbol | Min | Тур | Max | Unit | |-----------------------------------|------------------|-----|-----|-----|------| | Clock Frequency | f <sub>CK1</sub> | | | 1 | MHz | | Clock Pulse Width | twck1 | 300 | | | nS | | Set Up Time | t <sub>su</sub> | 300 | | | nS | | Hold Time | t <sub>H</sub> | 300 | | - | nS | | Delay Time | t <sub>D</sub> | 300 | | | nS | | Latch Pulse Width | tw | 300 | | | nS | | TRCK, SQCK frequency | t <sub>CK2</sub> | | | 1 | MHz | | TRCK, SQCK Frequency, Pulse Width | twck2 | 300 | | | nS | ## C. D/A Converter Interface Terminal (Pins CHCK, WDCK, APTR, APTL, C1F1, C1F2, C2FL, DAFL, XTFR, 2WDCK, DATA) | ltom | Symbol | DF OFF | | | DF ON | | | 1 | |-------------------|---------------------|--------|-----|-----|-------|-----|-----|------| | item | Symbol | Min | Тур | Max | Min | Тур | Max | Unit | | Clock Pulse Width | twck | | 236 | | | 118 | | nS | | Clock Skew (FAST) | t <sub>FCK</sub> | | | 40 | | | 40 | nS | | DATA Skew (FAST) | t <sub>F (SK)</sub> | | | 0 | | | 0 | nS | | DATA Skew (Delay) | t <sub>D (SK)</sub> | | | 8 | | | 80 | nS | ## **APPLICATION INFORMATION** ### 1. MODE SELECTOR | | | | | 00.00 | WIN | 500 | DE. | D | AC | AUDIO | 16KSRAM | | |------|------|------|------|-------|-----|-----|-----|-----|-------|-------|----------|--| | SEL1 | SEL2 | SEL3 | SEL4 | SRAM | XIN | ВО | DF | P/S | 2S/OB | /ROM | IONSHAM | | | 0 | 0 | 0 | 0 | 0 | 16M | ON | ON | S | 2S | AUDIO | internal | | | 0 | 0 | 0 | ı | 0 | | | | Р | ОВ | | | | | 0 | 0 | ı | 0 | 0 | | | OFF | S | 28 | | | | | 0 | 1 | 0 | 0 | 0 | | OFF | ON | | | | | | | 0 | ı | 0 | ı | 0 | | | | Р | ОВ | | | | | 0 | ı | 1 | 0 | 0 | | | OFF | S | 28 | | | | | 0 | 1 | I | ı | 0 | + | | | Р | ОВ | | | | | 1 | 0 | 0 | 0 | 0 | 8M | | ON | S | 2S | | | | | ı | 0 | 0 | ı | 0 | | | | Р | ОВ | | | | | ı | 0 | 1 | 0 | 0 | | | OFF | S | 28 | | | | | 1 | 0 | I | I | 0 | • | | | Р | ОВ | | | | | 1 | 1 | ı | 0 | 0 | 16M | ON | | S | 2\$ | | | | | | 1 | ı | | 0 | 8M | OFF | | 1 | | ROM | | | 1) $X_{\text{IN}}$ is the input terminal of crystal oscillator. 16M = 16.9344 MHz, 8M = 8.4672 MHz 2) DF is internal digital tilter On condition: Output the data after pass by filter Off condition: The opposite of ON condition DO shows digital audio out 3) S of DAC is outputed serially to PAD 78 and 2S is 2's complement. OB is OFFSET BINARY and shows inversed MSB. - 4) When SRAM is 'L', use internal SRAM. - 5) Audio use Audio Application and ROM use CD-ROM application in the Audio/ROM. ### 2. $\mu$ -Com Interface ine DATA inputed from $\mu$ -Com is inputed to MDAT and transfered by MCK. The signal is inputed to MLT terminal in order that the data inputed is loaded to one of six control register. Fig. 3 $\mu$ -COM DATA INPUT TIMING CHART | CONTROL | | ADDRESS | ADDRESS DATA | | | | | |----------|-------------------------------------------|---------|--------------|------|------|------|----------------| | REGISTER | COMMENT | D7 ~ D4 | D3 | D2 | D1 | D0 | TERMINAL | | CNTL-Z | DATA CONTROL | 1001 | ECMT | HIPD | NCLV | CRCD | Hi-Z | | CNTL-S | FRAME SYNC PROTECTION ATTENUATION CONTROL | 1010 | FSEM | FSEL | WSEL | ATTM | Hi-Z | | CNTL-L | TRACKING COUNTER<br>LOWER 4 BIT | 1011 | TRC3 | TRC2 | TRC1 | TRC0 | COMPLETE | | CNTL-U | TRACKING COUNTER UPPER 4 BIT | 1100 | TRC7 | TRC6 | TRC5 | TRC4 | COUNT | | CNTL-W | CLV CONTROL | 1101 | СОМ | WB | WP | GAIN | Hi-Z | | CNTL-C | CLV MODE | 1110 | CLV-MODE | | | | PW <u>≥</u> 64 | Table 1. Control Register Selection μ-Com Data 1) CNTL-Z REGISTER It is a register to control zero cross mute of audio data, phase terminal, control signal of phase servo, and have or not of CRCF DATA in SQDT. | | | DATA = 0 | DATA = 1 | |------------------------------|----------------------|---------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------| | ZCMT<br>HIPD<br>NCLV<br>CRCO | D3<br>D2<br>D1<br>D0 | Zero cross mute is off It operate PHAS normally Phase servo being acted by frame sync SQDT output except SQOK | ON LKFS became "L" to "Hi-Z" Phase servo being acted by base counter SQDT is CRCF during rising time | ### 2) CNTL-S Register It is a register to control FRAME SYNC, PROTECTION, ATTENUATION.... etc. | FSEM | FSEL | FRAME | |------|------|-------| | 0 | 0 | 2 | | 0 | 1 | 4 | | 1 | 0 | 8 | | 1 | 1 | 13 | | WSEL | CLOCK | |------|----------| | 0 | ±3<br>±7 | | | | | ATTM | MUTE | dB | |------|------|------| | 0 | 0 | 0 | | 0 | 1 | ∞ | | 1 | 0 | - 12 | | 1 | 1 | - 12 | ## 3) CNTL-L, U REGISTER After the number of track that must be counted is inputed from $\mu$ -com, The Data is loaded to tracking counter by CNTL-L, U register ## 4) CNTL-W Register | | | DATA = 0 | DATA = 1 | Comments | |------|----|--------------------|--------------------|----------------------------------------------------------| | СОМ | D3 | XTFR/4 &<br>PDFR/4 | XTFR/4 &<br>PBFR/4 | Phase comparative frequency control during phase-mode | | WB | D2 | XTFR/32 | XTFR/16 | Bottom hold period control during speed, or H speed-mode | | WP | D1 | XTFR/4 | XTFR/2 | PEAK hold period control during speed-mode | | GAIN | D0 | - 12dB | 0dB | SMPD gain control during speed, or H speed-mode | ### 5) CNTL-C Register | MODE | D7 ~ D4 | D3 ~ D0 | SMDP | SMSD | SMEF | SMON | |---------|---------|---------|--------------|-------------|---------|------| | FORWARD | | 1000 | Н | Hi-Z | L | Н | | REVERSE | | 1010 | L | Hi-Z | L | н | | SPEED | | 1110 | SPEED | Hi-Z | L | Н | | HSPEED | 1110 | 1100 | HSPEED | Hi-Z | Ĺ | H | | PHASE | | 1111 | PHASE | PHASE | Hi-Z | H | | XPHSP | | 0110 | SPEED, PHASE | Hi-Z. PHASE | L, Hi-Z | H | | VPHSP | | 0101 | SPEED | Hi-Z, PHASE | L, Hi-Z | H | | STOP | | 0000 | L | Hi-Z | L | Ĺ | ## 3. Tracking Counter This block used for track jump perform that the data, which must be jumped, inputed from $\mu$ -Com is loaded to CNTL-L, U at rising edge. Loaded Data is starting the count by tracking counter clock track, if CNTL-L is selected COMPLETE signal is outputed to ISTAT terminal, and if CNTL-U is selected, COUNT signal is outputed to. When CNTL-L reg is selected, if the pulse width of bottom hold exceed 64T (T: a period of PBFS) 'L' is outputed to $\overline{\text{ISTAT}}$ terminal. The result is detected after reverse command is inputed from $\mu$ -com and is that the speed of spindle motor reduce. The following is timing chart of tracking counter block. Fig. 4 Tracking Count Timing Chart Fig. 5 CNTL Reg. According to Output Signal of ISTAT ## 1) Block Diagram Fig. 6 X'tal OSC Block Diagram 2) Using the X'tal osc of 16.9344 MHz, Timing Chart (Sel = 0) 3) Using the X'tal osc of 8.4672 MHz, Timing Chart (Sel = 1) ## 5. EFM EFM consist of EFM demodulator which demodulate EFM DATA inputed from the Disk, EFM phase detector, frame sync detector/protector/inserter, subcode sync detector, and controller which controls EFM block .... etc. #### 1) EFM Phase Detector As EFM inputed from disk includes the component of 2.11 MHz, EFM Phase Detector generate the bit clock (PBCK) of 4.32 MHz to detect the phase of this signal. This PBCK detects the phase at the edge of EFM signal and the result is outputed to phase terminal. ## A. At normal operating Fig. 7 EFM Phase Detection Timing Chart In case of ①: when EFM signal is slow than VCO In case of ②: when EFM signal is locked with VCO In case of ③: when EFM signal is faster than VCO ## B. At abnormal operation If HIPD of CNTL-2 is selected "L" by $\mu$ -com EFM phase detector operates like (Figure 5) If HIPD is 'H' and 'L' of LKFS is shorter than 3.5T (a period of PBFS is T) Hi-Z is outputed to PHAS terminal as many as 'L' and be over 3.5T, Hi-Z is outputed as many as 3.5T #### 2) EFM Demodulator Modulated 14 Bit DATA is inputed into NRE-I circuit in the DSP. The 14 bit DATA through the circuit changes demodulated 8 bit DATA as NRE-I circuit convert 14 bit EFM data to 8 bit data. Demodulated DATA have two kind of signal, the one is subcode data and the other is PCM data, and that one is inputed into subcode block and this one is written in the 16K SRAM by CE and WE signal. ## 3) FRAME SYNC DETECTOR INSERTER/PROTECTOR a. Frame sync detector The Data consist of PRAME units, that is, it consist of frame sync, subcode data, PCM data, redundancy data..... etc. The frame sync is detected by one per frame unit #### 1 Frame (588 CHANNEL BITS) Fig. 8 (Frame Format) #### B. Frame sync protector/inserter Frame sync is omitted or detected in the place where it don't exist by the effect of ERROR or JITTER on the disk. In these cases, we need to insert or protect the signal. The window is made by using the WSEL signal to protect the Frame Sync. The frame sync inputed to window is ture data, and don't inputed is ignored. A width of window is determined by WSEL of CNTL-S Reg. If frame sync didn't be detected in the FRAME SYNC PROTECTION WINDOW, frame sync made by EFM Block is inserted in case of the sync is inserted sequencely. When the appointed number of FRAMEs is achieved by FSEM, FSEL of CNTL-S Reg, the ULKFS becomes "L" and FRAM SYNC PROTECTION WINDOW is ignored. FRAME SYNC is received absolutely at that time. When Frame Sync is received, the ULKFS signal becomes "H" and FRAME sync detected in window is received. | LKFS | ULKFS | Explanations | |------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | ı | Accordance with PLAYBACK FRAME SYNC and generated FRAME SYNC. | | 0 | ı | <ul> <li>① Out of accordance with PLAYBACK FRAME SYNC and generated FRAME SYNC, but PBFR SYNC is detected in the window selected by WSEL.</li> <li>② Out of accordance with PBFR SYNC and XTFR SYNC, and SYNC is inserted because it don't be detected in the window selected by WSEL.</li> </ul> | | 0 | 0 | <ul> <li>① After insertion as many as the Frame decided by FSFM and FSEL of CNTL-S Reg. as frame sync don't be detected in the window.</li> <li>② In case that PBFR SYNC don't be detected.</li> </ul> | #### 6. Subcode 14 bit Subcode Sync Signal (this is S0, S1) is detected in the Subcode Sync. After S0 is detected, a frame of S1 is detected. At that time S0 + S1 signal is outputed to S0S1 terminal, and S0, S1 signal is outputed to SDAT terminal when S0S1 signal is "H". After 14 bit subcode data becomes EFM demodulation, the 8 BIT of subcode data (P, Q, R, S, T, U, V, W) is syncronized with PBFR signal and is outputed to SDAT by SBCK CLOCK. Among the eight subcode DATA, Q1 data is selected and loaded to the eighty shift resister by PBFR signal. The result of checking the CRC (cycle redundancy check) of roading data is syncronized with S0S1 rising edge and outputed to SQOK terminal. If the result of checking is error. "L" is outputed to SQOK terminal and if it is true "H" is outputed to and if the CRCD of CNTL-Z Mode is "H", the result of CRC CHECK is outputed to SQDT terminal during from SOS1, "H" to SQCK FALLING EDGE. The following is the timing chart of subcode block. ## 1) at SQEN = 'L', SDAT, SQDT, S0S1, SQOK, VCOI Timing Chart Fig. 9 2) at SQEN = 'L', SQOK, SQDT, S0S1 Timing Chart Comment: If the SQOK of the subcode Q data is "H", subcode data is outputed to SQDT according to subcode, and it is "L" is outputed. ### 4) VCOI, SDAT, SBCK Timing Chart - a) after PBFR becomes falling edge SBCK become "L" during about 10 sec. - b) If S0S1 is "L", subcode P is outputed and "H", S0, S1 is outputed. - c) If a perhod of VCOI is "T", the width of $\odot$ is $4T \sim 6T$ . - d) If the pulse inputed to SBCK terminal be over seven, subcode data (P, Q, R, S, T, U, V, W) is repeated. #### 7. ECC In case the data on the disk is damaged, ECC block corrects the damaged data. C1 (32,28) and C2 (28,24) error is corrected by CIRC. ECC is performed by the unit of one symbol of eight bit. C1 pointer is generated for C1 correction, and C2 pointer is generated for C2 correction. C1, C2 send the error information of the DATA which ECC is performed. The data which don't be corrected is showed the error data by outputing C2 FIAG. The C2FL signal is handled in the interpolator by using the signal of C2F1 and C2F2. | C1F1 | C1F2 | C1C2 Error Condition | C2F1 | C2F2 | C2FL | |------|------|-------------------------|------|------|------| | 0 | 0 | No error | 0 | 0 | 0 | | 0 | 1 | Single error correction | 0 | Ī | Ö | | 1 | 0 | Double error correction | l | 0 | Ō | | ı | l l | Irretrievable error | | 1 | 1 | C1F1, C1F2: the error correct condition is outputed by C1 decoder. C2F1, C2F2: the error correct condition is outputed by C2 decoder. C2FL : In case that error can't be corrected by C2 decoder becomes 'H' and the reverse case becomes 'L' #### 8. 16K SRAM SRAM Adress Generator and 16KSAM is built in DSP to write the data in the RAM, to read/write the data at the ECC processing, and to output the data to D/A converter after the EFM data from the disk is demodulated. The SRAM (PAD 59) must be 'L' when the 16KSRAM is operating. #### 1) Address Generation Priority Control These are processed at the same time that write when EFM is demodulated, R/W at the ECC processing at D/A converter read, the priority must be controlled. When these signals are required simultainiously the processing priority is that the first is D/A converter read, the second is EFM write, the third is ECC R/W. #### 2) EFM demodulation data write When write requirement signal is send to SRAM ADDRESS GENERATOR, as the demodulated EFM DATA must be written in the SRAM, the priority is controlled and the enable signal is inputed to EFM block and the generated address is send to SRAM INTERFACE circuit. The generated adress is a data considering deinterleave thirty-two addresses are generated in the one frame. A. At the time being used 16K SRAM (EFM & ECC write) - DB1 ~ DB8 is 'H' - AD1 ~ AD11 is Hi-Z - CE, WE don't care ### 3) ECC DATA R/W At C1, C2 ECC processing, one hundred and twinty-nine address signal is generated during one frame processing as sixty-four PCM Datas and sixty-five pointer must be R/W, at ECC processing, write function is equal to 2). The following is at READ. A. The reading time at 16K SRAM \*: Valid ECC Data Fig. 14 #### 4) D/A Converter Read Thirty-six read enable signals are generated during one frame as six sampling data and twelve C2 pointer data must be read in each L, R-CH. The timing chart is equal to R/W block of ECC data for D/A converter read. In conclusion, one hundred and seventy-nine of R/W processing action are requerd. #### 5) Address Generator The Data interleaved at encode is deinterleaved at decode. One hundred and eight frame data is needed for getting one frame of PCM data in CDP format. Two counter is used to get data mached to CDP Format. That is, write base counter is used to write the EFM demodulated data in the SRAM, and read base counter is used to read the data in RAM. #### 6) JITTER MARGIN The EFM demodulated DATA is disturbed by rolling of the disk, or instability of servo system when the data is written in the SRAM. The data is distructed by time limit when the value of R/W base counter exceed ±5 FRAME because of SRAM SIZE. The JITTER MARGIN became less than ±4 frame when the value of R/W base counter exceed ±5 FRAME be due to the value of READ BASE COUNTER is loaded to the value of WRITE BASE COUNTER compulsorily. The value of READ BASE COUNTER is loaded to the value of WRITE BASE COUNTER compulsarily when the difference of READ/WRITE BASE COUNTER exceed ±4 frame, 'H' signal is outputed to JIT during a period of PBER. ## 9. Interpolator Mute ## 1) Interpolator If the BURST ERROR occur on the disk although ECC process is performed, THE data can't be corrected, according to circumstance. The data is corrected by using C2 pointer of ECC in the interpolator block. The PCM data is inputed to DATA BUS and the priority is that the first is 8 BIT C2 pointer the second is lower 8 bit, the third is upper 8 bit against each L. R-CH. When DA FLAG is 'H' takes pre hold, and in case that single error occur the average compensation method is performed with the value of PCM DATA, against a period of CHCK, when CHCK is 'L', R-CH DATA is outputed and when CHCK is 'H', L-CH DATA is outputed the timing chart of interpolator block refer to (Figure 16) $B = \frac{A+C}{2}$ : average compensation F = E = D: Pre hold compensation $G = \frac{F + H}{2}$ : average compensation Fig. 15 ### 2) Mute, Attenuation The audio data is muted or reduced by the ATTN signal is muting terminal and CNTL-S Reg. The mute have two kind of muting, one is ZERO cross muting, the other is muting. ### a) Zero cross muting The audio data is muted, after ZCMT of CNTL-Z reg goes to 'H', and in case that mute is 'H' and the upper 6 bit of audio data became all 'L' or 'H'. #### b) Muting The audio data is muted in case that the ECMT of CNTL-Z Reg. is 'L' and mute terminal is 'H'. #### c) Attenuation The signal reduction is occured by ATTM of CNTL-S reg and mute signal as following. | ATTM | MUTE | | |----------|------|--------| | 0 | 0 | 0dB | | 0 | 1 | – ∞dB | | 1 | 0 | - 12dB | | <u> </u> | 1 | - 12dB | Fig. 16 The timing chart of PCM data output in case that sel 5 is 'L' and DF is off. ## 10. Digital Filter The FIR (finite impulse response) digital filter is build in KS9210. This block consist of register multiplier, S/P & P/S converter, controller.....etc. ## 1) Block diagram Fig. 17 #### 2) Specification | PASS BAND | <ul><li>Ripple up to 18 KHz band</li><li>Reduction of 1 KHz in 20 KHz</li></ul> | ± 0.07 Max<br>0.55 Max | |----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------| | FILTER<br>BAND | <ul> <li>Reduction of 1 KHz in 44.1 ± 1 KHz</li> <li>Reduction of 1 KHz in 44.1 ± 5 KHz</li> <li>Reduction of 1 KHz in 44.1 ± 10 KHz</li> <li>Reduction of 1 KHz in 44.1 ± 20 KHz</li> <li>– 30dB frequency range of 1 KHz</li> <li>– 60dB frequency range of 1 KHz</li> </ul> | 91 dB Min<br>60 dB Min<br>44 dB Min<br>24 dB Min<br>44.1 ± 20 KHz<br>44.1 + 6 KHz | #### 11. CLV Servo The CNTL-C Reg. is selected to control the CLV servo by Data inputed $\mu$ -Com. The CLV servo action mode is appointed by the data inputed from $\mu$ -com to control spindle motor in CNTL-C Reg. #### 1) Forward The terminal condition of output mode is that SMDP is "H", SMSD is "Hi-Z", SMEF is "L", and SMON is "H". #### 2) Reverse The condition of reverse mode is that SMOP is 'L', SMSD is 'Hi-Z', SMEF is 'L', and SMOD is 'H'. #### 3) Speed-Mode The spindle motor is controlled roughly by the mode when track jumping or EFM phase is unlocked. If a period of VCO is 'T', the pulse width of frame sync is '22T'. In case that the signal detected from EFM signal exceed '22T' by noise on the disk, ... etc., it must be removed, if not, the right frame sync can't be detected. In these case, the pulse width of EFM signal is detected by the period of XTFR/2 or XTFR/4 and the pulse width of EFM signal is detected by the period of XTFR/16 or XTFR/32. \* Peak hold clock is XTFR/2 or XTFR/4, and bottom hold clock is XTFR/16 or XTFR/32. The detected value is used for syncronized frame signal. If syncronized frame signal is less than 24T, the SMPD terminal outputs 'L', equal to 22T, outputs 'Hi-Z', and more than 23T, outputs 'H'. If the gain signal of CNTL-W Reg. is 'L' the output of SMPD terminal is reduced up to -12 dB. If it is 'H', there is no reduction. (refer to figure 7) Output conditions SMSD = Hi-Z, SMEF = 'L', SMON = 'H' #### 4) Hi-Speed-Mode The mirror do main of track which havn't pit is duplicated with 20KHz signal to EFM. In this case, servo action be to unstable because the peak value of mirror signal which is longer than original frame sync signal is detected. In Hi-speed mode, by using the 8.4672/256 MHz signal against peak hold and XTFR/16 or XTFR/32 signal against bottom hold, the mirror is removed, and hi-speed servo action be to stable. Output is that SMSD is 'Hi-Z', SMEF is 'L' SMON is 'H'. #### 5) Phase-Mode The mode for controls EFM phase. Phase difference between PBFR/r and XTFR/4 is detected when NCLV of CNTL-Z is 'L' and phase difference between Read Base Counter/4 and Write Base Counter/4 is detected when NCLV is 'H', and the difference is outputed to SMPD. (refer to figure 8) 'H' is outputed from falling edge of PBFR during (WPO-278T) × 32 to SMSD terminal and 'L' is outputed up to falling edge of next PBFR. (refer to figure 9) #### 6) XPHSD-Mode The mode for using normal action. The LKFS signal made from frame sync block is to sampling which period is PBFR. If sampling is 'H', Phase Mode is performed, and if the sampling is eight of 'L' continuously, speed mode is performed automatically. Selecting Peak hold period of speed mode, and bottom hold period and gain of speed/hi-speed mode is determined by CNTL-W Reg. ### 7) VPMSP-Mode The mode to controls rough servo. Instead of X'tal VCO is used to test EFM pattern. If the center value of VCO is varid the rotation of spindle motor is varied to same direction and VCO is locked easily. #### 8) STOP The mode for stop spindle motor. Output is that SMDP is 'L', SMSD = 'Hi-Z' SMEF is 'L', and SMON is 'L'. Fig. 19 The timing chart of SMDP output (a) The timing chart of SMSD output when PBFR is '287T' (b) The timing chart of SMDP output when PBFR is '294T' Fig. 20 The timing chart of SMDP output at phase mode ## 12. Digital Audio Out The data is outputed serially by audio interface format to other digital set. ### 1) Digital Audio Interface Format for CDP 0L: L-CH Format included block sync preamble 1L-191L: L-CH Format included L-CH sync preamble 0R ~ 191R: R-CH format included R-CH sync preamble Fig. 21 ### a) PREAMBLE Use for discrimate the block of data, L and R-CH DATA Fig. 22 ### b) Control Signal - ① Validity bit: it is indicated that the error of 16 bit audio data exists, or don't - 2 User definable bit: subcode data output Fig. 23 ③ Channel status bit: Output a high position information of 4 bit of subcode Q indicate the number of channel, pre-emphasis and copy.... etc. Indicate CDP-category. 4 Parity Bit: Make even parity. Fig. 24