

# Automotive monolithic dual 3.5 A step-down switching regulator with LDO

Datasheet - production data



#### **Features**

- AEC-Q100 qualified
- Two step-down synchronous switching voltage regulators with internal power switches:
  - Wide operating input voltage range (from 3.3 V to 26 V)
  - Output voltage selectable by external divider (feedback voltage at 0.9 V)
  - 0.9 V minimum output, maximum output limited by maximum Duty Cycle
  - DC/DCs can work in Low Power Mode for reduced current consumption in low output Load
  - Internal high-side/ low-side NDMOS
  - 270 kHz and 2.2 MHz selectable free-run frequencies
  - 125 kHz < f < 2.3 MHz synchronization range at SYNCIN pin
  - Programmable current limits at 2 A and 4 A
  - Independent hardware enabling pins
  - Independent supply inputs
  - 180° phase shift between outputs
  - Synch out 90 ° phase shift vs DC-DC1
  - Programmable switching frequency divider by 1, 2, 4, 8 between the two regulators
  - The two regulators can be paralleled

- Independent voltage supervisors/power-goods with selectable thresholds through external pin:
  - two available thresholds for UV/OV/PG signals: 90-120-95% or 80-110-85% (output voltage percentage)
- Soft-start, thermal protection
- One standby/linear regulator:
  - Output selectable with external resistor divider till 10 V
  - Soft start, hardware enable pin
  - 250 mA maximum current capability
  - Standby operative mode
  - Programmable power good thresholds (85% or 95% output voltage percentage)
  - Thermal protection
- Microcontroller reset with programmable duration, activated by output under voltage or watchdog fault
- External High Side Driver enable pin
- One integrated window watchdog (5 ms ≤ window ≤ 50 ms, with ± 20% tolerance)
- · Short circuit protected outputs
- Low external components number
- Low EMI
- Thermal shutdown junction temperature 150°C

**Table 1. Device summary** 

| Order code | Package            | Packing     |
|------------|--------------------|-------------|
| L5964L-VYY | LQFP64 exp. pad up | Tray        |
| L5964L-VYT | LQFP64 exp. pad up | Tape & Reel |

Contents L5964

# **Contents**

| 1 | Desc | ription                                   |
|---|------|-------------------------------------------|
| 2 | Pins | description 8                             |
|   | 2.1  | LQFP64 pins description                   |
| 3 | Bloc | k diagram                                 |
| 4 | Appl | cation diagrams13                         |
| 5 | Elec | rical specifications14                    |
|   | 5.1  | Absolute maximum ratings                  |
|   | 5.2  | Operating voltage                         |
|   | 5.3  | Thermal data                              |
|   | 5.4  | Electrical characteristics                |
|   | 5.5  | Electrical characteristic curves          |
| 6 | Fund | tional description                        |
|   | 6.1  | Block description                         |
|   |      | 6.1.1 Switching regulators                |
|   |      | 6.1.2 Low drop out (LDO) linear regulator |
|   | 6.2  | Working modes                             |
|   |      | 6.2.1 Shutdown mode                       |
|   |      | 6.2.2 Normal mode                         |
|   |      | 6.2.3 Microcontroller mode                |
| 7 | Appl | cation information                        |
|   | 7.1  | Output inductor (L)                       |
|   | 7.2  | Output capacitors (C <sub>OUT</sub> )     |
|   | 7.3  | Input capacitors (C <sub>IN</sub> )       |
|   | 7.4  | Bootstrap capacitor (C <sub>BS</sub> )    |
|   | 7.5  | Compensation network                      |
|   | 7.6  | Power good delay time setting             |
|   | 7.7  | Watch dog delay time setting              |
|   |      | 5 ,                                       |



| 9 | Revis | sion history                                             |
|---|-------|----------------------------------------------------------|
|   | 8.2   | Package marking information                              |
|   | 8.1   | LQFP64 (10x10x1.4 mm exp. pad up) package information 45 |
| 8 | Pack  | age information                                          |
|   | 7.19  | External compensation network                            |
|   | 7.18  | The modulator gain at f <sub>C</sub> 44                  |
|   | 7.17  | The DC gain of modulator43                               |
|   | 7.16  | The zero of modulator                                    |
|   | 7.15  | The pole of modulator                                    |
|   | 7.14  | R <sub>LOAD</sub> 43                                     |
|   | 7.13  | The crossover frequency f <sub>C</sub> 43                |
|   | 7.12  | Duty cycle                                               |
|   | 7.11  | Output capacitor                                         |
|   | 7.10  | Inductor                                                 |
|   | 7.9   | Inductor ripple current                                  |
|   | 7.8   | Design step guide                                        |

List of tables L5964

# List of tables

| Table 1.  | Device summary                                                                    | 1    |
|-----------|-----------------------------------------------------------------------------------|------|
| Table 2.  | LQFP64 pin list                                                                   |      |
| Table 3.  | Absolute maximum ratings                                                          |      |
| Table 4.  | Operating voltage                                                                 | . 15 |
| Table 5.  | Thermal data (LQFP64)                                                             | . 15 |
| Table 6.  | Electrical characteristics                                                        | . 16 |
| Table 7.  | Relationship between capacitor value at PGDELAY pin and delay duration            | . 27 |
| Table 8.  | 2 presets which can be selected through PGTH12 pin                                | . 27 |
| Table 9.  | Relationship between capacitor value at PGDELAY pin and Reset/Power Up duration . | . 30 |
| Table 10. | Fault Management for all regulators in all working modes                          | . 33 |
| Table 11. | TJTEST voltage vs junction temperature                                            | . 35 |
| Table 12. | Design process and component selection                                            | . 42 |
| Table 13. | LQFP64 (10x10x1.4 mm exp. pad up) package mechanical data                         | . 46 |
| Table 14  | Document revision history                                                         | 40   |



L5964 List of figures

# List of figures

| Figure 1.  | Simplified, general block diagram                                      | /  |
|------------|------------------------------------------------------------------------|----|
| Figure 2.  | LQFP64 pinout (bottom view)                                            | 8  |
| Figure 3.  | Block diagram                                                          | 12 |
| Figure 4.  | Application circuit (microcontroller mode)                             | 13 |
| Figure 5.  | application circuit for parallel mode                                  | 13 |
| Figure 6.  | Efficiency at 250 kHz (V <sub>in</sub> = 14 V, V <sub>out</sub> = 5 V) | 21 |
| Figure 7.  | Efficiency at 2 MHz (V <sub>in</sub> = 5 V, V <sub>out</sub> = 3.3 V)  |    |
| Figure 8.  | PWM frequency management                                               | 22 |
| Figure 9.  | LDO diagram                                                            | 23 |
| Figure 10. | Enable timing for LDO regulator in Normal Mode (ENLDO < 5 V)           | 24 |
| Figure 11. | Enable timing for standby regulator                                    | 25 |
| Figure 12. | Shutdown Mode configuration                                            | 26 |
| Figure 13. | ENBUCK1 internal block diagram in normal mode                          | 26 |
| Figure 14. | Output signals behavior in normal mode                                 | 27 |
| Figure 15. | OV, UV functions                                                       |    |
| Figure 16. | ENBUCK1 internal block diagram in microcontroller mode                 | 29 |
| Figure 17. | Microcontroller mode power up phase                                    | 30 |
| Figure 18. | Pulsed enable function                                                 |    |
| Figure 19. | Enable pin management                                                  |    |
| Figure 20. | WD fail management in microcontroller mode '1'                         |    |
| Figure 21. | WD fail management in microcontroller mode '2'                         |    |
| Figure 22. | TJTEST voltage vs junction temperature                                 |    |
| Figure 23. | Basic control loop block diagram                                       | 38 |
| Figure 24. | Simplified gain plot                                                   |    |
| Figure 25. | LQFP64 (10x10x1.4 mm exp. pad up) package outline                      |    |
| Figure 26. | LQFP64 (10x10x1.4 mm exp. pad up) marking information                  | 48 |



DS12453 Rev 2 5/50

Description L5964

# 1 Description

L5964 is a dual step-down switching regulator with internal power switches and a low dropout linear/standby regulator, designed for car battery supplied applications. All the regulators have independent supply voltages, enables pins, power goods and thermal protections.

The switching regulators have selectable voltage supervisors and power goods, and selectable current limits. The LDO has power good and fixed current limitation.

The PMIC finds application in different automotive systems, where load dump protection and wide input voltage range are mandatory.

Typically, the regulator connected to the battery works at low frequency, while the one connected to the pre-regulated voltage can make the most of the high frequency operation. In this way the efficiency of the system is improved and the ability of the product to function both as a pre- and post-regulator is exploited.

For the same reason, in applications where both regulators must be connected to a battery, for example when powering a hub consisting of two USB ports, it is recommended to work at the lowest frequency. The linear regulator that remains available can be used to power the controller.

The two DC-DC converters can work in free-run condition, with frequency selectable between two values, 270 kHz or 2.2 MHz, or synchronize themselves to an external clock (SYNCIN pin). They are 180° out of phase, while the synchronization output signal (SYNCOUT pin) is 90° out of phase with the first regulator. The phase shift simplifies the use of two ICs in the same application (4 DC/DCs regulators).

The high operating frequency allowed by the synchronization input helps to reduce AM and FM interferences and grants the use of small and low cost inductors and capacitors.

The two switching regulators can be used in parallel and increase the output current capability up to 7 A.

The L5964 can work in two different modes, normal and microcontroller mode, based on the condition of a hardware pin.

When the microcontroller mode is selected, some pins change functionality. For example, the reset and watchdog functions are available. In this way the PMIC easily manages the power management of a microcontroller.

The availability of power good and enable signals, however, makes easy to manage the system power up sequence even without the presence of a microcontroller, since it is possible to enable a voltage only when the previous voltage is stable and with a precise delay.

The total quiescent current, when both DC/DCs and LDO are disabled, is less than 10 μA.

The product is available in LQFP64 with exposed pad up. This package is able to dissipate power through an external heatsink.

6/50 DS12453 Rev 2

L5964 Description



Figure 1. Simplified, general block diagram

Pins description L5964

#### **Pins description** 2

#### LQFP64 pins description 2.1

**PGDELAYLDO** SYNCOUT VOUTLDO SYNCIN ENLDO ENLPM VINLDO WAKEL FBLDO  $\overline{\mathsf{Q}}$ N.C. TAB 64 63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 MODE SUB 48 PGDELAY2/ 2 47 **AGND PWUPDELAY** 3 COMP2 **PGTHLDO** 46 FB2 4 45 COMP1 SWGND1 5 44 FB1 SWGND2 43 **PGLDO FDIVISION** 42 **TJTEST** SUB 41 **FREQSET** LQFP-64 VINBUCK2 VINBUCK1 40 VINBUCK2 VINBUCK1 10 39 BS2 11 38 BS<sub>1</sub> 12 PHASE2 PHASE1 37 PHASE2 13 PHASE1 ENBUCK1 35 PGOV1 ENBUCK2 34 PGOV2 15 PGTH1 16 33 OCPSET1 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 PGND2 BUF PGND2 N.C. OCPSET2 PGND1 PGND1 RESET GN N

Figure 2. LQFP64 pinout (bottom view)

Table 2. LQFP64 pin list

| N# | Pin name               | Pin type | Pin description                                                                                                                                                                             |  |
|----|------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1  | MODE                   | IN       | Working mode: Pin floating sets the working Mode to Normal; shorted to AGND sets the Microcontroller Mode.                                                                                  |  |
| 2  | PGDELAY2/<br>PWUPDELAY | IN       | DC/DC2 Power good output delay time adjustable by connecting a capacitor from PGDELAY2 to AGND. In Microcontroller Mode, a capacitor sets the power up delay, from reset to watchdog input. |  |
| 3  | COMP2                  | IN/OUT   | DC/DC2 Error amplifier output for compensation network connection.                                                                                                                          |  |
| 4  | FB2                    | IN/OUT   | DC/DC2 Output feedback. Connected to an error amplifier that compares the feedback voltage to the internal reference voltage.                                                               |  |

GAPG1304151152PS

L5964 Pins description

Table 2. LQFP64 pin list (continued)

| N# | Pin name  | Pin type | Pin description                                                                                                                                                      |  |
|----|-----------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 5  | SWGND1    | GROUND   | DC/DC analog blocks ground (Switching ground).                                                                                                                       |  |
| 6  | SWGND2    | GROUND   | DC/DC analog blocks ground (Switching ground).                                                                                                                       |  |
| 7  | FDIVISION | IN       | Frequency divider setting to make DC/DC2 working at a frequency that is 1/1, 1/2, 1/4 or 1/8 of DC/DC1 one. If connected to ground puts the device in Parallel Mode. |  |
| 8  | SUB       | GROUND   | Device substrate ground.                                                                                                                                             |  |
| 9  | VINBUCK2  | SUPPLY   | DC/DC2 power supply connection.                                                                                                                                      |  |
| 10 | VINBUCK2  | SUPPLY   | DC/DC2 power supply connection.                                                                                                                                      |  |
| 11 | BS2       | OUT      | Boot-strap capacitor connection for DC/DC2.                                                                                                                          |  |
| 12 | PHASE2    | OUT      | DC/DC2 power stage output (for external inductor and boot-strap capacitor connection).                                                                               |  |
| 13 | PHASE2    | OUT      | DC/DC2 power stage output (for external inductor and boot-strap capacitor connection).                                                                               |  |
| 14 | ENBUCK1   | IN       | DC/DC1 enable (active high).                                                                                                                                         |  |
| 15 | ENBUCK2   | IN       | DC/DC2 enable (active high).                                                                                                                                         |  |
| 16 | PGTH1     | IN       | Power good threshold setting for DC/DC1. Pin floating sets the threshold to 95% of Vout; shorted to AGND sets the threshold to 85% of Vout.                          |  |
| 17 | PGTH2     | IN       | Power good threshold setting for DC/DC2. Pin floating sets the threshold to 95% of Vout; shorted to AGND sets the threshold to 85% of Vout.                          |  |
| 18 | N.C.      | -        | Not Connected.                                                                                                                                                       |  |
| 19 | PGND2     | GROUND   | Power ground of DC/DC2. Connected to internal low-side source.                                                                                                       |  |
| 20 | PGND2     | GROUND   | Power ground of DC/DC2. Connected to internal low-side source.                                                                                                       |  |
| 21 | RESET     | OUT      | Reset signal to Microprocessor in Microcontroller Mode: in Normal mode is kept in high impedance state. Open-drain output.                                           |  |
| 22 | N.C.      | -        | Not Connected.                                                                                                                                                       |  |
| 23 | IGN_BUF   | OUT      | DC/DC1 status (ON/OFF) echo to Microprocessor in Microcontroller Mode: in Normal Mode is kept in high impedance. Open-drain output.                                  |  |
| 24 | N.C.      | -        | Not Connected.                                                                                                                                                       |  |
| 25 | N.C.      | -        | Not Connected.                                                                                                                                                       |  |
| 26 | UV2       | OUT      | Under-voltage DC/DC2 signal. Open-drain output.                                                                                                                      |  |
| 27 | N.C.      | -        | Not Connected.                                                                                                                                                       |  |
| 28 | UV1       | OUT      | Under-voltage DC/DC1 signal. Open-drain output.                                                                                                                      |  |
| 29 | PGND1     | GROUND   | Power ground of DC/DC1. Connected to internal low-side source.                                                                                                       |  |
| 30 | PGND1     | GROUND   | Power ground of DC/DC1. Connected to internal low-side source.                                                                                                       |  |
| 31 | N.C.      | -        | Not Connected.                                                                                                                                                       |  |
| 32 | OCPSET2   | IN       | Programmable OCP setting for DC/DC2. Pin floating sets the overcurrent threshold to 4A; shorted to AGND sets the threshold to 2 A.                                   |  |



Pins description L5964

Table 2. LQFP64 pin list (continued)

| N# | Pin name | Pin type | Pin description                                                                                                                                |  |
|----|----------|----------|------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 33 | OCPSET1  | IN       | Programmable OCP setting for DC/DC1. Pin floating sets the overcurrent threshold to 4A; shorted to AGND sets the threshold to 2 A.             |  |
| 34 | PGOV2    | OUT      | Over-voltage DC/DC2 signal. Open-drain output.                                                                                                 |  |
| 35 | PGOV1    | OUT      | Over-voltage DC/DC1 signal. Open-drain output.                                                                                                 |  |
| 36 | PHASE1   | OUT      | DC/DC1 power stage output (for external inductor and boot-strap capacitor connection).                                                         |  |
| 37 | PHASE1   | OUT      | DC/DC1 power stage output (for external inductor and boot-strap capacitor connection).                                                         |  |
| 38 | BS1      | OUT      | Boot-strap capacitor connection for DC/DC1.                                                                                                    |  |
| 39 | VINBUCK1 | SUPPLY   | DC/DC1 power supply connection.                                                                                                                |  |
| 40 | VINBUCK1 | SUPPLY   | DC/DC1 power supply connection.                                                                                                                |  |
| 41 | FREQSET  | IN       | Programmable internal PWM frequency for DC/DC. Pin floating sets the frequency to 2M Hz; shorted to AGND sets the frequency to 250 kHz.        |  |
| 42 | TJTEST   | OUT      | Device junction temperature information.                                                                                                       |  |
| 43 | PGLDO    | OUT      | LDO regulator Power good output. Open-drain output.                                                                                            |  |
| 44 | FB1      | IN/OUT   | DC/DC1 Output feedback. Connected to error amplifier that compares the feedback voltage to the internal reference voltage.                     |  |
| 45 | COMP1    | IN/OUT   | DC/DC1 Error amplifier output for compensation network connection.                                                                             |  |
| 46 | PGTHLDO  | IN       | Power good threshold setting for LDO. Pin floating sets the threshold to 95% of VOUTLDO; shorted to AGND sets the threshold to 85% of VOUTLDO. |  |
| 47 | AGND     | GROUND   | Device analog ground.                                                                                                                          |  |
| 48 | SUB      | GROUND   | Device substrate ground.                                                                                                                       |  |
| 49 | TAB      | -        | Device slug connection.                                                                                                                        |  |
| 50 | N.C.     | -        | Not Connected.                                                                                                                                 |  |
| 51 | WDI      | IN       | Watchdog input from Microcontroller. Internal Pull Down.                                                                                       |  |
| 52 | FBLDO    | IN/OUT   | LDO regulator output feedback.                                                                                                                 |  |
| 53 | VOUTLDO  | OUT      | LDO regulator output.                                                                                                                          |  |
| 54 | VINLDO   | SUPPLY   | LDO regulator power supply.                                                                                                                    |  |
| 55 | VBAT     | SUPPLY   | Dedicated high voltage supply for reference blocks.                                                                                            |  |
| 56 | HSD_EN   | OUT      | Enable signal for external High Side switch (active low). Only active in microcontroller mode, high impedance in normal mode.                  |  |
| 57 | ENLPM    | IN       | Low Power Mode enable: pin floating enables the Low Power Mode; shorted to AGND disables the Low Power Mode.                                   |  |
| 58 | WAKEL    | IN       | Wake-up signal to enable DC/DC1 in OR internally with ENBUCK1 pin (ignored in Normal Mode, active low in Microcontroller Mode).                |  |
| 59 | ENLDO    | IN       | LDO regulator enable (active high).                                                                                                            |  |
|    |          |          |                                                                                                                                                |  |

10/50 DS12453 Rev 2

L5964 Pins description

Table 2. LQFP64 pin list (continued)

| N# | Pin name              | Pin type | Pin description                                                                                                                                                                             |  |
|----|-----------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 60 | PGDELAYLDO            | IN       | LDO Power good output delay time adjustable by connecting a capacitor to AGND.                                                                                                              |  |
| 61 | SYNCOUT               | OUT      | external Switching clock output signal.                                                                                                                                                     |  |
| 62 | SYNCIN                | IN       | External clock input connection. Connect an external clock at SYNCIN for frequency synchronization.                                                                                         |  |
| 63 | N.C.                  | -        | Not Connected.                                                                                                                                                                              |  |
| 64 | PGDELAY1/<br>RSTDELAY | IN       | DC/DC1 Power good output delay time adjustable by connecting a capacitor from PGDELAY1 to AGND. In Microcontroller Mode, a capacitor sets the power up delay, from reset to watchdog input. |  |

Block diagram L5964

# 3 Block diagram

Figure 3. Block diagram VBAT 3.3V SUPPLY BS2 VINLDO BANDGAP and BIAS VINBUCK2 - FBLDO CURRENT COMPARATOR Control and Driver VOUTLDO Logic BUCK 2 SLOPE COMPENSATION 0.9V A Ą SOFT START DGND2 V to I 3.3V FB2 Ā 10µA COMP2 L BS1 FREQSET osc 180° SYNCIN SYNC BLOCK UNBUCK1 SYNCOUT M<sub>HS</sub> MUX Control and Driver FDIVISION Logic BUCK 1 SLOPE COMPENSATION PHASE1 0.9V SOFT\_START PGND1 V to I FB1 COMP1 PGTHLDO PGDELAY1/RSTDELAY PGDELAY2/PWUPDELAY Window Watchdog WDI Ą PGLDO WAKEL ENLDO <2:1> PGOV1 PGOV2 ENBUCK1 UV1 ENBUCK2 PGTHLDO Logic Core PGTH1 Voltage Supervisor PGTH2 RESET OCPSET2 OCPSET1 HSD\_EN MODE [ **HSD** Driver 50Ω ENLPM Ł



GAPGPS03084

AGND

#### **Application diagrams** 4



Figure 4. Application circuit (microcontroller mode)





# 5 Electrical specifications

# 5.1 Absolute maximum ratings

Table 3. Absolute maximum ratings

| Pin name / symbol                                                                                       | Parameter                                                       | Value                    | Unit   |
|---------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|--------------------------|--------|
| VBAT, VINBUCK1,2,VINLDO,<br>PHASE1,2                                                                    | Maximum transient supply voltage                                | -0.3 to +40              | V      |
| ENBUCK2, WAKEL, ENLDO,<br>HSD_EN                                                                        | Enable pins voltage                                             | -0.3 to +40              | V      |
| ENBUCK1                                                                                                 | Enable pin voltage                                              | -0.3 to +4.6             | V      |
| PGND1/2, AGND, SWGND,<br>TAB                                                                            | Ground pins voltage                                             | -0.3 to +0.3             | V      |
| VOUTLDO, PGLDO,<br>PGOV1,2, UV1,2                                                                       | LDO regulator output, Power Good signals, under voltage signals | -0.3 to 12               | V      |
| BS1,2                                                                                                   | Boot-strap capacitor pins                                       | -0.3 to VINBUCK1,2 + 4.6 | \<br>\ |
| FB1, FB2, FBLDO, COMP1-2,<br>PGDELAY1-2, PGDELAYLDO                                                     | Regulators pins                                                 | -0.3 to +4.6             | V      |
| PGTHLDO, PGTH12, OCPSET12,FREQSET, SYNCIN, SYNCOUT, FDIVISION, TJTEST, RESET, MODE, WDI, IGN_BUF, ENLPM | Other I/O pins maximum voltage                                  | -0.3 to +4.6             | V      |
| T <sub>op</sub>                                                                                         | Operating ambient temperature range                             | -40 to +105              | °C     |
| T <sub>stg</sub>                                                                                        | Storage temperature range                                       | -55 to +150              | °C     |
| T <sub>j</sub>                                                                                          | Junction temperature                                            | 150                      | °C     |



# 5.2 Operating voltage

Table 4. Operating voltage

| Pin name / symbol                                                                                       | Parameter                                                       | Value                    | Unit |
|---------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|--------------------------|------|
| VBAT, VINBUCK1,2, VINLDO,<br>PHASE1,2                                                                   | Operating input voltage                                         | -0.3 to +26              | V    |
| ENBUCK2 WAKEL, ENLDO,<br>EN_HSD                                                                         | Enable pins voltage                                             | -0.3 to +26              | V    |
|                                                                                                         | Enable pin voltage in normal mode                               | -0.3 to +26              | ٧    |
| ENBUCK1                                                                                                 | Enable pin voltage in microcontroller mode                      | -0.3 to +5               | V    |
| VOUTLDO, PGLDO,<br>PGOV1,2, UV1,2                                                                       | LDO regulator output, Power Good signals, under voltage signals | -0.3 to 10               | \    |
| BS1,2                                                                                                   | Boot-strap capacitor pins                                       | -0.3 to VINBUCK1,2 + 3.6 | V    |
| FB1, FB2, FBLDO, COMP1,2,<br>PGDELAY1,2, PGDELAYLDO                                                     | Regulators pins                                                 | -0.3 to +3.6             | V    |
| PGTHLDO, PGTH12, OCPSET12,FREQSET,SYNC IN, SYNCOUT, FDIVISION, TJTEST, RESET, MODE, WDI, IGN_BUF, ENLPM | Other I/O pins operating voltage                                | -0.3 to +3.6             | ٧    |
| T <sub>op</sub>                                                                                         | Operating ambient temperature range                             | -40 to +105              | °C   |
| T <sub>stg</sub>                                                                                        | Storage temperature range                                       | -55 to +150              | °C   |
| Tj                                                                                                      | Junction temperature                                            | 150                      | °C   |

# 5.3 Thermal data

Table 5. Thermal data (LQFP64)

| Symbol                 | Parameter                           | Тур  | Max | Unit |
|------------------------|-------------------------------------|------|-----|------|
| R <sub>th j-case</sub> | Thermal resistance junction-to-case | 1.25 | 1.6 | °C/W |

### 5.4 Electrical characteristics

 $V_{VBAT}$  = 14.4 V,  $V_{INBUCK1/2}$  = 14.4 V,  $V_{VINLDO}$  = 14.4 V,  $T_{amb}$  = 25 °C unless otherwise specified.

**Table 6. Electrical characteristics** 

| Symbol Parameter                         |                                          | Condition                                                                                                                                                                                                          | Min | Тур  | Max | Unit |
|------------------------------------------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| Battery Suppl                            | у                                        |                                                                                                                                                                                                                    |     |      |     |      |
| $V_{VBAT}$                               | Battery voltage operating range          | -                                                                                                                                                                                                                  | 3.3 | 14.4 | 26  | ٧    |
| I <sub>SHUTDOWN</sub>                    | Shutdown mode power supply current       | V <sub>VBAT</sub> =V <sub>VINLDO</sub> =V <sub>VINBUCK1</sub> =V <sub>VIBUCKN2</sub> =14.4V<br>V <sub>ENLDO</sub> = V <sub>ENBUCK1</sub> = V <sub>ENBUCKN2</sub> = Low;<br>V <sub>WAKEUP</sub> =High               | -   | 3    | 5   | μA   |
| I <sub>STANDBY_LDO</sub>                 | LDO standby mode power supply current    | V <sub>VBAT</sub> =V <sub>VINLDO</sub> =V <sub>VINBUCK1</sub> =V <sub>VIBUCKN2</sub> =14.4V<br>=V <sub>ENLDO</sub> ,<br>V <sub>ENBUCK1</sub> = V <sub>ENBUCKN2</sub> = Low; V <sub>WAKEUP</sub> =<br>High, No Load | -   | 35   | 45  | μA   |
| OV <sub>VBAT,</sub>                      | Overvoltage lockout                      | V <sub>VBAT</sub> Rising                                                                                                                                                                                           | 30  | 32   | 34  | ٧    |
| $OV_{VNBUCK,}$ $OV_{VNLDO,}$             | threshold                                | V <sub>VBAT</sub> Falling                                                                                                                                                                                          | 28  | 30   | 32  | ٧    |
| ,                                        | Undervoltage lockout                     | V <sub>VBAT</sub> Rising                                                                                                                                                                                           | 2.8 | 3    | 3.2 | ٧    |
| $UV_VBAT$                                | threshold                                | V <sub>VBAT</sub> Falling                                                                                                                                                                                          | 2.7 | 2.9  | 3.1 | ٧    |
| Buck converte                            | ers Enable                               |                                                                                                                                                                                                                    |     |      |     |      |
|                                          |                                          | Normal mode                                                                                                                                                                                                        |     |      |     |      |
| V <sub>EN1/2</sub>                       | ENBUCK1/2 threshold, oscillator, BUCK On | V <sub>ENBUCK1/2</sub> Rising                                                                                                                                                                                      | 1.5 | 1.7  | 1.9 | ٧    |
| ▼EN1/2                                   |                                          | V <sub>ENBUCK1/2</sub> Falling                                                                                                                                                                                     | 1   | 1.3  | 1.6 | V    |
| I <sub>EN1/2_LEAKAGE</sub>               | ENBUCK1/2 leakage current                | V <sub>ENBUCK1/2</sub> =14V                                                                                                                                                                                        |     | 1    | 2   | μA   |
|                                          |                                          | Microcontroller mode                                                                                                                                                                                               |     |      |     |      |
| En_Tmin                                  | High level duration of ENBUCK1 enable    | -                                                                                                                                                                                                                  |     | 70   | 150 | μs   |
| I <sub>EN1</sub> ENBUCK1 leakage current |                                          | -                                                                                                                                                                                                                  |     | 3.5  | 5   | μA   |
|                                          |                                          | WAKEL                                                                                                                                                                                                              |     | •    |     |      |
| $V_{WAKEL}$                              | WAKEL Threshold,                         | WAKEL Falling                                                                                                                                                                                                      | 0.8 | 1    | 1.3 | V    |
| * WAKEL                                  | BUCK1 On                                 | WAKEL Rising                                                                                                                                                                                                       | 1.5 | 1.8  | 2.1 | V    |
| I <sub>WAKEL</sub> WAKEL Leakage Current |                                          | WAKEL = 0 V                                                                                                                                                                                                        |     | 1.5  | 3   | μΑ   |



Table 6. Electrical characteristics (continued)

| Symbol                                      | Parameter                           | Condition                                                               | Min      | Тур  | Max | Unit |
|---------------------------------------------|-------------------------------------|-------------------------------------------------------------------------|----------|------|-----|------|
| Buck converte                               | er                                  |                                                                         |          |      |     |      |
| V <sub>VIN1/2</sub><br>OVV <sub>IN1/2</sub> | Operating range                     | -                                                                       | 3.3      | -    | 26  | V    |
| HYS <sub>OVVinbuck</sub>                    | Hysteresis                          | -                                                                       | -        | 0.4  | -   | V    |
| 111/                                        | Undervoltage lockout                | V <sub>VINBUCK1/2</sub> Rising @ V <sub>out</sub> = 1.2 V               | 2.7      | 3.0  | 3.3 | V    |
| UV <sub>Vinbuck</sub>                       | threshold                           | V <sub>VINBUCK1/2</sub> Falling @ V <sub>out</sub> = 1.2 V              | 2.6      | 2.9  | 3.2 | V    |
| V <sub>FB1/2</sub> _VFB1/2                  | Feedback voltage                    | -                                                                       | 880      | 900  | 920 | mV   |
| ΔV <sub>LOADR</sub>                         | Load regulation                     | Load = 0.3 A to 1.5 A                                                   | -        | 0.1  | -   | mV   |
| ΔV <sub>LINER_VFB1/2</sub>                  | Line regulation                     | V <sub>VIN1/2</sub> = 3.3 V to 26 V                                     | -        | 0.1  | -   | mV   |
| ΔV <sub>FB1/2</sub> /                       | V <sub>FB1/2</sub> undershoot       | Load = 0.5 A ↔ 1.5 A, Δt = 10 μs                                        | -5       | -    | 5   | %    |
| V <sub>FB1/2</sub>                          | VFB1/2 undershoot                   | $V_{VIN1/2} = 8V \leftrightarrow 18 \text{ V}, \Delta t = 1 \text{ ms}$ | -5       | -    | 5   | %    |
| Ron <sub>HS</sub>                           | High side switch on resistance      | -                                                                       | -        | 90   | 110 | mΩ   |
| Ron <sub>LS</sub>                           | Low side switch on resistance       | -                                                                       | -        | 70   | 90  | mΩ   |
| ΔV <sub>FBSWx</sub> / Δt                    | FB pin Slope at Turn-<br>on         | Soft start time related                                                 | -        | 1    | 2   | V/ms |
| Error amplifie                              | r                                   |                                                                         | '        |      |     |      |
| g <sub>m</sub>                              | Error Amplifier<br>Transconductance | (1)                                                                     | -        | 1    | -   | mS   |
| Oscillator                                  |                                     |                                                                         | <u>'</u> |      |     |      |
|                                             | Free-run switching                  | FREQSET pin floating                                                    | 2        | 2.2  | 2.4 | MHz  |
| f <sub>OSC</sub>                            | frequency                           | FREQSET pin connected to AGND                                           | 0.24     | 0.27 | 0.3 | MHz  |
| Peak current l                              | limit                               |                                                                         | <u>'</u> |      | •   |      |
|                                             | Switch peak current                 | OCPSET1/2 Floating                                                      | 3.7      | 4.8  | -   | Α    |
| I <sub>PEAK_LIMIT</sub>                     | limit                               | OCPSET1/2 Connected to Ground <sup>(2)</sup>                            | 1.7      | 2    | -   | Α    |
| Low power me                                | ode                                 | 1                                                                       |          |      | ı   |      |
| In I DM                                     | Total quiescent current             | Buck1 or Buck 2 on, no loads<br>240 kHz < f <sub>sw</sub> < 300 kHz     | -        | 100  | 150 | μА   |
| Iq_LPM                                      | in low power mode                   | Buck1 and Buck 2 on, no loads<br>240 kHz < f <sub>sw</sub> < 300 kHz    | -        | 160  | 300 | μA   |



Table 6. Electrical characteristics (continued)

| Symbol Parameter           |                                | Condition                                                                                                 |     | Тур | Max  | Unit |
|----------------------------|--------------------------------|-----------------------------------------------------------------------------------------------------------|-----|-----|------|------|
| Power Good a               | and Power Good Delay 1         | for BUCK1/2                                                                                               |     |     |      |      |
| <b>-</b>                   | PGOV1/2 threshold as           | PGTH1/2 pin connected to AGND                                                                             |     | 85  | 92   | %    |
| TH <sub>PG1/2</sub>        | FB Voltage Percentage          | PGTH1/2 pin Floating                                                                                      | 90  | 95  | 99.5 | %    |
| V <sub>PG1/2L</sub>        | PGOV1/2 Voltage Low            | I <sub>PGOV1/2</sub> = 1 mA                                                                               | -   | 0.1 | 0.2  | V    |
| I <sub>PG1/2</sub> LEAKAGE | PGOV1/2 Leakage<br>Current     | V <sub>PGOV1/2</sub> = 5 V                                                                                | -   | -   | 1    | μA   |
| t <sub>PG1/2</sub>         | Delay for reporting a fault    | C = 0pF on PGDELAY1,2 pin                                                                                 | -   | 1   | -    | μs   |
| I <sub>PG_CHARGE</sub>     | PGDELAY1/2 Charging current    |                                                                                                           | 7   | 10  | 13   | μA   |
| V <sub>THPGDLY1/2</sub>    | PGDELAY1/2<br>Threshold        |                                                                                                           | 1.5 | 1.9 | 2.5  | V    |
| t <sub>PG1/2</sub>         | Power Good Delay<br>Time       | C = 100 pF on PGDELAY1,2 pin<br>t <sub>PG1/2</sub> = C * V <sub>THPGDLY1/2</sub> / I <sub>PG_CHARGE</sub> | 10  | 20  | 25   | μs   |
| OV and UV for              | BUCK1/2 output voltag          | ge                                                                                                        |     |     |      |      |
| TU                         | OV Threshold as                | PGTH1/2 connect to ground                                                                                 | 105 | 110 | 115  | %    |
| TH <sub>OV1/2</sub>        | Percentage<br>of FB1/2 Voltage | PGTH1/2 Floating                                                                                          | 115 | 120 | 125  | %    |
| HYS <sub>OV1/2</sub>       | Hysteresis on OV1/2            | PGTH1/2 pin floating/connected to AGND                                                                    | 4   | 6.5 | 8    | %    |
| t <sub>OV1/2_GLITCH</sub>  | Glitch filter time for OV1/2   | -                                                                                                         | -   | 5   | -    | μs   |
| TH                         | UV Threshold as<br>Percentage  | PGTH1/2 Connect to Ground                                                                                 | 72  | 80  | 84   | %    |
| TH <sub>UV1/2</sub>        | of FB1/2 Voltage               | PGTH1/2 Floating                                                                                          | 82  | 90  | 94   | %    |
| HYS <sub>UV1/2</sub>       | Hysteresis on UV1/2            | PGTH1/2 pin floating/connected to AGND                                                                    |     | 2   | 4    | %    |
| V <sub>UV1/2L</sub>        | UV1/2 Voltage Low              | I <sub>UV1/2</sub> = 1 mA                                                                                 | -   | 0.1 | 0.2  | >    |
| I <sub>UV_LEAKAGE</sub>    | UV1/2 Leakage<br>Current       | V <sub>UV1/2</sub> = 5 V                                                                                  |     | -   | 1    | μA   |
| t <sub>UV1/2_GLITCH</sub>  | Glitch Filter Time for UV1/2   | -                                                                                                         | 5   | 6.5 | 10   | μs   |
| Synchronizati              | on                             |                                                                                                           |     |     |      |      |
| f <sub>SYNC</sub>          | Frequency Range                | 50% Duty-cycle Wave on SYNCIN Pin                                                                         | 125 | -   | 2300 | kHz  |
| SYNCIN Low<br>Threshold    |                                | -                                                                                                         | -   | -   | 0.8  | V    |
| SYNCIN High<br>Threshold   |                                | -                                                                                                         |     | -   | -    | ٧    |
| -                          | SYNCIN Pin Current             | V <sub>SYNCIN</sub> = 3 V                                                                                 | 4   | 6   | 7.5  | μΑ   |

18/50 DS12453 Rev 2

Table 6. Electrical characteristics (continued)

| Symbol                    | ymbol Parameter Condition                                                                |                                                                                        | Min                                       | Тур                | Max                 | Unit  |  |
|---------------------------|------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-------------------------------------------|--------------------|---------------------|-------|--|
| FDIVISION Pir             | 1                                                                                        |                                                                                        | •                                         | •                  |                     | •     |  |
|                           |                                                                                          | R <sub>FDI</sub> < 10 kΩ                                                               |                                           | Parallel Mode      |                     |       |  |
|                           | Resistors connected to                                                                   | 32 kΩ < R <sub>FDI</sub> <40 kΩ                                                        | f <sub>SWBUCK2</sub> =1*f <sub>SWBU</sub> |                    |                     |       |  |
| $R_{FDI}$                 | FDIVISON pin to set switching frequency of                                               | 62 kΩ < R <sub>FDI</sub> <76 kΩ                                                        | f <sub>SWBl</sub>                         | <sub>JCK2</sub> =1 | /2*f <sub>SWI</sub> | BUCK1 |  |
|                           | DC/DC2                                                                                   | 125 kΩ < R <sub>FDI</sub> <160 kΩ                                                      | f <sub>SWBl</sub>                         | <sub>JCK2</sub> =1 | /4*f <sub>SWI</sub> | BUCK1 |  |
|                           |                                                                                          | R <sub>FDI</sub> > 270 kΩ                                                              | f <sub>SWBl</sub>                         | <sub>JCK2</sub> =1 | /8*f <sub>SWI</sub> | BUCK1 |  |
| Thermal Shute             | down for BUCK1/2                                                                         |                                                                                        |                                           |                    |                     |       |  |
| TSD <sub>SWx</sub>        | Thermal shut-down temperature                                                            | Temperature Rising                                                                     | 155                                       | 165                | 175                 | °C    |  |
| Hys <sub>TSDSWx</sub>     | Hysteresis on thermal shutdown temperature                                               | -                                                                                      | -                                         | 8                  | -                   | °C    |  |
| Linear regulat            | or (LDO) enable                                                                          |                                                                                        |                                           |                    |                     |       |  |
|                           | ENLDO threshold, linear regulator on                                                     | V <sub>ENLDO</sub> Rising                                                              | 1.5                                       | 1.7                | 1.9                 | V     |  |
| V <sub>ENLDO</sub>        |                                                                                          | V <sub>ENLDO</sub> Falling                                                             | 1                                         | 1.3                | 1.6                 | V     |  |
| V <sub>ENLDO</sub>        | ENLDO threshold in standby mode                                                          | V <sub>ENLDO</sub> Rising                                                              |                                           | 5.5                | 6.0                 | ٧     |  |
| I <sub>ENLDO</sub>        | ENLDO leakage current                                                                    | V <sub>ENLDO</sub> =14 V<br>4 MOhm internal pull down                                  | 2                                         | 4                  | 6                   | μA    |  |
| Linear regulat            | or (LDO)                                                                                 |                                                                                        |                                           |                    |                     |       |  |
| V <sub>VINLDO</sub>       | Input voltage range                                                                      | -                                                                                      |                                           | -                  | 26                  | V     |  |
| UV <sub>VINLDO</sub>      | Overvoltage lockout threshold on VINLDO                                                  | V <sub>VINLDO</sub> Falling                                                            |                                           | 2.9                | 3.1                 | ٧     |  |
| V                         | Feedback Voltage                                                                         | Load current = 250 mA (st-by mode)                                                     | 980                                       | 1000               | 1020                | mV    |  |
| $V_{FBLDO}$               | reedback voltage                                                                         | Load current = 50 mA (microcontroller mode)                                            | 960                                       | 990                | 1020                | mV    |  |
| ۸\/                       | Load Pogulation                                                                          | $\Delta V_{FBLDO}$ , Load Current = 0 mA to 50 mA, $V_{VOUTLDO}$ = 1.5 V, Standby Mode | -2.5                                      | -1                 | 0                   | mV    |  |
| ΔV <sub>LOADR_FBLDO</sub> | Load Regulation  Load Current = 0 mA to 250 mA V <sub>VOUTLDO</sub> = 1.5 V, Normal Mode |                                                                                        | -2                                        | -0.8               | 0                   | mV    |  |
| ΔV <sub>LINER_FBLDO</sub> | Line regulation                                                                          | ΔV <sub>FBLDO</sub> , V <sub>VINLDO</sub> = 3.5 V to 18 V,<br>Load current = 50 mA     |                                           | 1                  | -                   | mV    |  |
| ΔV <sub>FBLDO</sub> /     | 5 mA ↔ 250 mA Load Transition in Δt = TBD                                                |                                                                                        | -5                                        | -                  | 5                   | %     |  |
| V <sub>FBLDO</sub>        | Undershoot/Overshoot                                                                     | 8 ↔ 18 V V <sub>VINLDO</sub> Transition in Δt = TBD                                    |                                           | -                  | 5                   | %     |  |
| Со                        | Output capacitance                                                                       | - 3                                                                                    |                                           |                    |                     | μF    |  |
| ESR                       | Output Capacitor ESR                                                                     | -                                                                                      | -                                         | -                  | 0.2                 | Ω     |  |



Table 6. Electrical characteristics (continued)

|                          | Symbol Parameter Condition                 |                                                                                                              | Min | Тур  | Max  | Unit |  |
|--------------------------|--------------------------------------------|--------------------------------------------------------------------------------------------------------------|-----|------|------|------|--|
| V                        | Drop-out Voltage                           | V <sub>VOUTLDO</sub> = 3.3 V, Load current = 50 mA<br>V <sub>VOUTLDO</sub> decreasing of 100mV, Standby Mode | -   | 0.25 | 0.3  | V    |  |
| V <sub>DROPOUT_LDO</sub> | Drop-out voltage                           | $V_{VOUTLDO}$ = 3.3 V, Load current = 250 mA $V_{VOUTLDO}$ decreasing of 100mV, Normal Mode                  | -   | 0.35 | 0.45 | V    |  |
|                          | Short circuit current                      | VOUTLDO Shorted to Ground, Standby Mode                                                                      | -   | 70   | -    | mA   |  |
| I <sub>LIMIT_DO</sub>    | limit                                      | VOUTLDO Shorted to Ground, Normal Mode                                                                       | -   | 380  | -    | mA   |  |
| L BORKIDO L              | Power supply rejection ratio               | Load Current = 50 mA, 10 Hz < f < 10 kHz<br>1Vac <sub>pp</sub> on VINLDO                                     | 50  | -    | -    | dB   |  |
| t <sub>SOFT_START</sub>  | Soft-start Period                          | -                                                                                                            | 150 | 250  | 350  | μs   |  |
| Thermal shutd            | own for linear regulato                    | r                                                                                                            |     |      |      |      |  |
| 1 1 1 1                  | Thermal Shut-down<br>Temperature           | Temperature rising                                                                                           | 155 | 165  | 175  | °C   |  |
|                          | Hysteresis on Thermal Shutdown Temperature | -                                                                                                            | -   | 8    | -    | °C   |  |
| Power Good ar            | nd Power Good Delay f                      | or linear regulator                                                                                          |     |      |      |      |  |
|                          | PGLDO threshold as percentage              | PGTHLDO pin connected to AGND                                                                                |     | 87   | 91   | %    |  |
|                          | of FBLDO voltage                           | PGTHLDO pin floating                                                                                         | 94  | 97   | 99.5 | %    |  |
| V <sub>PGLDOL</sub>      | PGLDO voltage low                          | I <sub>PGLDD</sub> = 1 mA                                                                                    | -   | 0.1  | 0.2  | V    |  |
| LEALCA OF BOLDO          | PGLDO leakage current                      | V <sub>PGLDD</sub> = 5 V                                                                                     | -   | -    | 1    | μA   |  |
|                          | Delay for reporting a fault                | C = 0pF on PGLDODELAY Pin                                                                                    |     | 1    | 2    | μs   |  |
|                          | Glitch Filter Time for PGLDO               | -                                                                                                            | 10  | 14   | 17   | μs   |  |
|                          | PGDELAYLDO<br>Charging Current             | -                                                                                                            | 7   | 10   | 13   | μA   |  |
|                          | PGDELAYLDO<br>threshold                    | -                                                                                                            | 1.5 | 2    | 2.5  | V    |  |
| IDIVEGIEG                | Power Good Delay<br>Time                   | C = 100 pF on PGLDODELAY Pin  t <sub>DLYPGLDO</sub> = C * V <sub>THPGLDODLY</sub> / I <sub>PG_CHARGE</sub>   |     | 20   | 25   | μs   |  |
| High side driver enable  |                                            |                                                                                                              |     |      |      |      |  |
| V <sub>hsd_en</sub>      | Output voltage low                         | Load = 2 mA                                                                                                  | -   | 0.1  | 0.2  | V    |  |
| Window watchdog          |                                            |                                                                                                              |     |      |      |      |  |
|                          | Input high voltage                         | -                                                                                                            | 2   | -    | -    | V    |  |
| V <sub>WDI</sub>         | Input low voltage                          | -                                                                                                            | -   | -    | 0.8  | V    |  |



| Symbol Parameter                                                     |                                    | Condition                       |     | Тур | Max  | Unit |
|----------------------------------------------------------------------|------------------------------------|---------------------------------|-----|-----|------|------|
|                                                                      | WDI minimum period                 | -                               | -   | 5   | -    | ms   |
| T <sub>WD</sub>                                                      | WDI maximum period                 | -                               | 35  | 45  | 55   | ms   |
|                                                                      | WDI Glitch immunity <sup>(3)</sup> | -                               | -   | 100 | 150  | ns   |
| RESET function                                                       |                                    |                                 |     |     |      |      |
| -                                                                    | Reset voltage                      | I <sub>RESET</sub> = 1 mA       | -   | 0.1 | 0.2  | ٧    |
| T <sub>internal_reset</sub> Fixed internal reset time <sup>(3)</sup> |                                    |                                 | 0.8 | 1   | 1.2  | ms   |
| -                                                                    | Delay time                         | C = 100 pF on PGDELAY1 Pin      | 15  | 20  | 25   | μs   |
| IGNITION BUFFER (IGN_BUF PIN)                                        |                                    |                                 |     |     |      |      |
| IGNBUF Output leakage                                                |                                    | BUCK1 on, microcontroller mode  |     | 0   | 1    | μA   |
| IGNBUF Output Voltage Low                                            |                                    | BUCK1 off, microcontroller mode |     | 0.1 | 0.25 | ٧    |

<sup>1.</sup> Guaranteed by design.

### 5.5 Electrical characteristic curves





<sup>2.</sup> Guaranteed by bench validation.

<sup>3.</sup> RESET time is the sum of  $T_{internal\_reset}$  and  $T_{delay}$ .  $T_{reset} = T_{internal\_reset} + T_{delay}$ 

# 6 Functional description

### 6.1 Block description

### 6.1.1 Switching regulators

The two switching step-down converters have their own enable. The output voltage of the converters can be set by an external resistor divider, at the feedback pin.

To reduce the inrush current during startup, an internal soft start is implemented. The total soft start time is about 900 µs and doesn't change with operating frequency.

Two free running frequencies can be selected by connecting FREQSET pin to ground (270 kHz) or leaving it floating (2.2 MHz). In order to consider EMC performance or synchronization needs at system level, the two DC/DCs can work with an external clock at the SYNCIN pin: the applied frequency is automatically adopted.

If two or more L5964 are used together, they can work in Master-Slave configuration: the function is implemented by a dedicated pin, SYNCOUT, which gives out the operating frequency of DC/DC1 phase shifted of 90° if two DC/DCs are working with internal free running frequency, otherwise SYNCOUT will follow SYNCIN pin (no phase shift). DC/DC1 and DC/DC2 always have 180° phase difference. DC/DC2 switching frequency can be the same or respectively 1/2, 1/4, 1/8 of DC/DC1 one: division factor is programmed by FDIVISION pin by connecting an external resistor to AGND.

In free run mode, the frequency divider is active only at 2.2 MHz. If DC/DC1 is synchronized with an external clock, the frequency divider is always active.



Figure 8. PWM frequency management

Both DC/DCs can work in Low Power Mode (LPM): it means that, if load current decreases under  $I_{LPM\_ENTRY}$  threshold (light load case), then current consumption from VIN is automatically decreased; in this way L5964 can supply devices requiring high current in normal working mode and low current in stand-by condition. If load current increases above  $I_{LPM\_EXIT}$  device comes back to Normal Mode. LPM can be disabled via ENLPM pin (default status is LPM enabled). If buck supply comes from battery, LPM works only in the lowest frequency range (240 kHz <  $f_{sw}$  < 300 kHz).

Connecting FDIVISION pin to AGND through a resistor makes the two DC/DC converters work in parallel, with doubled current capability up to 7A. In this case it is necessary to connect the feedback pin of DC/DC2 to DC/DC1 FB1 pin and connect its output, through an inductor, to DC/DC1 output (see *Figure 5*). In parallel mode Low Power Mode is automatically disabled.

### 6.1.2 Low drop out (LDO) linear regulator

#### **Linear regulator Normal Mode**

If ENLDO voltage is lower than 5 V the LDO works in Normal Mode, with output current capability up to 250 mA (see *Figure 10* for reference).

The linear regulator shows quite low drop-out voltage, hence it can work with very low operating supply. Its output voltage VOUTLDO can be set by an external resistor divider connected to the feedback pin FBLDO. A dedicated power-good signal is available with 2 different selectable thresholds, which can be chosen acting on PGTHLO pin. If this pin is left floating, the threshold is set to 95% of the output voltage. If the pin is connected to ACGND, the threshold is set to 85% of the regulated voltage. The delay of this signal can be adjusted by connecting a capacitor on PGDELAYLDO pin.



Figure 9. LDO diagram



Figure 10. Enable timing for LDO regulator in Normal Mode (ENLDO < 5 V)

#### Linear regulator standby mode

The linear regulator works as Standby Regulator when ENLDO is brought to a voltage higher than 5.5 V typ. Usually, in this working mode, VBAT, VINLDO and ENLDO are connected together, in order to switch on the standby regulator as soon as the battery voltage is present.

Standby Mode is latched with the rising edge of ENLDO until the under-voltage threshold of VINLDO is crossed, resetting the latch. An under-voltage of VBAT switches off the LDO.

In standby working condition the current capability is limited to 50 mA and current consumption from VINLDO is minimized. In Standby mode an external divider with resistors in the order of Mega Ohm is suggested, to further reduce supply current consumption.

If the power good, PGLDO, is used, it is recommended to connect it to VOUTLDO through a pull-up, in order to get a clean signal.



Figure 11. Enable timing for standby regulator



### 6.2 Working modes

#### 6.2.1 Shutdown mode

If all the enable and wake up signals are not active, the device is in shutdown mode: all circuits are in off condition and current consumption from supply line is very low (10  $\mu$ A).

ENBUCK1
ENBUCK2
ENLDO
WAKEL

GAPGPS03076

Figure 12. Shutdown Mode configuration

#### 6.2.2 Normal mode

Device working mode can be settled by shorting the MODE pin to AGND (Microcontroller Mode) or leaving it open (Normal Mode).

Normal mode working condition allows each regulator to be turned ON/OFF by its enable pin: Power Up sequence can be managed according to each regulator power-good signal with programmable delay (PGDELAY1,2 and PGDELAYLDO) through an external capacitor connected to the pin. The delay time is directly proportional to the capacitor value, as shown by *Equation 20*.

In this configuration, WAKEL pin is ignored, since internally floating (see Figure 13).



Figure 13. ENBUCK1 internal block diagram in normal mode

57



Figure 14. Output signals behavior in normal mode

In the table below relationship between capacitor value at PGDELAY pin and delay duration is shown:

Table 7. Relationship between capacitor value at PGDELAY pin and delay duration

| C(PGDELAY1,2)             | 1nF    | 10nF  | 100nF | 470nF  | 1µF   | 10μF   |
|---------------------------|--------|-------|-------|--------|-------|--------|
| Power Good Delay Time 1/2 | 0.21ms | 2.1ms | 21ms  | 98.7ms | 210ms | 2.100s |

#### Fault management

In case of under or over voltage detected at VINBUCK pin the correspondent DC/DC high side is switched off and turned on automatically at next PWM if the voltage is back to normal value. In case of under/over voltage at VBAT pin, both high side switches are turned off and turned on automatically at next PWM when VBAT recovers to normal operating value.

To monitor DC/DC outputs, dedicated voltage detectors are integrated in L5964. There are 2 presets, which can be selected through PGTH12 pin, to decide detection voltage as output percentage. Each DC/DC has its own preset (PGTH1 and PGTH2).

Table 8. 2 presets which can be selected through PGTH12 pin

| PGTH pin status | Prog/Threshold | UV  | ov   | Pgood |
|-----------------|----------------|-----|------|-------|
| Floating        | Prog1          | 90% | 120% | 95%   |
| Shorted to AGND | Prog2          | 80% | 110% | 85%   |

UV1/2 and OV1/2 outputs are available: power-good1/2 status can be derived consequently (see *Figure 15*). Each power-good signal can be delayed by connecting a capacitor on



DS12453 Rev 2 27/50

PGDELAY1/2 pin. The LDO regulator has its own power-good signal PGLDO and PGDELAYLDO, but it has no UV/OV detection.

In case of output under voltage the fault is only detected and the device doesn't take any action. In case of output over voltage the High Side Power is switched off; when output decreases under the over voltage threshold, High Side is turned on automatically at next PWM. Under/over voltage information is available after filtering time at UV/OV pin; the fault is not latched.



Figure 15. OV, UV functions

The over current protection, OCP, can be set for the two DC/DC, acting on pin OCPSET. It works in the same way in both working modes.

Each DC/DC normally senses the output current and turn off the power stage when the peak is equal to the reference (current control mode). In case of over current in the inductor it is internally limited by control loop to the value set by OCPSET pin. When the pin is connected to ground or is floating, the protection is respectively set to 2 A or 4A typ.

The over temperature (OT) protection works in the same way in both working modes: when OT is detected Power stage is switched off. It is turned on automatically when temperature decreases under low shutdown threshold. Each regulator has its own thermal sense and it is independently switched off.

#### 6.2.3 Microcontroller mode

Microcontroller Mode (MODE pin connected to AGND) has been thought for L5964 to properly supply a Microcontroller; a dedicated power up phase is issued and main MCU signals like Reset and Watch Dog are managed. In this mode the power-good delays are used differently respect to normal mode: PGDELAY1 is used to generate Reset duration, PGDELAY2 to generate the Power Up delay (T<sub>PU</sub>, from Reset rising edge to Watchdog input WDI sensitivity). Only LDO power-good signal will be delayed according to PGDELAYLDO, while power-good 1/2 signals (at PGOV1/2 pins) will show no delay.

In this configuration, ENBUCK1 should not be shortened to battery. In case the enable signal is higher than 5 V, an internal clamp to 5 V requires to supply this pin by an external resistor divider.

28/50 DS12453 Rev 2

Enable thresholds,  $V_H$  and  $V_L$ , can be chosen by the user in order to be compatible with different customer's requests.

R1 should be selected in order to satisfy the following equation:

R1 > (V(ENABLE\_SIGNAL)\_MAX - 5 V) / ILIM

Where Ilim is the maximum current permissible in ENBUCK1 pin, 1 mA.

 $R_2$  is calculated from  $V_H$ ,  $V_L$  and  $R_1$  in this way:

$$V_{H} = \frac{0.99 \text{ V} \cdot (R_{2} / / (29.13 \text{k} \cdot 0.8) + R_{1})}{(R_{2} / / (29.13 \text{k} \cdot 0.8)) \cdot 0.6}$$
 
$$V_{L} = \frac{0.91 \text{ V} \cdot (R_{2} / / 1 \text{ M} + R_{1})}{(R_{2} / / 1 \text{ M}) \cdot 0.6}$$

GADG2905171620PS

29/50

WAKEL pin is active and, like ENBUCK1, can enable DC-DC1 with the opposite logic (active low, in OR with ENBUCK1).

Watchdog input (WDI) is digitally checked by an internal counter. The device verifies the correct WDI frequency range (between 20 Hz and 200 Hz): it means that WDI pulse has to last at minimum 5 ms and maximum 50 ms ( $T_{WD}$ ), otherwise a watchdog fail is detected and a Reset will be issued (see *Figure 17*).

Figure 17 shows an example of Power Up phase: watchdog counter starts after the established power up delay is expired (normally starts at each WDI falling edge) and is reset at each WDI falling edge. If  $T_{WD}$  is exceeded, then a WDI fail is detected.



Figure 16. ENBUCK1 internal block diagram in microcontroller mode

577

DS12453 Rev 2



Figure 17. Microcontroller mode power up phase

In Microcontroller Mode, Reset and HSD EN pins are active (in Normal mode they are in high impedance state); HSD EN pin is used to control an external PMOS High Side switch and follows the Reset behavior: if reset is asserted the external PMOS is turned OFF.

The Table 9 shows the relationship between the capacitor value at PGDELAY pin and the Reset/Power Up duration.

| Table 9. Relationship between capacitor value at PGDELAY pin and Reset/Power Up |  |  |  |  |  |  |  |
|---------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| duration                                                                        |  |  |  |  |  |  |  |
|                                                                                 |  |  |  |  |  |  |  |

| C(PGDELAY1,2)                   | 1 nF    | 10 nF  | 100 nF | 470 nF  | 1 μF   | 10 μF   |
|---------------------------------|---------|--------|--------|---------|--------|---------|
| Reset Time                      | 1.21 ms | 3.1 ms | 22 ms  | 99.7 ms | 211 ms | 2.101 s |
| Power Up Delay, T <sub>PU</sub> | 0.21 ms | 2.1 ms | 21 ms  | 98.7 ms | 210 ms | 2.100 s |

#### **Pulsed Enable function**

DC/DC1 enable pin (ENBUCK1) is considered valid even if it goes low after a certain time (pulsed enable). The following figure explains how the detection works: if the ENBUCK1 lasts for a time greater than En Tmin (25 µs min - 125 µs max), then it is internally latched and used to start DC/DC1. The regulator is kept in on condition, regardless of the ENBUCK1 status. If the regulator is ON and there are additional pulses on ENBUCK1 they are ignored. A Reset event can reset the internal Enable latch (Watchdog fail or under voltage on DC/DC1 output).

30/50 DS12453 Rev 2





Figure 18. Pulsed enable function

WAKEL pin behavior is expected to be the same (but active low) and is managed in the same way as ENBUCK1 pin to turn on DC/DC1. IGN\_BUF is the level shifted non-inverted version of ENBUCK1 pin. It is an open-collector output.



Figure 19. Enable pin management

#### Fault management

In Microcontroller Mode, after power up phase, WDI is continuously monitored: if a WDI fail occurs, the device reacts in the following way: a Reset is issued and, if ENBUCK1 is low and WAKEL is high, DC/DC1 is turned off and restarted at the next enable rising edge.

A new power up phase is issued. Same behavior is expected in case of under voltage detected at DC/DC1 output.



Figure 20. WD fail management in microcontroller mode '1'

If ENBUCK1 is high or WAKEL is low and a WDI fault or under voltage fault occurs, L5964 generates a Reset (whose duration is  $T_R$ ) and the DC/DC1 remains on (see *Figure 21*).





Figure 21. WD fail management in microcontroller mode '2'

In Low Power Mode, WDI monitor is disabled and a Reset can be issued only in case of output under voltage. When L5964 exits from LPM, Watchdog detection restarts after TPU time.

In Microcontroller Mode, if an Overtemperature occurs on DC/DC1, this converter turns off, its output decreases and when reaches the UV threshold a Reset is asserted. Fault is managed as described in Figure 20 and 21.

The table below resumes Fault Management for all regulators in all working modes.

Table 10. Fault Management for all regulators in all working modes

| Working Mode            | Fault              | L5964 action                                                                                                                                                                    |
|-------------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                         | Vout OV            | DC/DC high side is switched OFF after 10 µs (typ) of filtering time. High Side turned on again when output voltage returns to normal value (considering comparator hysteresis). |
|                         | Vout UV            | No action (only detection after 10 µs (typ) of filtering time).                                                                                                                 |
| DC/DC:<br>Normal        | Over Temp          | DC/DC high side is switched off and turned on again when temp becomes lower than shutdown threshold (considering hysteresis). No over temp protection in LPM.                   |
| Low Power Parallel mode | Output short       | Pulse by pulse current sensing and limiting (HS and LS)                                                                                                                         |
|                         | VBAT/VINBUCK<br>OV | DC/DC high side is switched OFF after 5 µs (typ) of filtering time. High Side turned on again when input voltage returns to normal value (considering comparator hysteresis).   |
|                         | VBAT/VINBUCK<br>UV | DC/DC high side is switched OFF after 5 µs (typ) of filtering time. High Side turned on again when input voltage returns to normal value (considering comparator hysteresis).   |



Table 10. Fault Management for all regulators in all working modes (continued)

| Working Mode                   | Fault        | L5964 action                                                                                                      |  |  |  |  |  |
|--------------------------------|--------------|-------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|                                | Over Temp    | LDO is switched off and turned on again when temp becomes lower than shutdown threshold (considering hysteresis). |  |  |  |  |  |
|                                | Output short | Current limit to 250 mA (normal mode). Current limit to 50 mA (Standby mode).                                     |  |  |  |  |  |
| LDO:<br>Normal<br>Standby mode | VINLDO OV    | It is only active in LDO Normal Mode. LDO switched off and switched on again when VINLDO returns to normal value. |  |  |  |  |  |
|                                | VBAT OV      | It is only active in LDO Normal Mode. LDO switched off and switched on again when VBAT returns to normal value.   |  |  |  |  |  |
|                                | VINLDO UV    | LDO switched off and switched on again when VINLDO returns to normal value.                                       |  |  |  |  |  |
|                                | VBAT UV      | LDO switched off and switched on again when VBAT returns to normal value.                                         |  |  |  |  |  |
| MCU mode DC/DC - LDO           |              | RESET is asserted in case of DC/DC1 UV/OV. For all the other faults the action is the same as above.              |  |  |  |  |  |

### Junction temperature information

L5964 provides at TJTEST pin a voltage directly proportional to the internal junction temperature. The relationship is reported below.



Figure 22. TJTEST voltage vs junction temperature

34/50 DS12453 Rev 2

In the table below detailed values are provided:

Note: Values coming from corners simulation at Ibias =  $10 \mu A$ .

Table 11. TJTEST voltage vs junction temperature

|      | Tj=<br>-40°C | Tj=<br>0°C | Tj=<br>27°C | Tj=<br>100°C | Tj=<br>110°C | Tj=<br>120°C | Tj=<br>130°C | Tj=<br>140°C | Tj=<br>150°C | Tj=<br>160°C | Tj=<br>170°C | Tj=<br>180°C | Unit |
|------|--------------|------------|-------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|------|
| Min  | 1.637        | 1.498      | 1.402       | 1.135        | 1.097        | 1.06         | 1.022        | 0.984        | 0.946        | 0.908        | 0.87         | 0.832        |      |
| Тур. | 1.651        | 1.515      | 1.421       | 1.159        | 1.122        | 1.085        | 1.048        | 1.011        | 0.974        | 0.936        | 0.898        | 0.861        | V    |
| Max  | 1.667        | 1.535      | 1.443       | 1.188        | 1.152        | 1.116        | 1.079        | 1.043        | 1.006        | 0.969        | 0.932        | 0.895        |      |



# 7 Application information

### 7.1 Output inductor (L)

The value of the output inductor is usually calculated to satisfy the peak-to-peak ripple current requirement. For the best compromise of cost, size and performance, it is suggested to keep the inductor current ripple between 20% and 40% of the maximum load current.

For example, if a  $\Delta I_L = I_{RIPPLE} = 0.3 \text{ x } I_{OUT(MAX)}$ 

Where, I<sub>OUT(MAX)</sub> is the maximum output current.

Then, the inductor value can be estimated by the following equation:

$$L > \frac{1}{f_{SW} \Delta I_L} V_{OUT} \left(1 - \frac{V_{OUT}}{V_{IN (MAX)}}\right)$$
 Equation 1

Where, f<sub>SW</sub> is the switching frequency, V<sub>IN(MAX)</sub> is the maximum input voltage.

The peak current flowing in Inductor is  $I_{L(PEAK)} = I_{OUT(MAX)} + \Delta I_{L} / 2$ .

If the Inductor value decreases, the peak current increases. The peak current has to be lower than the current limit of the device.

An inductor having saturation current higher than the device current limit has to be chosen.

### 7.2 Output capacitors (C<sub>OUT</sub>)

Output capacitors are selected to support load transients and output ripple current, as well as to get loop stability.

The amount of voltage ripple can be calculated by the output ripple current flowing in the Inductor:

$$\Delta V_{OUT(RIPPLE)} = \Delta I_{L}(ESR + \frac{1}{8f_{SW}C_{OUT}})$$
 Equation 2

Usually the first term is dominant. However, if a ceramic capacitor (which is recommended) is adopted, the first term on the above equation can be neglected as the ESR value is very low.

$$C_{OUT (MIN)} = \frac{\Delta I_{L}}{8f_{SW} \times (V_{OUT (RIPPLE)} - \Delta I_{L} \times ESR)}$$
 Equation 3

For example, in case  $V_{OUT}$  = 3.3 V,  $V_{IN}$  = 14 V,  $f_{SW}$  = 250 kHz,  $\Delta I_L$  = 0.3 x 3.5 A = 1.05 A, in order to have a  $\Delta V_{OUT}$  = 5% ×  $V_{OUT}$  =0.165V, a capacitor bigger than 3.3  $\mu F$  is needed ignoring the ESR of the capacitor. In case of not negligible ESR (electrolytic or tantalum capacitors), the capacitor is chosen taking into account its ESR value. The ESR can be minimized by simply adding more capacitors in parallel, or by using higher quality capacitors.

36/50 DS12453 Rev 2

It is important to have a big enough output capacitor to sustain the output voltage during a load transient. The regulator usually needs time to maintain the output voltage during load transitions. *Equation 4* shows the minimum output capacitance needed in this case. This value does not take the ESR of the output capacitor into account in the output voltage change. High quality capacitors or lower ESR capacitors are recommended.

The minimum output capacitance needed is also determined by the maximum energy stored in the inductor when a high current to low current transition occurs. The capacitance must be sufficient to absorb the change in inductor current as *Equation 5*.

**Equation 4** 

$$C_{OUT(MIN)} = \frac{(I_{OUT(MAX)} - I_{OUT(MIN)}) \times 2.5T_{sw}}{\Delta V_{OUT}}$$

**Equation 5** 

37/50

$$C_{OUT(MIN)} = \frac{L}{2} \times \frac{I_{OUT(MAX)}^2 - I_{OUT(MIN)}^2}{V_{OUT} \times \Delta V_{OUT}}$$

Where:

 $I_{OUT(MAX)}$  and  $I_{OUT(MIN)}$  refer to the worst case load in the system and  $\Delta V_{OUT}$  is the tolerance of the regulated output voltage.

Generally, if the minimum output capacitance satisfies *Equation 4* and *Equation 5*, it is bigger enough to meet also *Equation 3*. However, the final output capacitance should be the biggest one among them.

### 7.3 Input capacitors $(C_{IN})$

The input capacitors must be chosen to support the maximum input operating voltage and the maximum RMS input current required by the device. The input capacitors must deliver the RMS current according to the below equation:

$$I_{RMS} > I_{OUT (MAX)} \sqrt{D(1 - D)}$$
 Equation 6

Where  $I_{OUT(MAX)}$  is the maximum DC output current and D is the duty cycle. This function has a maximum at D = 0.5 and it is equal to  $I_{OUT(MAX)}/2$ .

Ceramic capacitors can deliver quite a bit of current but their total capacitance is relatively low. Electrolytic capacitors typically offer much more capacitance than ceramic capacitors, but can typically deliver a current of 100 to 500 mArms. So a good design will employ both types of capacitor with the ceramic capacitors placed closest to the input pins of the device.

As a result, ceramic capacitors which have very low ESR and inductance are the best for filtering the high frequency switching noise, and electrolytic capacitors are typically able to provide more current over extended periods of time where VIN would otherwise droop.



DS12453 Rev 2

#### **Bootstrap capacitor (C<sub>BS</sub>)** 7.4

A bootstrap capacitor must be connected between the BSx and PHASEx pins to provide floating gate drive to the high-side MOSFET. For most applications 47 nF is sufficient. This should be a ceramic capacitor with a voltage rating of at least 6 V.

#### 7.5 Compensation network

The compensation network has to assure stability and good dynamic performance. The loop of the device is based on the peak current mode control, compatible with external RC compensation network. The error amplifier is a transconductance amplifier with large bandwidth, which is much larger than the closed-loop one.

Pulse-width  $I_{L}$  $V_{OUT}$ modulator  $R_{\text{LOAD}}$ **COMP** gm

Figure 23. Basic control loop block diagram

The above figure shows the closed loop system with a RC compensation network. The basic regulator loop is modeled as a power modulator, output feedback divider, and an error amplifier. The loop transfer function is:

$$L(s) = \frac{V_{REF}}{V_{OUT}} \times G_{MOD}(s) \times G_{EA}(s)$$
 Equation 7

Where:

s is the angular frequency;

V<sub>REF</sub> is the internal reference voltage, 0.9 V;

V<sub>OUT</sub> is the output voltage of the converter;

G<sub>MOD</sub>(s) is the transfer function of the modulator with C<sub>OUT</sub> and R<sub>LOAD</sub>.

G<sub>MOD</sub>(s) forms a pole and a zero by R<sub>LOAD</sub>, the output capacitor (C<sub>OUT</sub>), and its ESR as expressed in below equation:

38/50 DS12453 Rev 2



$$G_{MOD}(s) = \frac{g_{mMOD}R_{LOAD}(1 + sESR \times C_{OUT})}{(1+sR_{LOAD}C_{OUT})}$$

**Equation 8** 

 $g_{mMOD} = 3.6S$ 

$$R_{LOAD} = \frac{V_{OUT}}{I_{OUT MAX}}$$

**Equation 9** 

The dominant pole is

$$f_{\text{pMOD}} = \frac{1}{2\pi C_{\text{OUT}} (R_{\text{LOAD}} + \text{ESR})}$$

**Equation 10** 

The zero is

$$f_{zMOD} = \frac{1}{2\pi C_{OUT} ESR}$$

**Equation 11** 

 $G_{EA}(s)$  is the transfer function of the buck converter from control to output. It forms two poles and a zero as expressed in the equation below:

$$G_{EA}(s) \approx \frac{g_{mEA} r_{o} (1 + sR_{C}C_{C})}{(1 + sr_{O}C_{C})(1 + sR_{C}C_{F})}$$

**Equation 12** 

Where:

 $g_{\text{mEA}}$  is the transconductance of the error amplifier, 1mS.

r<sub>O</sub> is the output resistance of error amplifier.

The zero is

$$f_{\text{zEA}} = \frac{1}{2\pi \times C_{\text{C}} \times R_{\text{C}}}$$

**Equation 13** 

The option pole is

$$f_{\text{pEA}} = \frac{1}{2\pi \times C_{\text{F}} \times R_{\text{C}}}$$

**Equation 14** 



Figure 24. Simplified gain plot

The zero  $f_{zEA}$  set by  $C_C$  and  $R_C$  cancel the pole  $f_{pMOD}$  set by  $R_{LOAD}$  and  $C_{OUT}$ .

The optional pole  $f_{pEA}$  set by  $C_F$  and  $R_C$  to cancel the output capacitor ESR zero if it occurs near the crossover frequency  $f_C$ , where the loop gain equals 1 (0dB).

The power modulator has a DC gain set by  $g_{mMOD}$  x  $R_{LOAD}$ .  $g_{mMOD}$  is transconductance of modulator, it is about 3.6 S. The following equations allow to approximate the value for the gain of the power modulator  $GAIN_{MOD(DC)}$ .

The total loop gain as the product of the modulator gain, the feedback voltage-divider gain, and the error-amplifier gain at  $f_{\rm C}$  should be equal to 1. So

$$GAIN_{MOD(fC)} = GAIN_{MOD(DC)} \times \frac{f_{pMDO}}{f_C}$$
 Equation 16

The guidelines for calculation of network:

- 1. Choose a value for  $f_{C}$ , usually between  $f_{SW}/5$  and  $f_{SW}/10$ .
- Choose resistor divider R<sub>1</sub> and R<sub>2</sub> to set the desired V<sub>OUT</sub>.
- 3. Calculate the value of R<sub>C</sub> as follows:

$$R_{C} = \frac{V_{OUT}}{g_{mEA} \times V_{FB} \times GAIN_{MOD(fC)}}$$
 Equation 17

4. Set the error-amplifier compensation zero formed by  $R_C$  and  $C_C$  ( $f_{zEA}$ ) at the  $f_{pMOD}$ . Calculate the value of  $C_C$  as follows:

$$C_{C} = \frac{1}{2\pi x f_{pMOD} x R_{C}}$$
 Equation 18

 If f<sub>zMOD</sub> is less than 5f<sub>C</sub>, add a second capacitor, C<sub>F</sub>, from COMP to GND and set the compensation pole formed by R<sub>C</sub> and C<sub>F</sub> (f<sub>pEA</sub>) at the f<sub>zMOD</sub>. Calculate the value of C<sub>F</sub> as follows:

$$C_F = \frac{1}{2\pi x f_{zMOD} x R_C}$$

**Equation 19** 

#### 7.6 Power good delay time setting

The PGDELAY1 and PGDEALY2 pins are multipurpose pin that provide a delay function of power good output when chip is out of microcontroller mode. There is an internal 10  $\mu$ A current source to charge up the external delay capacitor.

The delay time is set by

$$T_{DLY} = \frac{2.2V}{10\mu A} C_{DLY}$$

**Equation 20** 

Where:

C<sub>DLY</sub> is the external delay capacitor.

#### 7.7 Watch dog delay time setting

The PGDELAY1 and PGDEALY2 pins are multipurpose pins that do not provide a delay function of power good output when chip is in microcontroller mode.

The PGDELAY1 set the reset duration time  $(T_R)$  and PGDEALY2 set the power up delay time  $(T_{UP})$ .

$$T_{R} = \frac{2.2V}{10\mu A} C_{DLY}$$

**Equation 21** 

$$T_{UP} = \frac{2.2V}{10uA} C_{DLY}$$

**Equation 22** 

Where:

C<sub>DLY</sub> is the external delay capacitor.

#### 7.8 Design step guide

The following example illustrates the design process and component selection. The design conditions are given in below table

Table 12. Design process and component selection

| Parameter                                      | Value                        |
|------------------------------------------------|------------------------------|
| Input voltage, V <sub>IN</sub>                 | 14 V-typ, 26 V-max           |
| Output voltage, V <sub>OUT</sub>               | 3.3 V                        |
| Max - output current, I <sub>O</sub>           | 3.5 A                        |
| Load step output tolerance, ΔV <sub>OUT</sub>  | 5% of ΔV <sub>OUT</sub>      |
| inductor ripple, $\Delta I_L$                  | 30% of I <sub>OUT(MAX)</sub> |
| Current output load step, $\Delta I_O$         | 1 A, 1.5 A to 0.5 A          |
| Converter switching frequency, f <sub>SW</sub> | 250 kHz                      |

#### 7.9 Inductor ripple current

$$\Delta I_1 = 0.3 \times I_{OUT (MAX)} = 0.3 \times 3.5 A = 1.05 A$$

**Equation 23** 

#### 7.10 Inductor

$$L > \frac{1}{f_{SW} \Delta I_L} V_{OUT} \left( 1 - \frac{V_{OUT}}{V_{IN (MAX)}} \right) = \frac{3.3V}{250kHz \times 1.05A} \times \left( 1 - \frac{3.3V}{26V} \right) = 11 \mu H$$
 Equation 24

#### 7.11 Output capacitor

$$C_{OUT} = \frac{(I_{OUT\;(MAX)} - I_{OUT\;(MIN)}) \times 2.5T_{SW}}{\Delta V_{OUT}} = \frac{(1.5A - 0.5A) \times 2.5}{0.05 \times 3\;3V \times 250 \text{kHz}} = 60.6 \mu \text{F}$$
 **Equation 25**

$$C_{\text{OUT(MIN)}} = \frac{L}{2} \times \frac{I_{\text{OUT (MAX)}^2} - I_{\text{OUT (MIN)}^2}}{V_{\text{OUT}} \times \Delta V_{\text{OUT}}} = \frac{15\mu}{2} \times \frac{(1.5\text{A})^2 - (0.5\text{A})^2}{0.05 \times 3.3\text{V} \times 3.3\text{V}} = 27.5\mu\text{F}$$
 **Equation 26**

Choosing the bigger one and considering the standard capacitors, one 68  $\mu F$  or two 33  $\mu F$  capacitors are recommended.

#### 7.12 Duty cycle

$$D = \frac{V_{OUT}}{V_{IN}} = \frac{3.3V}{14V} = 0.236$$

**Equation 27** 

# 7.13 The crossover frequency f<sub>C</sub>

$$f_{\rm C} = \frac{f_{\rm SW}}{8} = \frac{250 \text{ kHz}}{8} = 31.3 \text{ kHz}$$

**Equation 28** 

#### 7.14 R<sub>LOAD</sub>

$$R_{LOAD} = \frac{V_{OUT}}{I_{OUT, MAX}} = \frac{3.3 \text{ V}}{3.5 \text{ A}} = 0.94 \Omega$$

**Equation 29** 

#### 7.15 The pole of modulator

$$f_{\text{pMOD}} = \frac{1}{2\pi C_{\text{OUT}}(R_{\text{LOAD}} + \text{ESR})} = \frac{1}{6.28 \times 66 \mu F \times 0.95 \Omega} = 2.54 \text{kHz}$$

Equation 30

Assume ESR = 10 m $\Omega$ 

#### 7.16 The zero of modulator

$$f_{\text{zMOD}} = \frac{1}{2\pi C_{\text{OUT}} \text{ ESR}} = \frac{1}{6.28 \times 66 \mu\text{F} \times 10 \text{m}\Omega} = 241 \text{kHz}$$

**Equation 31** 

# 7.17 The DC gain of modulator

**Equation 32** 

$$GAIN_{MOD(DC)} = g_{mMOD} x R_{LOAD} = 3.6S x 0.94 = 3.384$$

# 7.18 The modulator gain at f<sub>C</sub>

GAIN<sub>MOD(fC)</sub> = GAIN<sub>MOD(DC)</sub> x 
$$\frac{f_{pMDO}}{f_{C}}$$
 = 3.384 x  $\frac{2.54 \text{ kHz}}{31.3 \text{ kHz}}$  = 0.275

# 7.19 External compensation network

$$R_C = \frac{V_{OUT}}{g_{mEA} \times V_{FB} \times GAIN_{MOD(fC)}} = \frac{3.3V}{1mS \times 0.9V \times 0.275} = 13.4 \text{ k}\Omega$$
 Equation 34

$$C_{C} = \frac{1}{2\pi \ x \ f_{pMOD} \ x \ R_{C}} = \frac{1}{6.28 \ x \ 2.54 \text{kHz} \ x \ 13 \text{k}\Omega} = 4.84 \ \text{nF}$$
 Equation 35 
$$C_{F} = \frac{1}{2\pi \ x \ f_{zMOD} \ x \ R_{C}} = \frac{1}{6.28 \ x \ 241 \text{kHz} \ x \ 13 \text{k}\Omega} = 50.8 \ \text{pF}$$

L5964 Package information

# 8 Package information

In order to meet environmental requirements, ST offers these devices in different grades of *ECOPACK* packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: *www.st.com*. ECOPACK is an ST trademark.

#### 8.1 LQFP64 (10x10x1.4 mm exp. pad up) package information



Figure 25. LQFP64 (10x10x1.4 mm exp. pad up) package outline

Package information L5964

Table 13. LQFP64 (10x10x1.4 mm exp. pad up) package mechanical data

| Symbol                | Dimensions in mm |                   |      |
|-----------------------|------------------|-------------------|------|
|                       | Min.             | Тур.              | Max. |
| Θ                     | 0°               | 3.5°              | 6°   |
| θ1                    | 0°               | 9°                | 12°  |
| Θ2                    | 11°              | 12°               | 13°  |
| Θ3                    | 11°              | 12°               | 13°  |
| А                     | -                | -                 | 1.49 |
| A1                    | -0.04            | -                 | 0.04 |
| A2                    | 1.35             | 1.4               | 1.45 |
| b                     | -                | -                 | 0.27 |
| b1                    | 0.17             | 0.20              | 0.23 |
| С                     | 0.09             | -                 | 0.20 |
| c1                    | 0.09             | 0.127             | 0.16 |
| D                     | 12.00 BSC        |                   |      |
| D1 <sup>(1)</sup> (2) | 10.00 BSC        |                   |      |
| D2                    | See VARIATIONS   |                   |      |
| е                     | 0.50 BSC         |                   |      |
| E,                    | 12.00 BSC        |                   |      |
| E1 <sup>(1)</sup> (2) | 10.00 BSC        |                   |      |
| E2                    | See VARIATIONS   |                   |      |
| L                     | 0.45             | 0.60              | 0.75 |
| L1                    | 1.00 REF         |                   |      |
| N                     | -                | 64                | -    |
| R1                    | 0.08             | -                 | -    |
| R2                    | 0.08             | -                 | 0.20 |
| S                     | 0.20             | -                 | -    |
| -                     | Tolerance of     | form and position | 1    |
| aaa                   | -                | 0.20              | -    |
| bbb                   | -                | 0.20              | -    |
| ccc                   | -                | 0.08              | -    |
| ddd                   | -                | 0.08              | -    |
|                       |                  |                   |      |

Table 13. LQFP64 (10x10x1.4 mm exp. pad up) package mechanical data (continued)

| Symbol                                    | Dimensions in mm |      |      |  |
|-------------------------------------------|------------------|------|------|--|
|                                           | Min.             | Тур. | Max. |  |
| VARIATIONS                                |                  |      |      |  |
| Pad option 6.0x6.0 (T1-T3) <sup>(3)</sup> |                  |      |      |  |
| D2                                        | -                | -    | 6.61 |  |
| E2                                        | -                | -    | 6.61 |  |
| D3                                        | 4.8              | -    | -    |  |
| E3                                        | 4.8              | -    | -    |  |

<sup>1.</sup> Dimensions D1 and E1 do not include mold flash or protrusions. Allowable mold flash or protrusion is "0.25 mm" per side.

- 2. The Top package body size may be smaller than the bottom package size by much as 0.15 mm.
- 3. Number, dimensions and position of shown groves are for reference only:



Package information L5964

#### 8.2 Package marking information

Figure 26. LQFP64 (10x10x1.4 mm exp. pad up) marking information



Parts marked as 'ES' are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity.

L5964 Revision history

# 9 Revision history

Table 14. Document revision history

| Date          | Revision | Changes                                                                                                                        |
|---------------|----------|--------------------------------------------------------------------------------------------------------------------------------|
| 04-Jun-2019   | 1        | Initial release.                                                                                                               |
| 15-Jul-2019 2 |          | Updated <i>Table 1: Device summary on page 1</i> ; Updated the first row of the <i>Table 4: Operating voltage on page 15</i> . |

#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2019 STMicroelectronics – All rights reserved

50/50 DS12453 Rev 2