

### IO-Link communication master transceiver IC



#### **Features**

- Supply voltage from 18 V to 32.5 V
- Programmable output stages: high-side, low-side or push-pull (< 2 Ω)
- Up to 500 mA L+ protected high-side driver
- COM1, COM2 and COM3 mode supported
- Additional IEC61131-2 type 1 input
- Short-circuit and overcurrent output protection through current limitation and programmable cut-off current
- 3.3 V / 5 V, 50 mA linear regulator
- 5 mA IO-Link digital input
- Fast mode I<sup>2</sup>C for IC control, configuration and diagnostic
- · Diagnostic dual LED sequence generator and driver
- 5 V and 3.3 V compatible I/Os
- Overvoltage protection (> 36 V)
- Overtemperature protection
- ESD protection
- Miniaturized VFQFPN 26L (3.5x5x1 mm) package

## **Applications**

- · Industrial sensors
- · Factory automation
- · Process control

# Product status link

| Product summary |                            |  |  |  |  |
|-----------------|----------------------------|--|--|--|--|
| Order code      | L6360TR                    |  |  |  |  |
| Package         | VFQFPN 26L<br>(3.5x5x1 mm) |  |  |  |  |
| Packing         | Tape and reel              |  |  |  |  |



## **Description**

The L6360 is a monolithic IO-Link master port compliant with PHY2 (3-wire) supporting COM1 (4.8 kbaud), COM2 (38.4 kbaud) and COM3 (230.4 kbaud) modes. The C/Q<sub>O</sub> output stage is programmable: high-side, low-side or push-pull; also cut-off current, cut-off current delay time, and restart delay are programmable. Cut-off current and cut-off current delay time, combined with thermal shutdown and automatic restart, protect the device against overload and short-circuit. C/Q<sub>O</sub> and L+ output stages are able to drive resistive, inductive and capacitive loads. Inductive loads up to 10 mJ can be driven. Supply voltage is monitored and low voltage conditions are detected. The L6360 transfers, through the PHY2(C/Q<sub>O</sub> pin), data received from a host microcontroller through the USART (IN C/Q<sub>O</sub> pin), or to the USART (OUT C/Q<sub>1</sub> pin) data received from PHY2 (C/Q<sub>1</sub> pin). To enable full IC control, configuration and monitoring (i.e. fault conditions stored in the status register), the communication between the system microcontroller and the L6360 is based on a fast mode 2-wire I<sup>2</sup>C. The L6360 has nine registers to manage the programmable parameters and the status of the IC. Monitored fault conditions are: L+ line, overtemperature, C/Q overload, linear regulator undervoltage, and parity check. Internal LED driver circuitries, in open drain configuration, provide two programmable sequences to drive two LEDs.



## 1 Block diagram



Figure 1. Block diagram

DS8900 - Rev 8 page 2/61



## 2 Pin configuration

C/QO C/QI I/Q L+ VCC  $v_{CC}$ LED2 LED1  $V_{\mathsf{H}}$ SA0  $V_{\text{DD}}$ SA1 RST SA2 SDA SCL R<sub>bias</sub> SEL IRQ 10 11 12 EN<sub>C/Q</sub> IN<sub>C/Q</sub> OUT<sub>C/Q</sub> OUT<sub>I/Q</sub> EN<sub>L+</sub>

Figure 2. Pin connection (top through view)

**Table 1. Pin description** 

| Number | Name               | Function                                                                                  | Туре         |
|--------|--------------------|-------------------------------------------------------------------------------------------|--------------|
| 1, 22  | V <sub>CC</sub>    | IC power supply                                                                           | Supply       |
| 2, 21  | L-                 | L- line (IC ground)                                                                       | Supply       |
| 3      | V <sub>H</sub>     | Linear regulator supply voltage                                                           | Supply       |
| 4      | V <sub>DD</sub>    | Linear regulator output voltage                                                           | Output       |
| 5      | SA1                | Serial address 1                                                                          | Input        |
| 6      | SA2                | Serial address 2                                                                          | Input        |
| 7      | R <sub>bias</sub>  | External resistor for internal reference generation                                       | Input        |
| 8      | SEL                | Linear regulator 3.3 V/5 V voltage selection. Output is 5 V when SEL pin is pulled to GND | Input        |
| 9      | EN <sub>C/Q</sub>  | C/Q output enable                                                                         | Input        |
| 10     | IN <sub>C/Q</sub>  | C/Q channel logic input                                                                   | Input        |
| 11     | OUT <sub>C/Q</sub> | C/Q channel logic output                                                                  | Output       |
| 12     | OUT <sub>I/Q</sub> | I/Q channel logic output                                                                  | Output       |
| 13     | EN <sub>L+</sub>   | L+ switch enable. When EN <sub>L+</sub> is high the switch is closed                      | Input        |
| 14     | IRQ                | Interrupt request signal (open drain)                                                     | Output       |
| 15     | SCL                | Serial clock line                                                                         | Input        |
| 16     | SDA                | Serial data line                                                                          | Input/output |
| 17     | RST                | Reset - active low                                                                        | Input        |
| 18     | SA0                | Serial address 0                                                                          | Input        |
| 19     | LED1               | Status/diagnostic LED (open drain)                                                        | Output       |
| 20     | LED2               | Status/diagnostic LED (open drain)                                                        | Output       |

DS8900 - Rev 8 page 3/61



| Number | Name             | Function                                      | Туре   |
|--------|------------------|-----------------------------------------------|--------|
| 23     | L+               | L+ line                                       | Supply |
| 24     | I/Q              | I/Q channel line                              | Input  |
| 25     | C/Q <sub>I</sub> | Transceiver (C/Q channel) line                | Input  |
| 26     | C/Q <sub>O</sub> | Transceiver (C/Q channel) line                | Output |
| EP     | Exposed Pad      | Connect to IC ground on the application board | -      |

DS8900 - Rev 8 page 4/61



## 3 Absolute maximum ratings

Table 2. Absolute maximum ratings

| Symbol                                                                                          | Parameter                                                                 | Value                         | Unit |  |
|-------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|-------------------------------|------|--|
| V <sub>CC</sub>                                                                                 | Supply voltage                                                            | $V_{CLAMP}$                   |      |  |
| V <sub>SEL</sub>                                                                                | Linear regulator selection pin voltage                                    | -0.3 to 4                     |      |  |
| $V_{DD}$                                                                                        | Linear regulator output voltage                                           | 5.5                           |      |  |
| V <sub>H</sub>                                                                                  | Linear regulator input voltage                                            | V <sub>CC</sub>               |      |  |
| V <sub>SDA</sub> , V <sub>SCL</sub> , V <sub>SA0</sub> ,<br>V <sub>SA1</sub> , V <sub>SA2</sub> | I <sup>2</sup> C voltage                                                  | -0.3 to V <sub>DD</sub> + 0.3 |      |  |
| V <sub>LED1,2</sub>                                                                             | LED1,2 voltage                                                            | -0.3 to V <sub>DD</sub> + 0.3 | V    |  |
| $V_{C/QI}, V_{I/Q}$                                                                             | C/Q <sub>I</sub> , I/Q voltage                                            | -0.3 to V <sub>CC</sub> + 0.3 |      |  |
| V <sub>RST</sub>                                                                                | Reset voltage                                                             | -0.3 to V <sub>DD</sub> + 0.3 |      |  |
| $V_{IRQ}$                                                                                       | IRQ voltage                                                               | -0.3 to V <sub>DD</sub> + 0.3 |      |  |
| V <sub>Rbias</sub>                                                                              | External precision resistance voltage                                     | -03 to 4                      |      |  |
| V <sub>ESD</sub>                                                                                | Electrostatic discharge (human body model)                                | 2000                          |      |  |
| I <sub>CLAMP</sub>                                                                              | Current through $V_{CLAMP}$ in surge test (1 kV, 500 $\Omega$ ) condition | 2                             | А    |  |
| I <sub>C/QO</sub> , I <sub>L+</sub>                                                             | C/Q <sub>O</sub> , L+ current (continuous)                                | Internally limited            | А    |  |
| IOUT <sub>C/Q</sub> , IOUT <sub>I/Q</sub>                                                       | OUT <sub>C/Q</sub> , OUT <sub>I/Q</sub> output current                    | ±5                            | mA   |  |
| I <sub>SDA</sub>                                                                                | I <sup>2</sup> C transmission data current (open drain pin)               | 10                            | mA   |  |
| I <sub>RQ</sub>                                                                                 | Interrupt request signal current                                          | 2 <sup>(1)</sup>              | А    |  |
| I <sub>LED1,2</sub>                                                                             | LED1, 2 current                                                           | 10                            | mA   |  |
| E <sub>load</sub>                                                                               | L+ demagnetization energy                                                 | 10                            | mJ   |  |
| P <sub>TOT</sub>                                                                                | Power dissipation at T <sub>C</sub> = 25 °C                               | Internally limited            | W    |  |
| P <sub>LR</sub>                                                                                 | Linear regulator power dissipation                                        | 200                           | mW   |  |
| T <sub>J</sub>                                                                                  | Junction operating temperature                                            | Internally limited            | **   |  |
| T <sub>STG</sub>                                                                                | Storage temperature range                                                 | -55 to 150                    | °C   |  |

<sup>1.</sup> Peak value during fast transient test only.

DS8900 - Rev 8 page 5/61



## 4 Recommended operating conditions

Table 3. Recommended operating conditions

| Symbol            | Parameter                      | Min.  | Тур. | Max.            | Unit |
|-------------------|--------------------------------|-------|------|-----------------|------|
| V <sub>CC</sub>   | Supply voltage                 | 18    |      | 32.5            | V    |
| V <sub>H</sub>    | Linear regulator input voltage | 7     |      | V <sub>CC</sub> | V    |
| f <sub>SCL</sub>  | SCL clock frequency            |       |      | 400             | kHz  |
| R <sub>bias</sub> | Precision resistance           | -0.1% | 124  | 0.1%            | kΩ   |
| T <sub>J</sub>    | Junction temperature           | -40   |      | 125             | °C   |

Table 4. Thermal data

| Symbol                | Parameter                                              | Тур. | Unit |
|-----------------------|--------------------------------------------------------|------|------|
| R <sub>thj-case</sub> | Thermal resistance, junction-to-case                   | 6    | °C/W |
| R <sub>thj-amb</sub>  | Thermal resistance, junction-to-ambient <sup>(1)</sup> | 50   | °C/W |

<sup>1.</sup> Mounted on FR4 PCB with 2 signal Cu layers and 2 power Cu layers interconnected through vias.

DS8900 - Rev 8 page 6/61



## 5 Electrical characteristics

(18 V < V $_{CC}$  < 30 V; -40 °C < T $_{J}$  < 125 °C; V $_{DD}$  = 5 V; unless otherwise specified).

Table 5. Supply

| Symbol                | Parameter                                              | Test conditions                    | Min. | Тур. | Max. | Unit |
|-----------------------|--------------------------------------------------------|------------------------------------|------|------|------|------|
| V <sub>CLAMP</sub>    | Voltage clamp                                          | I = 5 mA                           | 36   |      |      | ٧    |
| V <sub>UV</sub>       | Undervoltage on threshold                              |                                    | 16   | 17   | 18   | V    |
| V <sub>UVH</sub>      | Undervoltage hysteresis                                |                                    | 0.3  | 1    |      | V    |
| V <sub>REGLN5H</sub>  | Linear regulator undervoltage high threshold           | SEL = L                            | 4.3  |      | 4.7  |      |
| V <sub>REGLN5L</sub>  | Linear regulator undervoltage low threshold            | SEL = L                            | 3.6  |      | 4.2  | .,   |
| V <sub>REG5HYS</sub>  | Linear regulator undervoltage hysteresis               | SEL = L                            | 0.1  |      |      | V    |
| V <sub>REGLN33H</sub> | Linear regulator undervoltage high threshold           | SEL = H                            | 2.8  |      | 3.1  |      |
| V <sub>REGLN33L</sub> | Linear regulator undervoltage low threshold            | SEL = H                            | 2.5  |      | 2.7  | ٧    |
| V <sub>REG33HYS</sub> | Linear regulator undervoltage hysteresis               | SEL = H                            | 0.1  |      |      | V    |
| V <sub>QTHH</sub>     | C/Q <sub>I</sub> and I/Q upper voltage threshold       |                                    | 10.5 |      | 12.9 | ٧    |
| $V_{QTHL}$            | C/Q <sub>I</sub> and I/Q lower voltage threshold       |                                    | 8    |      | 11.4 | ٧    |
| $V_{QHY}$             | C/Q and I/Q hysteresis voltage                         |                                    | 1    |      |      | V    |
| V <sub>demag</sub>    | L+ demagnetization voltage                             | I = 5 mA                           | -8.5 | -6.5 | -4.8 | V    |
| $V_{fHS}$             | C/Q high-side freewheeling diode forward voltage       | I = 10 mA                          |      | 0.5  |      | ٧    |
| $V_{fLS}$             | C/Q low-side freewheeling diode forward voltage        | I = 10 mA                          |      | 0.5  |      | ٧    |
| V <sub>LTHOFF</sub>   | L+ line diagnostic lower threshold                     |                                    | 9    | 10   | 11   | ٧    |
| $V_{LTHY}$            | L+ line diagnostic hysteresis                          |                                    | 0.1  | 1    |      | ٧    |
| V <sub>LTHON</sub>    | L+ line diagnostic upper threshold                     |                                    | 10   | 11   | 12   | V    |
|                       | 0.551                                                  | OFF-state                          |      | 100  |      | μΑ   |
| I <sub>S</sub>        | Supply current                                         | ON-state V <sub>CC</sub> at 32.5 V |      | 4    |      | mA   |
| I <sub>OFFCQ</sub>    | OFF-state C/Q <sub>O</sub> current                     | $EN_{C/Q} = 0, V_{C/Q} = 0 V$      |      |      | 1    | μΑ   |
|                       |                                                        |                                    | 70   | 115  | 190  |      |
| I <sub>COQ</sub>      | C/Q <sub>O</sub> low- and high-side cut-off current    | Programmable                       | 150  | 220  | 300  | mA   |
| ·coq                  | or and inginious satisfication                         | 1 rogiammasic                      | 290  | 350  | 440  | mA   |
|                       |                                                        |                                    | 430  | 580  | 720  |      |
| I <sub>LIMQ</sub>     | C/Q <sub>O</sub> low- and high-side limitation current |                                    | 500  |      | 1600 | mA   |
| I <sub>OFFL</sub>     | L+ OFF-state current                                   | $EN_{L+} = 0, V_{L+} = 0 V$        | 0    |      | 200  | μΑ   |
| I <sub>COL</sub>      | L+ cut-off current                                     |                                    | 480  | 580  | 730  | mA   |
| $I_{LIML}$            | L+ limitation current                                  |                                    | 500  |      | 1600 | mA   |
| I <sub>INC/Qi</sub>   | C/Q <sub>I</sub> pull-down current                     | Programmable                       | 5    |      | 6.5  | mA   |
| ·IING/QI              |                                                        | 1 rogrammable                      | 2    |      | 3.3  | mA   |
| I <sub>INI/Q</sub>    | I/Q pull-down current                                  |                                    | 2    |      | 3    | mA   |
| R <sub>ONL</sub>      | L+ high-side ON-state resistance                       | $I_{OUT}$ = 0.2 A at $T_J$ = 25 °C |      | 1    |      | Ω    |

DS8900 - Rev 8 page 7/61



| Symbol              | Parameter                                                               | Test conditions                                     | Min. | Тур.                    | Max. | Unit |
|---------------------|-------------------------------------------------------------------------|-----------------------------------------------------|------|-------------------------|------|------|
| R <sub>ONL</sub>    | L+ high-side ON-state resistance                                        | I <sub>OUT</sub> = 0.2 A at T <sub>J</sub> = 125 °C |      |                         | 2    | Ω    |
|                     | C/O high side ON state resistance                                       | I <sub>OUT</sub> = 0.2 A at T <sub>J</sub> = 25 °C  |      | 1                       |      | Ω    |
| R <sub>ONCQH</sub>  | C/Q <sub>O</sub> high-side ON-state resistance                          | I <sub>OUT</sub> = 0.2 A at T <sub>J</sub> = 125 °C |      |                         | 2    | Ω    |
| D.                  | Olo In the ON data and dame.                                            | I <sub>OUT</sub> = 0.2 A at T <sub>J</sub> = 25 °C  |      | 0.6                     |      | Ω    |
| R <sub>ONCQL</sub>  | C/Q <sub>O</sub> low-side ON-state resistance                           | I <sub>OUT</sub> = 0.2 A at T <sub>J</sub> = 125 °C |      |                         | 1.2  | Ω    |
|                     | IN to O/O proposation data time                                         | Push-pull (CQ <sub>O</sub> rising edge)             |      | 140                     |      | ns   |
| t <sub>dINC/Q</sub> | IN <sub>C/Q</sub> to C/Q <sub>O</sub> propagation delay time            | Push-pull (CQ <sub>O</sub> falling edge)            |      | 160                     |      | ns   |
|                     | FN + 0/0 # 11 #                                                         | Push-pull (CQ <sub>O</sub> rising edge)             |      | 110                     |      | ns   |
| t <sub>ENC/Q</sub>  | EN <sub>C/Q</sub> to C/Q <sub>O</sub> propagation delay time            | Push-pull (CQ <sub>O</sub> falling edge)            |      | 225                     |      | ns   |
| t <sub>rPP</sub>    | C/Q rise time in push-pull configuration                                | 10% to 90%                                          | 250  |                         | 860  | ns   |
| t <sub>fPP</sub>    | C/Q fall time in push-pull configuration                                | 10% to 90%                                          | 290  |                         | 860  | ns   |
| t <sub>rHS</sub>    | C/Q rise time in high-side configuration                                |                                                     |      | 410                     |      | ns   |
| t <sub>fHS</sub>    | C/Q fall time in high-side configuration                                |                                                     |      | 700                     |      | ns   |
| t <sub>rLS</sub>    | C/Q rise time in low-side configuration                                 |                                                     |      | 750                     |      | ns   |
| t <sub>fLS</sub>    | C/Q fall time in low-side configuration                                 |                                                     |      | 530                     |      | ns   |
| t <sub>ENL</sub>    | ENL to L+ propagation delay time                                        |                                                     |      | 1                       |      | μs   |
| t <sub>rL+</sub>    | L+ rise time                                                            |                                                     |      | 3                       |      | μs   |
| t <sub>fL+</sub>    | L+ fall time                                                            |                                                     |      | 25                      |      | μs   |
|                     | C/Q <sub>I</sub> to OUT <sub>C/Q</sub> (falling) propagation delay time |                                                     |      | 40                      |      | ns   |
| t <sub>dC/Qi</sub>  | C/Q <sub>I</sub> to OUT <sub>C/Q</sub> (rising) propagation delay time  |                                                     |      | 100                     |      | ns   |
|                     | I/Q to OUT <sub>I/Q</sub> (falling) propagation delay time              |                                                     |      | 40                      |      | ns   |
| t <sub>dI/Q</sub>   | I/Q to OUT <sub>I/Q</sub> (rising) propagation delay time               |                                                     |      | 100                     |      | ns   |
|                     |                                                                         |                                                     |      | 100                     |      | μs   |
|                     | C/O law and high side out off augrent dalay time                        | Day a server all la                                 |      | 150                     |      | μs   |
| t <sub>dcoq</sub>   | C/Q <sub>O</sub> low- and high-side cut-off current delay time          | Programmable                                        |      | 200                     |      | μs   |
|                     |                                                                         |                                                     |      | 250                     |      | μs   |
| t <sub>rcoq</sub>   | C/Q <sub>O</sub> restart delay time                                     | Programmable                                        |      | 255 × t <sub>dcoq</sub> |      | μs   |
| 4coq                | or agreement action with                                                | T regrammable                                       |      | Latched                 |      | μο   |
|                     |                                                                         |                                                     |      | 0                       |      |      |
| t <sub>dbq</sub>    | C/Q <sub>I</sub> debounce time                                          | Programmable                                        |      | 5                       |      | μs   |
| ·                   |                                                                         | -                                                   |      | 20                      |      | μο   |
|                     |                                                                         |                                                     |      | 100                     |      |      |
|                     |                                                                         |                                                     |      | 0                       |      |      |
| t <sub>dbl</sub>    | I/Q debounce time                                                       | Programmable                                        |      | 20                      |      | μs   |
|                     |                                                                         |                                                     |      | 100                     |      |      |
|                     |                                                                         |                                                     |      | 500                     |      |      |
| t <sub>dcol</sub>   | L+ cut-off current delay time                                           | Programmable                                        |      | 0                       |      | μs   |
| t <sub>rcol</sub>   | L+ restart delay time                                                   | Programmable                                        |      | 64                      |      | ms   |

DS8900 - Rev 8 page 8/61



| Symbol             | Parameter                               | Test conditions | Min. | Тур.    | Max. | Unit |
|--------------------|-----------------------------------------|-----------------|------|---------|------|------|
| t <sub>rcol</sub>  | L+ restart delay time                   | Programmable    |      | Latched |      |      |
| T <sub>JSD</sub>   | Junction temperature shutdown           |                 |      | 150     |      | °C   |
| T <sub>JHYST</sub> | Junction temperature thermal hysteresis |                 |      | 20      |      | °C   |
| T <sub>JRST</sub>  | Junction temperature restart threshold  |                 |      | 130     |      | °C   |

<sup>1.</sup> Unlatch through I<sup>2</sup>C communication.

Table 6. Electrical characteristics - linear regulator

| Symbol            | Parameter                                  | Test conditions | Min. | Тур. | Max. | Unit |
|-------------------|--------------------------------------------|-----------------|------|------|------|------|
| $V_{DD}$          | Linear regulator output voltage            | SEL = L         | 4.84 | 5    | 5.13 | V    |
| עט י              |                                            | SEL = H         | 3.22 | 3.3  | 3.37 | V    |
| I <sub>LIMR</sub> | Linear regulator output current limitation |                 | 65   |      |      | mA   |

Table 7. Electrical characteristics - logic inputs and outputs

| Symbol            | Parameter                           | Test conditions          | Min.                    | Тур. | Max. | Unit |
|-------------------|-------------------------------------|--------------------------|-------------------------|------|------|------|
| $V_{IL}$          | Input low-level voltage             |                          |                         |      | 0.8  | V    |
| $V_{IH}$          | Input high-level voltage            |                          | 2.2                     |      |      | V    |
| V <sub>IHIS</sub> | Input hysteresis voltage            |                          |                         | 0.2  |      | V    |
| I <sub>IN</sub>   | Input current                       | V <sub>IN</sub> = 5 V    |                         |      | 1    | μA   |
| V <sub>OL</sub>   | Output low-level voltage            | I <sub>OUT</sub> = -2 mA |                         |      | 0.5  | V    |
| V <sub>OH</sub>   | Output high-<br>level voltage       | I <sub>OUT</sub> = 2 mA  | V <sub>DD</sub> - 0.5 V |      |      | V    |
| $V_{LIRQ}$        | Open drain output low-level voltage | I <sub>OUT</sub> = 2 mA  |                         |      | 0.5  | V    |

Table 8. Electrical characteristics - LED driving

| Symbol              | Parameter                           | Test conditions                                | Min. | Тур. | Max. | Unit |
|---------------------|-------------------------------------|------------------------------------------------|------|------|------|------|
| V <sub>LED1,2</sub> | Open drain output low-level voltage | I <sub>LED</sub> = 2 mA                        |      |      | 0.5  | V    |
| I <sub>LED</sub>    | LED1, 2<br>leakage current          | V <sub>LED1</sub> = V <sub>LED2</sub><br>= 5 V |      | 3    |      | nA   |

Table 9. Electrical characteristics - I2C (fast mode)

| Symbol               | Parameter                    | Test conditions | Min. | Max. | Unit |
|----------------------|------------------------------|-----------------|------|------|------|
| V <sub>IL(SDA)</sub> | SDA high level input voltage |                 |      | 0.3  | V    |

DS8900 - Rev 8 page 9/61



| Symbol               | Parameter                               | Test conditions                                      | Min.                    | Max. | Unit |
|----------------------|-----------------------------------------|------------------------------------------------------|-------------------------|------|------|
| V <sub>IH(SDA)</sub> | SDA high level input voltage            |                                                      | 0.7 x V <sub>DD</sub>   |      | V    |
| V <sub>IL(SCL)</sub> | SCL low level input voltage             |                                                      |                         | 0.3  | V    |
| V <sub>IH(SCL)</sub> | SCL high level input voltage            |                                                      | 0.7 x V <sub>DD</sub>   |      | V    |
| I <sub>IN</sub>      | I <sup>2</sup> C SDA, SCL input current | $(0.1 \times V_{DD}) < V_{IN} < (0.9 \times V_{DD})$ | -10                     | 10   | μΑ   |
| t <sub>r(SDA)</sub>  | I <sup>2</sup> C SDA rise time          |                                                      | 20 + 0.1 C <sub>b</sub> | 300  | ns   |
| t <sub>r(SCL)</sub>  | I <sup>2</sup> C SCL rise time          |                                                      | 20 + 0.1 C <sub>b</sub> | 300  | ns   |
| t <sub>f(SDA)</sub>  | I <sup>2</sup> SDA fall time            |                                                      | 20 + 0.1 C <sub>b</sub> | 300  | ns   |
| t <sub>f(SCL)</sub>  | I <sup>2</sup> C SCL fall time          |                                                      | 20 + 0.1 C <sub>b</sub> | 300  | ns   |
| t <sub>su(SDA)</sub> | SDA set-up time                         |                                                      | 100                     |      | ns   |
| t <sub>h(SDA)</sub>  | SDA hold time                           |                                                      |                         | 0.9  | μs   |
| t <sub>su(STA)</sub> | Repeated start condition setup          |                                                      | 0.6                     |      | μs   |
| t <sub>su(STO)</sub> | Top condition set-<br>up time           |                                                      | 0.6                     |      | μs   |
| tw(START/STOP)       | Stop to start condition time (bus free) |                                                      | 1.3                     |      | μs   |
| $t_{w(SCLL)}$        | SCL clock low time                      |                                                      | 1.3                     |      | μs   |
| t <sub>w(SCLH)</sub> | SCL clock high time                     |                                                      | 0.6                     |      | μs   |
| C <sub>b</sub>       | Capacitance for each bus line           |                                                      |                         | 400  | pF   |
| C <sub>I</sub>       | Capacitance for each I/O pin            |                                                      |                         | 10   | pF   |

Note: Values based on standard I<sup>2</sup>C protocol requirement.

Figure 3. Rise/fall time test setup



DS8900 - Rev 8 page 10/61



Figure 4. Normalized rise and fall time vs. output capacitor value (typ. values in push-pull configuration)



Table 10. Main parameter typical variations vs. +/- 1% variation of Rbias value

|                     | Parameter                                                    | Typ. variation vs. R <sub>bias</sub> |                        | R <sub>bias</sub> |
|---------------------|--------------------------------------------------------------|--------------------------------------|------------------------|-------------------|
| Symbol              |                                                              |                                      | R <sub>bias</sub> [kΩ] |                   |
|                     |                                                              | 122.74                               | 124                    | 125.24            |
| Is                  | Supply current                                               | 0.76%                                | 0                      | -0.50%            |
| I <sub>INC/Qi</sub> | Input current C/Q <sub>I</sub> pin (5.5 mA)                  | 0.93%                                | 0                      | -0.93%            |
| I <sub>INC/Qi</sub> | Input current C/Q <sub>I</sub> pin (2.5 mA)                  | 0.75%                                | 0                      | -1.13%            |
| I <sub>INI/Q</sub>  | Input current I/Q pin (2.5 mA)                               | 0.85%                                | 0                      | -0.85%            |
| t <sub>dcoq</sub>   | C/QO low- and high-side cut-off current delay time           | -2.44%                               | 0                      | 2.00%             |
| I <sub>COQ</sub>    | C/Q <sub>O</sub> low- and high-side cut-off current (115 mA) | 1.19%                                | 0                      | -1.28%            |
| t <sub>dcol</sub>   | L+ cut-off current delay time (500 µs)                       | -0.95%                               | 0                      | 0.47%             |
| I <sub>COL</sub>    | L+ cut-off current                                           | 1.36%                                | 0                      | -0.91%            |
| t <sub>rcol</sub>   | L+ restart delay time                                        | -0.93%                               | 0                      | 0.97%             |
| V <sub>UV</sub>     | Undervoltage ON-threshold                                    | 0.00%                                | 0                      | 0.00%             |
| V <sub>DD</sub>     | Linear regulator output voltage (3.3 V)                      | -0.03%                               | 0                      | 0.03%             |
| V <sub>DD</sub>     | Linear regulator output voltage (5 V)                        | -0.02%                               | 0                      | 0.02%             |
| I <sub>LIMQ</sub>   | C/Q <sub>O</sub> high-side limitation current                | 0.64%                                | 0                      | -0.71%            |
| I <sub>LIMQ</sub>   | C/Q <sub>O</sub> low-side limitation current                 | 0.28%                                | 0                      | -1.47%            |
| I <sub>LIML</sub>   | L+ limitation current                                        | 0.47%                                | 0                      | -2.09%            |
| V <sub>QTHH</sub>   | C/Q <sub>I</sub> and I/Q upper voltage threshold             | 0.00%                                | 0                      | 0.00%             |
| V <sub>QTHL</sub>   | C/Q <sub>I</sub> and I/Q lower voltage threshold             | 0.00%                                | 0                      | 0.00%             |
| V <sub>QHY</sub>    | C/Q and I/Q hysteresis voltage                               | 0.00%                                | 0                      | 0.00%             |
| t <sub>rPP</sub>    | C/Q rise time in push-pull configuration                     | -1.59%                               | 0                      | 1.18%             |

DS8900 - Rev 8 page 11/61



|                     | Parameter                                                                                 |        | Typ. variation vs. R <sub>bias</sub> |        |  |
|---------------------|-------------------------------------------------------------------------------------------|--------|--------------------------------------|--------|--|
| Symbol              |                                                                                           |        | R <sub>bias</sub> [kΩ]               |        |  |
|                     |                                                                                           | 122.74 | 124                                  | 125.24 |  |
| t <sub>fPP</sub>    | C/Q fall time in push-pull configuration                                                  | -2.14% | 0                                    | 0.94%  |  |
| t <sub>dINC/Q</sub> | $IN_{C/Q}$ to $C/Q_O$ propagation delay time (rising)                                     | -1.44% | 0                                    | 0.75%  |  |
| t <sub>dINC/Q</sub> | ${\sf IN}_{\sf C/Q}$ to ${\sf C/Q}_{\sf O}$ propagation delay time (falling)              | -2.36% | 0                                    | 0.18%  |  |
| t <sub>dC/Qi</sub>  | $C/Q_I$ to $OUT_{C/Q}$ propagation delay time (rising)                                    | 0.49%  | 0                                    | 1.13%  |  |
| t <sub>dC/Qi</sub>  | $C/Q_I$ to $OUT_{C/Q}$ propagation delay time (falling)                                   | 1.82%  | 0                                    | 0.03%  |  |
| t <sub>dbq</sub>    | C/Q <sub>I</sub> debounce time (100 µs)                                                   | -1.76% | 0                                    | 1.50%  |  |
| t <sub>dcoq</sub>   | $\text{C/Q}_{\text{O}}$ low- and high-side cut-off current delay time (200 $\mu\text{s})$ | -1.27% | 0                                    | 2.00%  |  |
| I <sub>COQ</sub>    | C/Q <sub>O</sub> low-side cut-off current (220 mA)                                        | 0.39%  | 0                                    | -1.56% |  |
| I <sub>COQ</sub>    | C/Q <sub>O</sub> low-side cut-off current (350 mA)                                        | 0.36%  | 0                                    | -1.43% |  |
| I <sub>COQ</sub>    | C/Q <sub>O</sub> low-side cut-off current (580 mA)                                        | 0.65%  | 0                                    | -1.72% |  |
| t <sub>rcoq</sub>   | C/Q <sub>O</sub> restart delay time                                                       | -0.90% | 0                                    | 0.97%  |  |
| I <sub>COQ</sub>    | C/Q <sub>O</sub> high-side cut-off current (220 mA)                                       | 0.84%  | 0                                    | -0.84% |  |
| I <sub>COQ</sub>    | C/Q <sub>O</sub> high-side cut-off current (350 mA)                                       | 1.38%  | 0                                    | -0.69% |  |
| I <sub>COQ</sub>    | C/Q <sub>O</sub> high-side cut-off current (580 mA)                                       | 1.08%  | 0                                    | -1.08% |  |

DS8900 - Rev 8 page 12/61



## 6 Device configuration

SDA and SCL configure the L6360 device through I<sup>2</sup>C.

#### 6.1 Introduction

The I<sup>2</sup>C bus interface serves as an interface between the microcontroller and the serial I<sup>2</sup>C bus. It provides single master functions, and controls all I<sup>2</sup>C bus-specific sequencing, protocol and timing. It supports fast I<sup>2</sup>C mode (400 kHz).

#### 6.2 Main features

- Parallel bus/I<sup>2</sup>C protocol converter
- Interrupt generation
- Fast I<sup>2</sup>C mode
- 7-bit addressing

## 6.3 General description

In addition to receiving and transmitting data, this interface converts it from serial to parallel format and vice versa. The interface is connected to the I<sup>2</sup>C bus by a data pin (SDA) and a clock pin (SCL).

#### 6.4 SDA/SCL line control

SDA is a bi-directional line, SCL is the clock input. SDA should be connected to a positive supply voltage via a current-source or pull-up resistor. When the bus is free, both lines are HIGH. The output stages of the devices connected to the bus must have an open drain or open collector output to perform the wired AND function. Data on the I<sup>2</sup>C bus can be transferred to rates up to 400 Kbit/s in fast mode. The number of interfaces connected to the bus is limited by the bus capacitance. For a single master application, the master's SCL output can be a push-pull driver provided that there are no devices on the bus which would stretch the clock. Transmitter mode: the microcontroller interface holds the clock line low before transmission. Receiver mode: the microcontroller interface holds the clock line low after reception. When the I<sup>2</sup>C microcontroller cell is enabled, the SDA and SCL ports must be configured as floating inputs. In this case, the value of the external pull-up resistors used depends on the application. When the I<sup>2</sup>C microcontroller cell is disabled, the SDA and SCL ports revert to being standard I/O port pins. On the L6360, the SDA output is an open drain pin.

#### 6.5 Mode selection

Possible data transfer formats are:

- The master transmitter transmits to the slave receiver. The transfer direction is not changed
- The slave receiver acknowledges each byte
- The master reads data from the slave immediately after the first byte (see Fig 6 A master reads data from the slave immediately after the first byte). At the moment of the first acknowledge, the master transmitter becomes a master receiver and the slave receiver becomes a slave transmitter

This first acknowledge is still generated by the slave. Subsequent acknowledges are generated by the master. The STOP condition is generated by the master which sends a not-acknowledge (A) just prior to the STOP condition.

DS8900 - Rev 8 page 13/61



Figure 5. A master transmitter addressing a slave receiver with a 7-bit address (the transfer is not changed)



Figure 6. A master reads data from the slave immediately after the first byte



On the microcontroller, the interface can operate in the two following modes:

- Master transmitter/receiver
- Idle mode (default state)

The microcontroller interface automatically switches from idle to master receiver after it detects a START condition and from master receiver to idle after it detects a STOP condition. On the L6360 the interface can operate in the two following modes:

- Slave transmitter/receiver
- Idle mode (default state)

The interface automatically switches from idle to slave transmitter after it detects a START condition and from slave transmitter to idle after it detects a STOP condition.

## 6.6 Functional description

By default, the I<sup>2</sup>C microcontroller interface operates in idle; to switch from default idle mode to master mode a START condition generation is needed. The transfer sequencing is shown in the picture below.

DS8900 - Rev 8 page 14/61



Figure 7. Transfer sequencing

7-bit master transmitter (microcontroller)/ slave receiver (L6360)

S SLAVE ADDRESS R/W DATA 1 .... DATA N A/NA P

7-bit master receiver (microcontroller) / slave transmitter (L6360)

S SLAVE ADDRESS R/W A .... DATA N

A DATA 1 DATA N

From master to slave

from slave to master

## 6.7 Communication flow

The communication is managed by the microcontroller that generates the clock signal. A serial data transfer always begins with a START condition and ends with a STOP condition. Data is transferred as 8-bit bytes, MSB first. The first byte following the START condition contains the address (7 bits). The 9<sup>th</sup> clock pulse follows the 8<sup>th</sup> clock cycle of a byte transfer, during which the receiver must send an acknowledge bit to the transmitter.

Figure 8. I<sup>2</sup>C communication

. \_\_



Each byte is followed by an acknowledgment bit as indicated by the A or A blocks in the sequence. A START condition immediately followed by a STOP condition (void message) is a prohibited format.

DS8900 - Rev 8 page 15/61



## 6.8 I<sup>2</sup>C address

Each I $^2$ C connected to the bus is addressable by a unique address. The I $^2$ C address is 7 bits long, and there is a simple master/slave relationship. The LSB of the L6360 address can be programmed by means of dedicated IC pins (SA0, SA1 and SA2, which can be hard wired to V<sub>DD</sub> or GND, or handled by  $\mu$ C outputs): the microcontroller can interface up to 8 L6360 ICs. The I $^2$ C inside the device has 5 pins:

- SDA: data
- SCL: clock
- SA0: LSB of the L6360 address
- SA1: bit 1 of the L6360 address
- SA2: bit 2 of the L6360 address

The I<sup>2</sup>C L6360 IC address is:

- Fixed part (4 MSBits): set to "1100"
- Programmable part (3 LSBits) by hardware: from "000 to 111" connecting SAx pins to GND or VDD

In the L6360 the SDA is an open drain pin.

## 6.9 Internal registers

The L6360 has some internal registers to perform control, configuration, and diagnostic operations. These registers are listed below:

- Status register
- · Configuration register
- Control register 1
- Control register 2
- LED1 register MSB
- LED1 register LSB
- LED2 register MSB
- LED2 register LSB
- · Parity register

Each register is addressable as follows:

Table 11. Register addresses

| Address | Register name          |  |
|---------|------------------------|--|
| 0000    | Status register        |  |
| 0001    | Configuration register |  |
| 0010    | Control register 1     |  |
| 0011    | Control register 2     |  |
| 0100    | LED1 MSB               |  |
| 0101    | LED1 LSB               |  |
| 0110    | LED2 MSB               |  |
| 0111    | LED2 LSB               |  |
| 1000    | Parity register        |  |

#### Status register

Read only

Reset value: [00000000]

DS8900 - Rev 8 page 16/61



Figure 9. Status register



The status register stores diagnostic information. It can be read to check the status of the run-time of the device (faults, warning, transmission corrupted, etc.). When a fault condition occurs, a bit (corresponding to the fault condition) in the status register is set and an interrupt (via the IRQ pin) is generated. If there is no persistent fault condition, the status register is cleared after a successful current read.

Bit 7 = PO: Power-on (L+ line)

This bit indicates the status of L+ line voltage. If the voltage goes under the lower threshold (V  $_{LTHOFF}$ ) and ENL+ is high, the PO bit is set. It is reset after a successful current read if the L+ voltage has returned above the upper threshold V $_{LTHON}$  and the read operation has begun after the bit has been set. When the PO bit is high, IRQ is generated. During ENL+ transition (from low-level to high-level) and during L+ line voltage transition, a fault condition is reported setting the PO bit and activating the IRQ pin. To reset the fault a successful current read is necessary.

V<sub>L+</sub>
V<sub>THON</sub>
V<sub>THOFF</sub>
V<sub>THOFF</sub>
PO

Figure 10. Power-on bit behavior

Bit 6 = not used: always at zero Bit 5 = OVT: overtemperature fault

This bit indicates the status of the IC internal temperature. If the temperature goes above the thermal shutdown threshold ( $T > T_{JSD}$ ) the OVT bit is set. It is reset after a successful current read if the temperature has returned below the thermal restart threshold ( $T_{JDS} - T_{JHIST}$ ) and the read operation has begun after the bit has been set. When OVT bit is high, the power outputs are disabled and IRQ is generated.



Figure 11. Overtemperature (OVT) bit behavior

DS8900 - Rev 8 page 17/61



Bit 4 = CQOL: C/Q overload

This bit is set if a cut-off occurs on the C/Q channel. It is reset after a successful current read if the restart delay time ( $t_{rcoq}$ ) has elapsed or the protection is latched (bit  $t_{rcoq}$  = 1). The read operation should begin after the CQOL bit has been set. When CQOL bit is high, IRQ is generated. When CQOL bit is high and the protection is latched (bit  $t_{rcoq}$  = 1 in control register 1), the C/Q power output is disabled. See next figure.



Figure 12. Cut-off behavior

Bit 3 = LOL: L+ overload

This bit is set if a cut-off occurs on the L+ driver. It is reset after a successful current read if the restart delay time  $(t_{rcol})$  has elapsed or the protection is latched (bit  $t_{rcol}$  = 1 in control register 2). The read operation should begin after the LOL bit has been set. When LOL bit is high, IRQ is generated. When LOL bit is high and the protection is latched (bit  $t_{rcol}$  = 1 in control register 2), the L+ power output is disabled. The behavior is the same as the C/Q driver (see fig 12 Cut-off behavior).

Bit 2 = not used: always at zero

Bit 1 = REG LN: linear regulator undervoltage fault

This bit is set in case of undervoltage of the linear regulator output (V<sub>REGLNL</sub>). It is reset after a successful current read if the linear regulator output has returned to normal operation and the read operation has begun after the bit has been set. When REGLN bit is high, IRQ is generated.

Bit 0 = PE: parity check error

This flag is set if parity error occurs.

**Control register 1** 

Read/write

DS8900 - Rev 8 page 18/61



Reset value: [00100001]

Figure 13. Control register 1



The control register holds the parameters to control the L6360.

Bit 7 =  $EN_{CGQ}$ :  $C/Q_I$  pull-down enable

Table 12. EN<sub>CGQ</sub>: C/Q pull-down enable

| EN <sub>CGQ</sub> | Pull-down generator status |            |
|-------------------|----------------------------|------------|
| 0                 |                            | Always OFF |
| 1                 | If $EN_{C/Q} = 0$          | ON         |
|                   | If EN <sub>C/Q</sub> = 1   | OFF        |

Bit 6:5 =  $I_{COQ}$  [1:0]: C/Q<sub>O</sub> HS and LS cut-off current

This bit is used to configure the cut-off current value on the C/Q channel, as shown in the table below.

Table 13. I<sub>coq</sub>: C/Q<sub>O</sub> HS and LS cut-off current

| I <sub>coq</sub> [1] | I <sub>coq</sub> [0] | Тур.   |
|----------------------|----------------------|--------|
| 0                    | 0                    | 115 mA |
| 0                    | 1                    | 220 mA |
| 1                    | 0                    | 350 mA |
| 1                    | 1                    | 580 mA |

Bit 4:3 = t<sub>dcoq</sub> [1:0]: C/Q<sub>O</sub> HS and LS cut-off current delay time

The channel output driver is turned off after a delay (t<sub>dcoq</sub>) programmable by means of these two bits.

Table 14. t<sub>dcoq</sub>: C/Q<sub>O</sub> HS and LS cut-off current delay time

| t <sub>dcoq</sub> [1] | t <sub>dcoq</sub> [0] | Тур.                  |
|-----------------------|-----------------------|-----------------------|
| 0                     | 0                     | 100 μs                |
| 0                     | 1                     | 150 μs                |
| 1                     | 0                     | 200 μs                |
| 1                     | 1                     | 250 μs <sup>(1)</sup> |

1. According to power dissipation at 2 kHz switching, C < 1  $\mu$ F and power dissipation 0.7 W.

Bit 2 =  $t_{rcoq}$ : C/Q<sub>O</sub> restart delay time

After a cut-off event, the channel driver automatically restarts after a delay  $(t_{rcoq})$  programmable by means of this bit.

DS8900 - Rev 8 page 19/61



Table 15. t<sub>rcoq</sub>: C/Q<sub>O</sub> restart delay time

| t <sub>rcoq</sub> | Тур.                   |
|-------------------|------------------------|
| 0                 | 255x t <sub>dcoq</sub> |
| 1                 | Latched <sup>(1)</sup> |

<sup>1.</sup> Unlatch through I<sup>2</sup>C communication (reading or writing any internal register).

Bit 1:0 =  $t_{dbq}$  [1:0]: C/Q<sub>I</sub> debounce time

Debounce time is the minimum time that data must be in a given state after a transition. It is a programmable time, and can be configured as shown in the table below.

Table 16. t<sub>dbq</sub>: C/Q<sub>I</sub> debounce time

| t <sub>dbq</sub> [1] | t <sub>dbq</sub> [0] | Тур.   |
|----------------------|----------------------|--------|
| 0                    | 0                    | 0 μs   |
| 0                    | 1                    | 5 μs   |
| 1                    | 0                    | 20 μs  |
| 1                    | 1                    | 100 μs |

#### **Control register 2**

Read/write

Reset value: [0x100001]

Figure 14. Control register 2



The control register holds the parameters to control the L6360.

Bit 7 = EN<sub>CGI</sub>: I/Q pull-down enable

Table 17. EN<sub>CGI</sub>: I/Q pull-down enable

| EN <sub>CGI</sub> | Pull-down generator status |
|-------------------|----------------------------|
| 0                 | Always OFF                 |
| 1                 | Always ON                  |

Bit 5 = CQ<sub>PDG</sub>: C/Q pull-down generator switching

In order to reduce consumption, it is possible to switch from default to low-power configuration by resetting the  $CQ_{PDG}$  bit.

Table 18. CQ<sub>PDG</sub>: C/Q pull-down generator switching

| CQ <sub>PDG</sub> | Pull-down generator status                                        |
|-------------------|-------------------------------------------------------------------|
| 0                 | I <sub>INI/Qi</sub> (input current C/Q <sub>I</sub> pin) = 2.5 mA |
| 1                 | I <sub>INC/Qi</sub> (input current C/Q <sub>I</sub> pin) = 5.5 mA |

Bit 4 = L+<sub>COD</sub>: L+ cut-off disable

DS8900 - Rev 8 page 20/61



The cut-off function on the L+ switch can be enabled or disabled according to the L+<sub>COD</sub> bit.

Table 19. L+con: L+ cut-off disable

|   | L+ <sub>COD</sub> | L+ cut-off current status |
|---|-------------------|---------------------------|
| 0 |                   | Enabled                   |
|   | 1                 | Disabled                  |

As the cut-off function is intended to protect the integrated switches against overload and short-circuit, disabling the cut-off is not recommended.

Bit 3 = t<sub>DCOL</sub>: L+ cut-off current delay time

The channel output driver is turned off after a delay (t<sub>DCOL</sub>) programmable by this bit.

Table 20. t<sub>DCOL</sub>: L+ HS cut-off current delay time

| t <sub>DCOL</sub> | Тур.   |
|-------------------|--------|
| 0                 | 500 μs |
| 1                 | 0 μs   |

Bit 2 = t<sub>RCOL</sub>: L+ restart delay

After a cut-off event, the channel driver automatically restarts again after a delay (t<sub>RCOL</sub>) programmable by this bit.

Table 21. t<sub>RCOL</sub>: L+ restart delay

| t <sub>RCOL</sub> | Тур.                   |
|-------------------|------------------------|
| 0                 | 64 ms                  |
| 1                 | Latched <sup>(1)</sup> |

<sup>1.</sup> Unlatch through I<sup>2</sup>C communication (reading or writing any internal register).

Bit 1:0 = t<sub>dbi</sub> [1:0]: I/Q debounce time

Debounce time is the minimum time that data must be in a given state after a transition. It is a programmable time, and it can be configured as shown in the following table.

Table 22. Bit 1:0 =  $t_{dbi}$  [1:0]: I/Q debounce time

| t <sub>dbi</sub> [1] | t <sub>dbi</sub> [0] | Тур.   |
|----------------------|----------------------|--------|
| 0                    | 0                    | 0 µs   |
| 0                    | 1                    | 5 µs   |
| 1                    | 0                    | 20 µs  |
| 1                    | 1                    | 100 μs |

Configuration register

Read/write

Reset value: [100xxxxx]

DS8900 - Rev 8 page 21/61



Figure 15. Configuration register



The configuration register holds data to configure the L6360 IC. Bit 7:5 = C/Q[2:0]: C/Q output stage configuration

Table 23. C/Q output stage configuration

| C/<br>Q[2] | C/<br>Q[1]     | C/<br>Q[0] | Configuration | Notes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |                                                                   |                                                                                                                            |  |  |           |                                                                                                                                            |
|------------|----------------|------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|-------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|--|--|-----------|--------------------------------------------------------------------------------------------------------------------------------------------|
| 0          | 0              | 0          | OFF           | HS and LS are OFF regardless of the state of $EN_{C/Q}$ and $IN_{C/Q}$ . The receiver is OFF regardless of the state of $EN_{C/Q}$ .                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |                                                                   |                                                                                                                            |  |  |           |                                                                                                                                            |
| 0          | 0 0 1 Low-side |            | Low-side      | HS is always disabled. LS is ON when $IN_{C/Q}$ is high and $EN_{C/Q}$ is high, OFF in all other cases. Slow asynchronous decay when the LS is turned off by $EN_{C/Q}$ or in case of cut-off. The receiver is OFF when $EN_{C/Q}$ is high: $OUT_{C/Q}$ is high. The receiver is ON when $EN_{C/Q}$ is low: if $C/Q_1$ is high, $OUT_{C/Q}$ is low. If $C/Q_1$ is low, $OUT_{C/Q}$ is high.                                                                                                                                                                |  |  |  |                                                                   |                                                                                                                            |  |  |           |                                                                                                                                            |
| 0          | 1              | 0          | High-side     | LS is always disabled. HS is ON when $IN_{C/Q}$ is low and $EN_{C/Q}$ is high, OFF in all other cases. Slow asynchronous decay if the HS is turned off by $EN_{C/Q}$ or in case of cut-off. The internal pull-down current generator on $C/Q_l$ should be disabled through control register 1, unless $C/Q_l$ is connected to $C/Q_0$ through a 100 $\Omega$ (or more) resistor. The receiver is OFF when $EN_{C/Q}$ is high: $OUT_{C/Q}$ is high. The receiver is ON when $EN_{C/Q}$ is low: if $C/Q_l$ is high, $OUT_{C/Q}$ is low, $OUT_{C/Q}$ is high. |  |  |  |                                                                   |                                                                                                                            |  |  |           |                                                                                                                                            |
|            |                |            |               | IN <sub>C/Q</sub> low and EN <sub>C/Q</sub> high: HS ON and LS OFF.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |                                                                   |                                                                                                                            |  |  |           |                                                                                                                                            |
|            | 1 1            | 1          |               | $IN_{C/Q}$ high and $EN_{C/Q}$ high: LS ON and HS OFF.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |                                                                   |                                                                                                                            |  |  |           |                                                                                                                                            |
| Don't care |                |            | Push-pull     | If $EN_{C/Q}$ is low, both HS and LS are OFF. Slow asynchronous decay in case of cut-off or turn-off of both switches. An internal dead time is generated between each LS turn-off and the following HS turn-on and between each HS turn-off and the following LS turn-on.                                                                                                                                                                                                                                                                                 |  |  |  |                                                                   |                                                                                                                            |  |  |           |                                                                                                                                            |
|            |                |            |               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  | The receiver is OFF when $EN_{C/Q}$ is high: $OUT_{C/Q}$ is high. |                                                                                                                            |  |  |           |                                                                                                                                            |
|            |                |            |               | The receiver is ON when $EN_{C/Q}$ is low: if $C/Q_I$ is high, $OUT_{C/Q}$ is low. If $C/Q_I$ is low, $OUT_{C/Q}$ is high.                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |                                                                   |                                                                                                                            |  |  |           |                                                                                                                                            |
|            |                | 0 0        |               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |                                                                   |                                                                                                                            |  |  | Tri stata | HS and LS are OFF regardless of the state of $EN_{C/Q}$ and $IN_{C/Q}$ . The receiver is OFF when $EN_{C/Q}$ is high: $OUT_{C/Q}$ is high. |
| 1          |                |            | Tri-state     | The receiver is ON when $EN_{C/Q}$ is low: if $C/Q_l$ is high, $OUT_{C/Q}$ is low. If $C/Q_l$ is low, $OUT_{C/Q}$ is high.                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |                                                                   |                                                                                                                            |  |  |           |                                                                                                                                            |
|            |                |            |               | LS is ON regardless of the state of ENC/Q and INC/Q. Slow asynchronous decay in case of cut-off.                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |                                                                   |                                                                                                                            |  |  |           |                                                                                                                                            |
| 1          | 0              | 1          | Low-side ON   | The receiver is OFF when $EN_{C/Q}$ is high: $OUT_{C/Q}$ is high.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |                                                                   |                                                                                                                            |  |  |           |                                                                                                                                            |
|            |                |            |               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |                                                                   | The receiver is ON when $EN_{C/Q}$ is low: if $C/Q_I$ is high, $OUT_{C/Q}$ is low. If $C/Q_I$ is low, $OUT_{C/Q}$ is high. |  |  |           |                                                                                                                                            |
|            |                |            |               | HS is ON regardless of the state of $EN_{C/Q}$ and $IN_{C/Q}$ . Slow asynchronous decay in case of cut-off.                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |                                                                   |                                                                                                                            |  |  |           |                                                                                                                                            |
| 1          | 1              | 0          | High-side ON  | The receiver is OFF when $EN_{C/Q}$ is high: $OUT_{C/Q}$ is high.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |                                                                   |                                                                                                                            |  |  |           |                                                                                                                                            |
|            |                |            |               | The receiver is ON when $EN_{C/Q}$ is low: if $C/Q_1$ is high, $OUT_{C/Q}$ is low. If $C/Q_1$ is low, $OUT_{C/Q}$ is high.                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |                                                                   |                                                                                                                            |  |  |           |                                                                                                                                            |

Note: See also the Section 6.12 Demagnetization.

DS8900 - Rev 8 page 22/61



In order to reduce the risk of damage to the output stage (e.g. switching from push-pull inductive load to any transceiver configuration while an inductive load has some residual energy), the user must not switch between any of two "active" (low-side, high-side, push-pull, low-side ON, high-side ON, push-pull inductive load) configurations of the bridge. For example, if the microcontroller needs to switch from push-pull to high-side configuration, it needs to modify the configuration register twice:

First-step: switch from push-pull to OFF (or tri-state)

Second-step: switch from OFF (or tri-state) to high-side

If the microcontroller asks for a forbidden jump between configurations, the IC remains in the previous configuration and reports a parity error to the microcontroller. In case of sequential write, no parity error is generated if the microcontroller rewrites the configuration register with the previous value; if the operation, instead, requires a forbidden jump, all data are rejected also for other registers (and a parity error is raised).

The L+ switch is a high-side switch. HS is ON when  $EN_{L+}$  is high, otherwise it is OFF. Fast decay with active clamp (- $V_{demag}$ ) is operated when the HS is turned off or in the case of cut-off.

Receiver I/Q is always ON.

Bit 4:2 = not used

Bit 1:0 = not used

LED registers

See Section 9 Diagnostic LED sequence generator and driver.

These registers are used to configure the two LED drivers integrated in the IC. Each LED driver has two associated registers and turns on or off the external LED according to the information stored in the registers, which are scanned with a rate of 63 ms per bit. LED drivers can be used for status or diagnostic information, or for other purposes, and should be configured by the host microcontroller.

LED1 registers

Reset value: [00000000]

Figure 16. LED1 registers

| 15    | 14    | 13    | 12    | 11    | 10    | 9    | 8    |
|-------|-------|-------|-------|-------|-------|------|------|
| L1R15 | L1R14 | L1R13 | L1R12 | L1R11 | L1R10 | L1R9 | L1R8 |
|       |       |       |       |       |       |      |      |
| 7     | 6     | 5     | 4     | 3     | 2     | 1    | 0    |
| L1R7  | L1R6  | L1R5  | L1R4  | L1R3  | L1R2  | L1R1 | L1R0 |

LED2 registers

Reset value: [00000000]

Figure 17. LED2 registers

| 15    | 14    | 13    | 12    | 11    | 10    | 9    | 8    |
|-------|-------|-------|-------|-------|-------|------|------|
| L2R15 | L2R14 | L2R13 | L2R12 | L2R11 | L2R10 | L2R9 | L2R8 |
| 7     | 6     | 5     | 4     | 3     | 2     | 1    | 0    |
|       |       |       |       |       |       |      |      |

Parity register

DS8900 - Rev 8 page 23/61



Read only

Reset value: [00000000]

Figure 18. Parity register



This register stores the parity of each register, calculated after the L6360 receives data registers.

Bit 7 = SR: status register parity

This bit is the parity of the status register.

Bit 6 = CR: configuration register parity

This bit is the parity of the configuration register.

Bit 5 = CT1: control register 1 parity

This bit is the parity of control register 1.

Bit 4 = CT2: control register 2 parity

This bit is the parity of control register 2.

Bit 3 = L1H: LED1 high register parity

This bit is the parity of the LED1 MSB register (15 down to 8).

Bit 2 = L1L: LED1 low register parity

This bit is the parity of the LED1.

LSB register (7 down to 0).

Bit 1 = L2H: LED2 high register parity

This bit is the parity of the LED2 MSB register (15 down to 8).

Bit 0 = L2L: LED2 low register parity

This bit is the parity of the LED2 LSB register (7 down to 0).

## 6.10 Start-up default configuration

Table 25. Register default configuration shows the device register default configuration.

Table 24. Parameter default configuration

| Parameter         | Default value |
|-------------------|---------------|
| I <sub>coq</sub>  | 220 mA        |
| t <sub>dcoq</sub> | 100 µs        |
| t <sub>rcoq</sub> | 25 ms         |
| t <sub>dbq</sub>  | 5 μs          |
| t <sub>dcol</sub> | 500 μs        |
| t <sub>rcol</sub> | 64 ms         |
| t <sub>bdq</sub>  | 5 μs          |
| Output stage      | Tri-state     |

DS8900 - Rev 8 page 24/61



Table 25. Register default configuration

| Registers              | Bit position | Bit name            | Reset value |
|------------------------|--------------|---------------------|-------------|
|                        | Bit 7        | РО                  | 0           |
|                        | Bit 6        | Not used            | х           |
|                        | Bit 5        | OVT                 | 0           |
| Ctatus na ristan       | Bit 4        | CQOL                | 0           |
| Status register        | Bit 3        | IQOL                | 0           |
|                        | Bit 2        | Not used            | X           |
|                        | Bit 1        | REGLN               | 0           |
|                        | Bit 0        | PE                  | 0           |
|                        | Bit 7        | C/Q2                | 1           |
|                        | Bit 6        | C/Q1                | 0           |
|                        | Bit 5        | C/Q0                | 0           |
| Configuration register | Bit 4        | Not used            | X           |
| Oomiguration register  | Bit 3        | Not used            | x           |
|                        | Bit 2        | Not used            | x           |
|                        | Bit 1        | Not used            | X           |
|                        | Bit 0        | Not used            | x           |
|                        | Bit 7        | EN <sub>CGQ</sub>   | 0           |
|                        | Bit 6        | I <sub>coq</sub> 1  | 0           |
|                        | Bit 5        | I <sub>coq</sub> 0  | 1           |
|                        | Bit 4        | t <sub>dcoq</sub> 1 | 0           |
| Control register 1     | Bit 3        | t <sub>dcoq</sub> 0 | 0           |
|                        | Bit 2        | t <sub>rcoq</sub>   | 0           |
|                        | Bit 1        | t <sub>dbq</sub> 1  | 0           |
|                        | Bit 0        | t <sub>dbq</sub> 0  | 1           |
|                        | Bit 7        | EN <sub>CGI</sub>   | 0           |
|                        | Bit 6        | Not used            | X           |
|                        | Bit 5        | CQ <sub>PDG</sub>   | 1           |
|                        | Bit 4        | L+ <sub>COD</sub>   | 0           |
| Control register 2     |              |                     |             |
|                        | Bit 3        | t <sub>dcoi</sub> 0 | 0           |
|                        | Bit 2        | t <sub>rcoi</sub>   | 0           |
|                        | Bit 1        | t <sub>dbi</sub> 1  | 0           |
|                        | Bit 0        | t <sub>dbi</sub> 0  | 1           |
|                        | Bit 7        | L1R15               | 0           |
|                        | Bit 6        | L1R14               | 0           |
| LED1 register MSB      | Bit 5        | L1R13               | 0           |
| LED Oglotor MOD        | Bit 4        | L1R12               | 0           |
|                        | Bit 3        | L1R11               | 0           |
|                        | Bit 2        | L1R10               | 0           |

DS8900 - Rev 8 page 25/61



| Registers          | Bit position | Bit name | Reset value |
|--------------------|--------------|----------|-------------|
| LED1 register MSB  | Bit 1        | L1R9     | 0           |
| LED Fregister MOD  | Bit 0        | L1R8     | 0           |
|                    | Bit 7        | L1R7     | 0           |
|                    | Bit 6        | L1R6     | 0           |
|                    | Bit 5        | L1R5     | 0           |
| LED4 or civian LOD | Bit 4        | L1R4     | 0           |
| LED1 register LSB  | Bit 3        | L1R3     | 0           |
|                    | Bit 2        | L1R2     | 0           |
|                    | Bit 1        | L1R1     | 0           |
|                    | Bit 0        | L1R0     | 0           |
|                    | Bit 7        | L2R15    | 0           |
|                    | Bit 6        | L2R14    | 0           |
|                    | Bit 5        | L2R13    | 0           |
| LEDO recistor MCD  | Bit 4        | L2R12    | 0           |
| LED2 register MSB  | Bit 3        | L2R11    | 0           |
|                    | Bit 2        | L2R10    | 0           |
|                    | Bit 1        | L2R9     | 0           |
|                    | Bit 0        | L2R8     | 0           |
|                    | Bit 7        | L2R7     | 0           |
|                    | Bit 6        | L2R6     | 0           |
|                    | Bit 5        | L2R5     | 0           |
| LEDO verietan LCD  | Bit 4        | L2R4     | 0           |
| LED2 register LSB  | Bit 3        | L2R3     | 0           |
|                    | Bit 2        | L2R2     | 0           |
|                    | Bit 1        | L2R1     | 0           |
|                    | Bit 0        | L2R0     | 0           |
|                    | Bit 7        | SR       | 0           |
|                    | Bit 6        | CR       | 0           |
|                    | Bit 5        | CT1      | 0           |
| Dorito             | Bit 4        | CT2      | 0           |
| Parity register    | Bit 3        | L1H      | 0           |
|                    | Bit 2        | L1L      | 0           |
|                    | Bit 1        | L2H      | 0           |
|                    | Bit 0        | L2L      | 0           |

## 6.11 Interrupt

The IRQ pin (interrupt pin) should normally be held to a high logic level by an external pull-up resistor or microcontroller pin configuration. The internal structure is an open drain transistor. It should be connected directly to the microcontroller so, in the case of a fault event (C/Q overload, power-on L+ line, overtemperature condition, etc.), it is pulled down to a low logic level, reporting the fault condition to the microcontroller.

DS8900 - Rev 8 page 26/61



## 6.12 Demagnetization

The power stage can be represented as shown in the following figure.

Figure 19. Power stage, Q2 is not present on L+ output



When a power stage output (C/Q or L+) is connected to an inductance, the energy stored in the load is:

#### Equation 1:

 $E = 1/2 LI^2$ 

This energy must be properly dissipated at the switch-off. Without an appropriate circuitry the output voltage would be pulled to very negative values, therefore recovering the stored energy through the breakdown of the power transistor. To avoid this, the output voltage must be clamped so that the voltage across the power switch does not exceed its breakdown voltage. In the case of load connected between the  $C/Q_O$  pin and  $V_{CC}$ , at switch-off (of the low-side switch) the output is pushed to a voltage higher than  $V_{CC}$ .

## 6.12.1 Fast demagnetization

It applies to L+ channel only.

Figure 20. Fast demagnetization principle schematic. Load connected to L-



DS8900 - Rev 8 page 27/61



When a high-side driver turns off an inductance, a reversed polarity voltage appears across the load. The output pin (L+) of the power switch becomes more negative than the ground until it reaches the demagnetization voltage,  $V_{demag}$ . The conduction state of the power switch Q1 is linearly modulated by an internal circuitry in order to keep the voltage at C/Q or I/Q pin at about  $V_{demag}$  until the energy in the load has been dissipated. The energy is dissipated in both IC internal switch and load resistance.



Figure 21. Fast demagnetization waveform. Load connected to L-

## 6.12.2 Slow demagnetization

It applies to C/Q channel.

Low-side driver

Low-side driver

C/Q<sub>0</sub>

Q1 ON and Q2 OFF: charging inductor

R<sub>L</sub>

Q1 OFF and Q2 ON: slow recirculation

Figure 22. Slow demagnetization block. Load connected to L-

When a high-side driver turns off an inductance a reversed polarity voltage appears across the load. In slow demagnetization configuration the low-side switch Q2 is ON and the C/Q pin is pulled to a voltage slightly (depending on Q2 drop) below the ground (L-). The energy is dissipated in both the IC internal switch and the load resistance. In the case of load connected between the C/Q pin and  $V_{CC}$ , at switch-off (of the low-side switch Q2), the switch Q1 is ON and the output is pushed to a voltage slightly higher than  $V_{CC}$ .

DS8900 - Rev 8 page 28/61



Figure 23. Slow demagnetization waveform. Load connected to GND



DS8900 - Rev 8 page 29/61



## 7 I2C configuration

## 7.1 Protocol configuration

Figure 24. Device initialization



Microcontroller initialization: microcontroller initialization phase.

**Write mode:** the L6360 is configured by the microcontroller through I<sup>2</sup>C. To configure the device, it is necessary to write its internal registers.

**Parity check:** the L6360 calculates the parity of each received register and stores it in the parity register. After which, it compares it with the parity transmitted together with the data. If the parity check of one or more registers failed, the "parity error bit" in the status register is set and an interrupt is generated by the L6360. The microcontroller can now read the status register and the parity register (current read). So the microcontroller can understand the interrupt cause and which register fails the transmission. If the parity check is ok, the flow goes on (read mode).

Write register failed: the microcontroller can again write the register(s) that failed the check.

Read mode: read status register to monitor if the configuration is good (read mode).

## 7.2 Operating modes

#### Writing modes

The L6360 is configured by the microcontroller through  $I^2C$ . To configure the device, it is necessary to write its internal registers. There are two writing modes:

- Current: single register
- Sequential: all registers in sequence

#### **Current write mode**

The microcontroller I<sup>2</sup>C is configured as master transmitter. The L6360 I<sup>2</sup>C is configured as the slave receiver.

DS8900 - Rev 8 page 30/61





Figure 25. Current write mode flow chart procedure

- 1. Microcontroller I<sup>2</sup>C establishes the communication: START condition.
- 2. Microcontroller I<sup>2</sup>C sends the slave address on the I<sup>2</sup>C bus to check if the slave is online (1<sup>st</sup> frame).
- After the address is matched, the microcontroller starts the data transmission: the 2<sup>nd</sup> frame is the data to be written into the selected register.
- 4. The 3<sup>rd</sup> frame is composed of the address of the register to be written and of the parity of the 2<sup>nd</sup> frame.
- 5. Microcontroller I<sup>2</sup>C finishes the communication: STOP condition.
- 6. The L6360 calculates the parity of the data received.
- 7. The L6360 compares its parity calculation with the parity bits in the 3<sup>rd</sup> frame (sent by the microcontroller).
- 8. If the parities match, the protocol flow goes on (exit), otherwise the PE bit inside the L6360 status register is set and the flow goes to the next state.
- 9. The L6360 generates an interrupt to report the parity check error.
- 10. The microcontroller sends a read request to the device. The L6360 then sends the status and parity registers. The microcontroller can resend the corrupted data register.
- 11. Back to step 1.

The I<sup>2</sup>C frame (configuration, control, diagnostic phases) must provide:

- Slave address (7 bits)
- Transmission direction (read/write)
- Data (8 bits: data register)
- Parity bits (P2, P1, P0)
- Register address (4 bits: 16 registers addressable)

The three frames are shown in the following figure:

DS8900 - Rev 8 page 31/61



Figure 26. Current write mode frames



## 1<sup>st</sup> frame

Bit 7 to 1: the L6360 address

Bit 0: direction

Table 26. Current write mode direction bit

| W bit | Master     | Slave      |
|-------|------------|------------|
| 0     | Write mode | Read mode  |
| 1     | Read mode  | Write mode |

## 2<sup>nd</sup> frame

Bit 7 to 0: data register

## 3<sup>rd</sup> frame

Bit 7 to 5: parity bits

Bit 4: unused

Bit 3 to 0: register address

The parity check bits are calculated as shown in equation 2

#### **Equation 2:**

 $P0 = D7 \oplus D6 \oplus D5 \oplus D4 \oplus D3 \oplus D2 \oplus D1 \oplus D0$ 

 $P1 = D7 \oplus D5 \oplus D3 \oplus D1$  (odd parity)

 $P2 = D6 \oplus D4 \oplus D2 \oplus D0$  (even parity)

Where  $\oplus$  means "XOR".

If parity error occurs, the register is not overwritten.

Sequential write mode

DS8900 - Rev 8 page 32/61





Figure 27. Sequential write mode flow chart procedure

- 1. The microcontroller I<sup>2</sup>C establishes the communication: START condition.
- 2. The microcontroller I<sup>2</sup>C sends the slave address on the I<sup>2</sup>C bus to check if the slave is online (1<sup>st</sup> frame).
- 3. After the address is matched, the microcontroller starts the sequential transmission (2<sup>nd</sup> to 8<sup>th</sup> frame).
- 4. The microcontroller sends its parity register (last frame: 9<sup>th</sup> frame).
- 5. Microcontroller I<sup>2</sup>C finishes the communication: STOP condition.
- 6. The L6360 calculates the parity of the registers received, and stores the results in the parity register.
- 7. The L6360 compares its parity register with the parity register sent by the microcontroller (9<sup>th</sup> frame).
- 8. If the parities match, the protocol flow goes on (EXIT), otherwise the PE bit inside the L6360 status register is set, and the flow goes to the next state.
- 9. The L6360 generates an interrupt to report the parity check error.
- 10. The microcontroller sends a read request to the device. In this phase the L6360 sends the status register and the parity register allowing the microcontroller to verify which register failed the configuration.
- 11. Now the microcontroller can perform a new write sequential procedure.
- 12. Microcontroller I<sup>2</sup>C establishes the communication: START condition.
- 13. Microcontroller I<sup>2</sup>C sends the slave address on the I<sup>2</sup>C bus to check if the slave is online.
- 14. The microcontroller resends the data registers.
- 15. Back to step 5.

The I<sup>2</sup>C frame (configuration, control, diagnostic phases) must provide:

- Slave address (7 bits)
- Transmission direction (read/write)
- Data (8 bits: data registers)

The 9 frames are shown below:

DS8900 - Rev 8 page 33/61





Figure 28. Sequential write mode frames

#### 1<sup>st</sup> frame

Bit 7 to 1: the L6360 address Bit 0: direction (write/read)

Table 27. Sequential write mode direction bit

| W bit | Master     | Slave      |
|-------|------------|------------|
| 0     | Write mode | Read mode  |
| 1     | Read mode  | Write mode |

## 2<sup>nd</sup> to 8<sup>th</sup> frame

Bit 7 to 0: data register

## 9<sup>th</sup> frame

Bit 7 to 0: microcontroller parity register

The microcontroller parity check (for each register) calculus performed is shown below:

Figure 29. Microcontroller parity check calculus



Bit 6 = P6: microcontroller configuration register parity

This bit is the parity of the configuration register.

Bit 5 = P5: microcontroller control register 1 parity

This bit is the parity of control register 1.

Bit 4 = P4: microcontroller control register 2 parity

This bit is the parity of control register 2.

Bit 3 = P3: microcontroller LED1 register high parity

This bit is the parity of the LED1 MSB register (15 down to 8).

Bit 2 = P2: microcontroller LED1 register low parity

DS8900 - Rev 8 page 34/61



This bit is the parity of the LED1 LSB register (7 down to 0).

Bit 1 = P1: microcontroller LED2 register high parity

This bit is the parity of the LED2 MSB register high (15 down to 8).

Bit 0 = P0: microcontroller LED2 register low parity

This bit is the parity of the LED2 LSB register high (7 down to 0).

For each register, a parity check is calculated as shown in equation 3

#### **Equation 3:**

 $PX = D7 \oplus D6 \oplus D5 \oplus D4 \oplus D3 \oplus D2 \oplus D1 \oplus D0 (X = 0 to 6)$ 

D7 to D0 indicates bits inside each register.

Where  $\oplus$  means "XOR".

If parity error occurs, the registers are not overwritten.

In this writing mode, all writable registers and the microcontroller parity register are sent.

Figure 30. Register sequence in sequential write mode

| 2 <sup>nd</sup> frame | 0001 | Configuration register |
|-----------------------|------|------------------------|
| 3 <sup>rd</sup> frame | 0010 | Control register 1     |
| 4 <sup>th</sup> frame | 0011 | Control register 2     |
| 5 <sup>th</sup> frame | 0100 | LED1 register H        |
| 6 <sup>th</sup> frame | 0101 | LED1 register L        |
| 7 <sup>th</sup> frame | 0110 | LED2 register H        |
| 8 <sup>th</sup> frame | 0111 | LED2 register L        |
| 9 <sup>th</sup> frame |      | Microcontroller parity |

#### Read mode

The status register and parity check register are read only. The other registers are readable/writable (by microcontroller). There are three reading modes:

- · Current: status register only
- Seguential: all registers in seguence
- · Random: to read registers in sequence starting from a register address fixed by the microcontroller

All registers are addressed as shown in the table below:

Table 28. Read mode: register address

| Address | Register name          |
|---------|------------------------|
| 0000    | Status register        |
| 0001    | Configuration register |
| 0010    | Control register 1     |
| 0011    | Control register 2     |
| 0100    | LED1 register MSB      |
| 0101    | LED1 register LSB      |
| 0110    | LED2 register MSB      |
| 0111    | LED2 register LSB      |
| 1000    | Parity register        |

DS8900 - Rev 8 page 35/61



#### **Current read mode**

Figure 31. Current read mode flow chart procedure



- 1. Microcontroller I<sup>2</sup>C establishes the communication: START condition
- 2. Microcontroller I<sup>2</sup>C sends slave address on the I<sup>2</sup>C bus to check if the slave is online (1<sup>st</sup> frame)
- 3. After the address is matched, the L6360 sends its status register (2<sup>nd</sup> frame)
- 4. The L6360 sends its parity register (3<sup>rd</sup> frame)
- 5. Microcontroller I<sup>2</sup>C finishes the communication: STOP condition

The  $I^2C$  frame (configuration, control, diagnostic phases) must provide:

- Slave address (7 bits)
- Transmission direction (read/write)
- Data (8-bit data registers): status and parity registers

DS8900 - Rev 8 page 36/61



The three frames are shown in the following figure:

Figure 32. Current read mode frames



When a "read request" comes from the microcontroller (it is configured as master receiver), the IC (slave transmitter) sends the contents of the status and parity registers.

Figure 33. Current read communication flow



#### Sequential/random read modes

Figure 34. Sequential/random read mode



- Random/sequential read mode initialization: microcontroller I<sup>2</sup>C establishes the communication: START condition.
- Microcontroller I<sup>2</sup>C sends the slave address, in write mode, on the I<sup>2</sup>C bus to check if the slave is online (1<sup>st</sup> frame).
- 3. Microcontroller I<sup>2</sup>C sends the register address start point, which sets the first register to read in sequence (2<sup>nd</sup> frame).

4. Microcontroller I<sup>2</sup>C finishes the communication: STOP condition.

DS8900 - Rev 8 page 37/61



Bit 7 to 1: the L6360 address

Bit 0: direction (write)

2<sup>nd</sup> frame

Bit 7 to 0: address register starting point

Table 29. Address register

| Address | Register name          |
|---------|------------------------|
| 0000    | Status register        |
| 0001    | Configuration register |
| 0010    | Control register 1     |
| 0011    | Control register 2     |
| 0100    | LED1 register MSB      |
| 0101    | LED1 register LSB      |
| 0110    | LED2 register MSB      |
| 0111    | LED2 register LSB      |
| 1000    | Parity register        |

#### 3<sup>rd</sup> frame

Bit 7 to 1: L6360 address

Bit 0: direction (read)

#### 4<sup>th</sup> to n<sup>th</sup> frame

Bit 7 to 0: data register (from address register starting point to penultimate address register)

9<sup>th</sup> frame

Bit 7 to 0: parity register (the last register)

DS8900 - Rev 8 \_\_\_\_\_\_ page 38/61



### **Physical layer communication**

The IC transfers the data received (on the IN<sub>C/Q</sub> digital input pin) to the C/Q<sub>O</sub> output. The EN<sub>C/Q</sub> pin allows the C/Q<sub>O</sub> line to be put into tri-state. Data received from the line (C/Q<sub>I</sub> and I/Q pins) are transferred to the digital output pins  $OUT_{C/Q}$  and  $OUT_{I/Q}$ .

Figure 36. Block diagram communication mode





#### 8.1 **Transceiver**

Output drivers (C/Qo and L+) are protected against short-circuit or overcurrent by means of two different functions. One is the current limiting function: output current is linearly limited to ILIMO/L. The cut-off protection, on the other side, turns off the drivers when the output current exceeds a (programmable for the C/Q<sub>O</sub> driver) threshold (I<sub>COL/I</sub>). When the current reaches the (programmed) cut-off value the channel output driver is turned off after a programmable delay (tdcoq/i). The channel output driver automatically restarts again after a programmable delay time (trcog/l).

DS8900 - Rev 8 page 39/61





Figure 38. C/Q or L+ channel cut-off protection

Figure 39. C/Q or L+ channel current limitation and cut-off protection with latched restart



### 8.2 IEC 61131-2 type 1 digital inputs

Two IEC61131-2 type 1 inputs are provided: one is available on  $C/Q_I$  (as per IO-Link specification to support SIO mode) and one on I/Q pin. Both are provided with a programmable debounce filter ( $t_{dbq}$  and  $t_{dbi}$ , see Table 17.  $EN_{CGI}$ : I/Q pull-down enable and Table 23. C/Q output stage configuration) to prevent false triggering.

DS8900 - Rev 8 page 40/61



## 9 Diagnostic LED sequence generator and driver

Each LED indication block can drive, through an open drain output, one external LED. LED drivers can be used for status or diagnostic information, or for other purposes, and should be configured by the host microcontroller. Two sequences of 16 bits can be programmed (through I<sup>2</sup>C) to generate user specific sequences; each LED driver has two associated registers and turns the external LED on or off according to the information stored in the registers, which are scanned at a rate of 63 ms per bit; total sequence time of each LED is approximately 1 s. Figure below shows how to wire up the two LEDs.

DL<sub>1</sub>

R<sub>1</sub>

R<sub>2</sub>

VDD

LED1

L6360

LED2

GND

Figure 40. LED drivers

DS8900 - Rev 8 page 41/61



## 10 Linear regulator

The L6360 embeds a linear regulator with output voltage selectable (by the SEL pin) at 3.3 V or 5 V. The input voltage is  $V_H$  and the maximum power dissipation is 200 mW. The linear regulator minimum limitation current value is  $I_{LIMLR}$ .

Figure 41. Linear regulator



Table 30. Linear regulator selection pin

| SEL | V <sub>DD</sub> |
|-----|-----------------|
| 0   | 5 V ± 2.5%      |
| 1   | 3.3 V ± 2%      |

The linear regulator cannot be turned off as it is necessary to supply (through VDD pin) internal circuitries. It can also be used to supply external circuitry (e.g. the microcontroller).

Figure 42. Linear regulator principle schematic



DS8900 - Rev 8 page 42/61



## 11 Application examples

The IO-Link master system typically consists of a microcontroller and physical layer and it communicates with an IO-Link device. The principle connection and the main application examples can be seen in the following figures.



Figure 43. Principal connections

DS8900 - Rev 8 page 43/61





Figure 44. Application example (I/Q not used): IO-LINK device supplied by L+ pin

In case of very high capacitive loads on L+ the IC could trigger the thermal protection threshold. The table below shows the maximum capacitance that L+ can supply without triggering the thermal protection.

V<sub>CC</sub> [V] Tamb [°C] R<sub>LOAD</sub> [Ω] C<sub>LOAD</sub> [µF] 25 220 24 60 85 47 25 68 30 75 85 22

Table 31. Maximum C<sub>LOAD</sub> on L+ for I<sub>LOAD</sub>= 400 mA

In case of very high capacitive loads the application schematic can be modified as reported in the following figures.

DS8900 - Rev 8 page 44/61



IPS161H +24V OUT MCU L6360 EN L+ GPIO VDD vcc GPIO UART1 IO-LINK DEVICE OUT C/Q Ţc/Q, RX GND GND

Figure 45. Application example (I/Q not used): IO-Link device supplied by single channel IPS





DS8900 - Rev 8 page 45/61



### 12 EMC protection considerations

Depending on the final product use and environmental conditions, the master application may require additional protection.

#### 12.1 Supply voltage protection

In order to avoid the overvoltage on a system supply, a voltage suppressor such as Transil $^{\text{TM}}$  can be added. A protection diagram example is shown in the figure below.

Figure 47. Supply voltage protection with uni-directional Transil



Performance of the above mentioned example is limited and does not include reverse polarity protection. It is just a cost-effective solution.

**Part Function** Description It works as a primary overvoltage clamp to limit supply line distortions, such as: surge pulses, oscillations caused by line parasitic parameters (inductance)  $D_S$ Supply overvoltage protection during plug-in phase, etc. 1500 W is recommended to provide reliable protection, unidirectional type helps to avoid negative stress of the L6360. An energy buffer for application supply filters the application supply to C\_F Filtering bulk capacitor avoid high ripple during power driver switching.

Table 32. Supply voltage protection component description

A more sophisticated solution can be seen in the figure below.

Figure 48. Refined supply voltage protection



DS8900 - Rev 8 page 46/61



Table 33. Refined supply voltage protection component description

| Part  | Function                                    | Description                                                                                                                                                                                                                                                                                                                                      |
|-------|---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D_PWR | Primary overvoltage protection              | It works as a primary overvoltage clamp to limit supply line distortions, such as: surge pulses, oscillations caused by line parasitic parameters (inductance) during plug-in phase. 1500 W is recommended to provide reliable protection, unidirectional type is chosen to cover reverse polarity protection.                                   |
| D_POL | Reverse polarity protection                 | It avoids reverse direction current flow and negative voltage stress of the L6360. Its current rating (3 A) is chosen in accordance with the maximum driving capabilities of the L6360 power stages. Schottky type is recommended to limit power dissipation (low VF). Voltage rating (100 V) comes from negative surge to the supply condition. |
| D_S   | D_PWR support and IO overvoltage protection | a) It shares a positive surge current with the primary protection and limits the overvoltage amplitude. b) It clamps surges applied to the L6360 C/Q and L+ lines.                                                                                                                                                                               |
| C_F   | Filtering bulk capacitor                    | An energy buffer for application supply filters the application supply to avoid high ripple during power driver switching etc.                                                                                                                                                                                                                   |

For most of the application cases  $V_{CC}$  (IC supply) and  $V_H$  (internal voltage regulator supply) pins can be connected on the application board. If the  $V_{CC}$  and  $V_H$  pins are supplied by different supply rails (or if  $V_H$  is decoupled by the main supply rail and blocked by bulk capacitors), then an additional circuit may be required to ensure the  $V_H$  voltage is always lower than (or equal to)  $V_{CC}$ . A possible solution with a diode is shown in the figure below.

Figure 49. V<sub>H</sub> protection vs. V<sub>CC</sub> (only in case of different supply rails)



DS8900 - Rev 8 page 47/61



### Table 34. $V_H$ protection component description

| Part | Function                              | Description                                                                                                                                                     |
|------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D_VH | V <sub>H</sub> overvoltage protection | $V_{\text{H}}$ voltage must be always lower than (or equal to) $V_{\text{CC}}$ , even during the powering-up and down of an application. See description above. |

DS8900 - Rev 8 page 48/61



#### 12.2 I/O lines protection

The figure below shows external components (capacitors) suitable for IO-Link communication, protection level in accordance with the specification.



Figure 50. Typical protection in IO-Link applications

Table 35. Typical protection in IO-Link application component description

| Part               | Function              | Description                                                                                                                                                                |
|--------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| C_1                | Power supply blocking | Energy buffer for the L6360 supply, makes chip supply voltage stable, limits EMI noise.                                                                                    |
| C_I/Q, C_C/Q, C_L+ | Filtration capacitors | Work as a basic protection against fast transient signals like burst or radio-frequency domain applied to the lines. Limit voltage spike frequency spectrum and amplitude. |

If an extended protection level is required, the solution seen in the next figure is recommended. It provides robust protection according to IEC61131-2. It is suitable for IO-Link communication and is backward compatible with SIO (standard I/O). It protects the L6360 application against high energy surge pulses according to the IEC61000-4-5 standard. All the lines are protected against  $\pm 2.5$  kV surge pulse amplitude in common mode and  $\pm 1$  kV in differential mode considering 42  $\Omega$ /0.5  $\mu$ F generator coupling.

L+ 🔯 100 nF C\_L+ C/QO C/Q 477 C\_C/Q 560 pF L6360 C/Q<sub>I</sub> D\_C/Q STPS1L40M 15  $\Omega$ I/Q R I/Q C I/Q ¬ 560 pF D I/Q STPS1L40M ᅜ

U2 SPT01-335DEE

Figure 51. IO-Link and SIO application extended protection

DS8900 - Rev 8 page 49/61



Table 36. IO-Link and SIO application extended protection component description

| Part               | Function                           | Description                                                                                                                                                                                                                                                                                 |
|--------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| C_I/Q, C_C/Q, C_L+ | Filtration capacitors              | Work as a basic protection against fast transient signals like burst or radio-frequency domain applied to the lines. Limit voltage spike frequency spectrum and amplitude.                                                                                                                  |
| D_I/Q, D_C/Q       | Negative voltage spike suppression | Schottky diodes with low VF clamp the disturbance applied to the lines in a reverse polarity direction. Capable of conducting high surge current pulses to avoid high peak current flow through the L6360 pins                                                                              |
| R_I/Q              | Surge current limitation           | Reduces the current flow in the L6360 - I/Q pin in both polarities when e.g. surge noise is applied to the line. If this resistor is omitted, I/Q line surge immunity is lower.                                                                                                             |
| U2 (SPT01-335DEE)  | Overvoltage protection             | Primary surge protection to avoid overvoltage on the L6360 interface. Protects L+ switch against negative voltage pulses. Shares current flow of negative surge pulses with the additional Schottky diodes on C/Q and I/Q lines. Clamps positive surge pulse amplitude applied to I/Q line. |

DS8900 - Rev 8 page 50/61



## 13 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.

### 13.1 HTSSOP20 package information



Figure 52. VFQFPN 26L (3.5x5x1.0 mm) package outline

Table 37. VFQFPN 26L (3.5x5x1.0 mm) package mechanical data

| Dim.   | mm       |      |      |  |
|--------|----------|------|------|--|
| Dilli. | Min.     | Тур. | Max. |  |
| Α      | 0.80     | 0.90 | 1.00 |  |
| A1     | 0.00     | 0.02 | 0.05 |  |
| A3     |          | 0.20 |      |  |
| b      | 0.18     | 0.25 | 0.30 |  |
| D      | 3.50 BSC |      |      |  |
| D2     | 1.90     | 2.00 | 2.10 |  |
| E      | 5.00     |      |      |  |

DS8900 - Rev 8 page 51/61



| Dim.   | mm   |      |      |  |
|--------|------|------|------|--|
| Dilli. | Min. | Тур. | Max. |  |
| E2     | 3.40 | 3.50 | 3.60 |  |
| е      |      | 0.50 |      |  |
| L      | 0.30 | 0.40 | 0.50 |  |
| ddd    |      | 0.05 |      |  |

Note:

VFQFPN stands for thermally enhanced very thin fine pitch quad flat package no lead. Very thin profile:  $0.80 < A \le 1.00$  mm. Details of terminal 1 are optional but must be located on the top surface of the package by using either a mold or marked features.

DS8900 - Rev 8 page 52/61



## 14 VFQFPN 26L (3.5x5x1.0 mm) packing information

Figure 53. VFQFPN 26L (3.5x5x1.0 mm) carrier tape outline



DS8900 - Rev 8 page 53/61



# 15 Ordering information

**Table 38. Ordering information** 

| Order code | Package                 | Packing       |
|------------|-------------------------|---------------|
| L6360TR    | VFQFPN 26L (3.5x5x1 mm) | Tape and reel |

DS8900 - Rev 8 page 54/61



## **Revision history**

Table 39. Document revision history

| Date         | Revision | Changes                                                                                                                                                                                                                                                                         |
|--------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12-Mar-2012  | 1        | Initial release.                                                                                                                                                                                                                                                                |
| 15-Mar-2012  | 2        | Updated E <sub>load</sub> definition in table 3: Absolute maximum ratings. Updated figure 36: Block diagram communication mode.                                                                                                                                                 |
| 25-Jan-2013  | 3        | Updated table 4: Recommended operating conditions                                                                                                                                                                                                                               |
| 11-Mar-2016  | 4        | Added figure titled "VFQFPN 26L (3.5x5x1.0 mm) carrier tape outline.                                                                                                                                                                                                            |
| 10-May-2016  | 5        | Updated Table 5: "Supply" and Table 24: "Parameter default configuration".                                                                                                                                                                                                      |
|              |          | Updated                                                                                                                                                                                                                                                                         |
|              |          | Updated Figure 2: "Pin connection (top through view)", Figure 15:                                                                                                                                                                                                               |
|              |          | "Configuration register", Figure 35: "Sequential/random read                                                                                                                                                                                                                    |
|              |          | communication flow", Figure 36: "Block diagram communication                                                                                                                                                                                                                    |
|              | 6        | mode", Figure 43: "Principal connections" and Figure 50: "Typical                                                                                                                                                                                                               |
|              |          | protection in IO-Link applications".                                                                                                                                                                                                                                            |
| 20-Nov-2017  |          | Added Figure 44: "Application example (I/Q not used): IO-LINK                                                                                                                                                                                                                   |
| 20 1101 2017 |          | device supplied by L+ pin", Figure 45: "Application example (I/Q not                                                                                                                                                                                                            |
|              |          | used): IO-Link device supplied by single channel IPS", Figure 46:                                                                                                                                                                                                               |
|              |          | "Application example: IO-Link devices supplied by dual channel IPS"                                                                                                                                                                                                             |
|              |          | and Table 31: "Maximum CLOADon L+ for ILOAD= 400 mA".                                                                                                                                                                                                                           |
|              |          | Updated Table 1: "Pin description", Table 3: "Recommended                                                                                                                                                                                                                       |
|              |          | operating conditions", Table 10: "Main parameter typical variations vs.+/- 1% variation of Rbias value".                                                                                                                                                                        |
| 22-Jul-2019  | 7        | Updated table C/Q output stage configuration                                                                                                                                                                                                                                    |
| 30-Jul-2021  | 8        | Updated pin description Figure 3. Pin connection (top through view) and Table 1. Pin description. Updated name of Figure 50. $V_H$ protection vs. $V_{CC}$ (only in case of different supply rails)and description column in Table 34. $V_H$ protection component description . |

DS8900 - Rev 8 page 55/61



### **Contents**

| 1  | Bloc                                          | k diagra                 | am                          | 2  |  |
|----|-----------------------------------------------|--------------------------|-----------------------------|----|--|
| 2  | Pin c                                         | onfigur                  | ation                       | 3  |  |
| 3  | Absolute maximum ratings                      |                          |                             |    |  |
| 4  | Reco                                          | mmend                    | led operating conditions    | 6  |  |
| 5  | Elect                                         | rical ch                 | aracteristics               |    |  |
| 6  | Devi                                          | ce confi                 | iguration                   |    |  |
|    | 6.1                                           | Introduc                 | ction                       | 13 |  |
|    | 6.2                                           | Main fe                  | atures                      | 13 |  |
|    | 6.3                                           | Genera                   | Il description              | 13 |  |
|    | 6.4                                           | SDA/S0                   | CL line control             | 13 |  |
|    | 6.5 Mode selection                            |                          |                             | 13 |  |
|    | 6.6                                           | Functional description   |                             |    |  |
|    | 6.7                                           | Communication flow       |                             |    |  |
|    | 6.8                                           | I <sup>2</sup> C address |                             |    |  |
|    | 6.9                                           | Internal                 | l registers                 | 16 |  |
|    | 6.10                                          | default configuration    | 24                          |    |  |
|    | 6.11                                          | Interrup                 | ot                          | 26 |  |
|    | 6.12                                          | Demagi                   | netization                  | 27 |  |
|    |                                               | 6.12.1                   | Fast demagnetization        | 27 |  |
|    |                                               | 6.12.2                   | Slow demagnetization        | 28 |  |
| 7  | I2C c                                         | onfigur                  | ation                       | 30 |  |
|    | 7.1                                           | Protoco                  | ol configuration            | 30 |  |
|    | 7.2                                           | Operati                  | ng modes                    | 30 |  |
| 8  | Phys                                          | ical laye                | er communication            |    |  |
|    | 8.1                                           | Transce                  | eiver                       | 39 |  |
|    | 8.2                                           | IEC 611                  | 131-2 type 1 digital inputs | 40 |  |
| 9  | Diagnostic LED sequence generator and driver4 |                          |                             |    |  |
| 10 | Linear regulator42                            |                          |                             |    |  |
| 11 | Application examples43                        |                          |                             |    |  |



| 12    | EMC protection considerations |                                            |    |
|-------|-------------------------------|--------------------------------------------|----|
|       | 12.1                          | Supply voltage protection                  | 46 |
|       | 12.2                          | I/O lines protection                       | 49 |
| 13    | Pack                          | age information                            | 51 |
|       | 13.1                          | HTSSOP20 package information               | 51 |
| 14    | VFQ                           | FPN 26L (3.5x5x1.0 mm) packing information | 53 |
| 15    | Orde                          | ring information                           | 54 |
| Rev   | ision                         | history                                    | 55 |
| Cor   | itents                        |                                            | 56 |
| List  | of tak                        | oles                                       | 58 |
| l ist | of fig                        | ures                                       | 59 |



## **List of tables**

| Table 1.  | Pin description.                                                      | . 3 |
|-----------|-----------------------------------------------------------------------|-----|
| Table 2.  | Absolute maximum ratings                                              | . 5 |
| Table 3.  | Recommended operating conditions                                      |     |
| Table 4.  | Thermal data                                                          |     |
| Table 5.  | Supply                                                                |     |
| Table 6.  | Electrical characteristics - linear regulator                         |     |
| Table 7.  | Electrical characteristics - logic inputs and outputs                 |     |
| Table 8.  | Electrical characteristics - LED driving                              |     |
| Table 9.  | Electrical characteristics - I2C (fast mode)                          |     |
| Table 10. | Main parameter typical variations vs. +/- 1% variation of Rbias value |     |
| Table 11. | Register addresses                                                    |     |
| Table 12. | EN <sub>CGQ</sub> : C/Q pull-down enable                              |     |
| Table 13. | I <sub>coq</sub> : C/Q <sub>O</sub> HS and LS cut-off current         |     |
| Table 14. | $t_{dcoq}$ : C/Q $_O$ HS and LS cut-off current delay time            | 19  |
| Table 15. | t <sub>rcoq</sub> : C/Q <sub>O</sub> restart delay time               | 20  |
| Table 16. | t <sub>dbq</sub> : C/Q <sub>I</sub> debounce time                     | 20  |
| Table 17. | EN <sub>CGI</sub> : I/Q pull-down enable                              | 20  |
| Table 18. | CQ <sub>PDG</sub> : C/Q pull-down generator switching                 | 20  |
| Table 19. | L+ <sub>COD</sub> : L+ cut-off disable                                | 21  |
| Table 20. | t <sub>DCOL</sub> : L+ HS cut-off current delay time                  | 21  |
| Table 21. | t <sub>RCOL</sub> : L+ restart delay                                  | 21  |
| Table 22. | Bit 1:0 = t <sub>dbi</sub> [1:0]: I/Q debounce time                   |     |
| Table 23. | C/Q output stage configuration                                        | 22  |
| Table 24. | Parameter default configuration                                       | 24  |
| Table 25. | Register default configuration                                        | 25  |
| Table 26. | Current write mode direction bit                                      | 32  |
| Table 27. | Sequential write mode direction bit                                   | 34  |
| Table 28. | Read mode: register address                                           |     |
| Table 29. | Address register                                                      |     |
| Table 30. | Linear regulator selection pin                                        |     |
| Table 31. | Maximum C <sub>LOAD</sub> on L+ for I <sub>LOAD</sub> = 400 mA        |     |
| Table 32. | Supply voltage protection component description                       |     |
| Table 33. | Refined supply voltage protection component description               |     |
| Table 34. | V <sub>H</sub> protection component description                       |     |
| Table 35. | Typical protection in IO-Link application component description       |     |
| Table 36. | IO-Link and SIO application extended protection component description |     |
| Table 37. | VFQFPN 26L (3.5x5x1.0 mm) package mechanical data                     |     |
| Table 38. | Ordering information                                                  |     |
| Table 39. | Document revision history                                             | 55  |





**List of figures** 

**47/** 

| Figure 1.  | Block diagram                                                                                                                                                         |     |
|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| Figure 2.  | Pin connection (top through view)                                                                                                                                     | . 3 |
| Figure 3.  | Rise/fall time test setup                                                                                                                                             | 10  |
| Figure 4.  | Normalized rise and fall time vs. output capacitor value (typ. values in push-pull configuration)                                                                     | 11  |
| Figure 5.  | A master transmitter addressing a slave receiver with a 7-bit address (the transfer is not changed)                                                                   |     |
| Figure 6.  | A master reads data from the slave immediately after the first byte                                                                                                   |     |
| Figure 7.  | Transfer sequencing                                                                                                                                                   |     |
| Figure 8.  | I <sup>2</sup> C communication                                                                                                                                        | 15  |
| Figure 9.  | Status register                                                                                                                                                       | 17  |
| Figure 10. | Power-on bit behavior                                                                                                                                                 | 17  |
| Figure 11. | Overtemperature (OVT) bit behavior                                                                                                                                    | 17  |
| Figure 12. | Cut-off behavior                                                                                                                                                      | 18  |
| Figure 13. | Control register 1                                                                                                                                                    | 19  |
| Figure 14. | Control register 2                                                                                                                                                    | 20  |
| Figure 15. | Configuration register                                                                                                                                                | 22  |
| Figure 16. | LED1 registers                                                                                                                                                        | 23  |
| Figure 17. | LED2 registers                                                                                                                                                        | 23  |
| Figure 18. | Parity register                                                                                                                                                       | 24  |
| Figure 19. | Power stage, Q2 is not present on L+ output                                                                                                                           | 27  |
| Figure 20. | Fast demagnetization principle schematic. Load connected to L                                                                                                         | 27  |
| Figure 21. | Fast demagnetization waveform. Load connected to L                                                                                                                    | 28  |
| Figure 22. | Slow demagnetization block. Load connected to L                                                                                                                       | 28  |
| Figure 23. | Slow demagnetization waveform. Load connected to GND                                                                                                                  | 29  |
| Figure 24. | Device initialization                                                                                                                                                 | 30  |
| Figure 25. | Current write mode flow chart procedure                                                                                                                               | 31  |
| Figure 26. | Current write mode frames                                                                                                                                             | 32  |
| Figure 27. | Sequential write mode flow chart procedure                                                                                                                            | 33  |
| Figure 28. | Sequential write mode frames                                                                                                                                          | 34  |
| Figure 29. | Microcontroller parity check calculus                                                                                                                                 | 34  |
| Figure 30. | Register sequence in sequential write mode                                                                                                                            | 35  |
| Figure 31. | Current read mode flow chart procedure                                                                                                                                | 36  |
| Figure 32. | Current read mode frames                                                                                                                                              | 37  |
| Figure 33. | Current read communication flow                                                                                                                                       | 37  |
| Figure 34. | Sequential/random read mode                                                                                                                                           | 37  |
| Figure 35. | Sequential/random read communication flow                                                                                                                             | 37  |
| Figure 36. | Block diagram communication mode                                                                                                                                      | 39  |
| Figure 37. | System communication mode                                                                                                                                             | 39  |
| Figure 38. | C/Q or L+ channel cut-off protection                                                                                                                                  | 40  |
| Figure 39. | C/Q or L+ channel current limitation and cut-off protection with latched restart                                                                                      | 40  |
| Figure 40. | LED drivers                                                                                                                                                           | 41  |
| Figure 41. | Linear regulator                                                                                                                                                      | 42  |
| Figure 42. | Linear regulator principle schematic                                                                                                                                  | 42  |
| Figure 43. | Principal connections                                                                                                                                                 |     |
| Figure 44. | Application example (I/Q not used): IO-LINK device supplied by L+ pin                                                                                                 |     |
| Figure 45. | Application example (I/Q not used): IO-Link device supplied by single channel IPS                                                                                     | 45  |
| Figure 46. | Application example: IO-Link devices supplied by dual channel IPS                                                                                                     |     |
| Figure 47. | Supply voltage protection with uni-directional Transil                                                                                                                | 46  |
| Figure 48. | Refined supply voltage protection                                                                                                                                     | 46  |
| Figure 49. | $V_{H} \ \text{protection vs.} \ V_{CC} \ (\text{only in case of different supply rails}) \ \dots \ $ | 47  |
| Figure 50. | Typical protection in IO-Link applications                                                                                                                            | 49  |
| Figure 51. | IO-Link and SIO application extended protection                                                                                                                       |     |
| Figure 52. | VFQFPN 26L (3.5x5x1.0 mm) package outline                                                                                                                             | 51  |
| _          |                                                                                                                                                                       |     |

DS8900 - Rev 8



List of figures

| Figure 53. | VFQFPN 26L (3.5x5x1.0 mm) carrier tape outline |  | 53 |
|------------|------------------------------------------------|--|----|
|------------|------------------------------------------------|--|----|

**47**/

DS8900 - Rev 8 page 60/61



#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2021 STMicroelectronics - All rights reserved

DS8900 - Rev 8 page 61/61