

# SANYO Semiconductors

DATA SHEET



# Monolithic Linear IC LA6242H — Four-Channel Bridge Driver for CD Player

## **Overview**

The LA6242H is a four-channel motor driver IC for home and car CD players. It provides a pin for switching the channel 1 input.

## **Functions and Features**

- · Four bridge-connected (BTL) power amplifier circuits
- I<sub>O</sub> max: 1 A
- · Built-in level shifter circuits
- Muting circuit (on/off control for all outputs)
- High output voltage (dynamic range): 6.5 V (typical, channel 1 only)
- Built-in input operational amplifier (channel 1 only)
- Channel 1 input operational amplifier switching function
- Built-in regulator that uses an external PNP transistor and is set by the value of an external resistor.

# Specifications

#### **Maximum Ratings** at $Ta = 25^{\circ}C$

| Parameter                   | Symbol             | Conditions                                                                      |    | Ratings     | Unit |
|-----------------------------|--------------------|---------------------------------------------------------------------------------|----|-------------|------|
| Cumply voltage              | V <sub>CC</sub> _S |                                                                                 | *1 | 14          | V    |
| Supply voltage              | VCCP               | VCCP1, VCCP2                                                                    | *1 | 14          | V    |
|                             |                    | Independent IC                                                                  |    | 0.8         | W    |
| Allowable power dissipation | Pdmax              | Mounted on the specified PCB (114.3 $\times$ 76.1 $\times$ 1.6 mm, glass epoxy) |    | 1.8         | W    |
| Maximum input voltage       | VINB               |                                                                                 |    | 13          | V    |
| Maximum output current      | I <sub>O</sub> max | Each output                                                                     |    | 1           | А    |
| MUTE pin voltage            | VMUTE              |                                                                                 |    | 13          | V    |
| Operating temperature       | Topr               |                                                                                 |    | -30 to +85  | °C   |
| Storage temperature         | Tstg               |                                                                                 |    | -55 to +150 | °C   |

Note \*1: All of the power supply pins, V<sub>CC</sub>\_S, VCCP1, and VCCP2, must be connected to the power supply system externally to the IC.

#### **Recommended Operating Conditions** at Ta = 25°C

| Parameter      | Symbol          | Conditions | Ratings | Unit |
|----------------|-----------------|------------|---------|------|
| Supply voltage | V <sub>CC</sub> |            | 5 to 13 | V    |

Any and all SANYO products described or contained herein do not have specifications that can handle applications that require extremely high levels of reliability, such as life-support systems, aircraft's control systems, or other applications whose failure can be reasonably expected to result in serious physical and/or material damage. Consult with your SANYO representative nearest you before using any SANYO products described or contained herein in such applications.

WWW.

SANYO assumes no responsibility for equipment failures that result from using products at values that a exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all SANYO products described or contained herein.

#### SANYO Electric Co., Ltd. Semiconductor Company TOKYO OFFICE Tokyo Bldg., 1-10, 1 chome, Ueno, Taito-ku, TOKYO, 110-8534 JAPAN

#### **Electrical Characteristics**

(Unless specified otherwise, the conditions are  $V_{CC}S = VCCP1 = VCCP2 = 8 V$ , VREF = 2.5 V, MUTE = 5 V,  $Ta = 25^{\circ}C$ .)

| Parameter                              | Symbol               | Conditions                                                                              | Ratings |      |      | Unit      |  |
|----------------------------------------|----------------------|-----------------------------------------------------------------------------------------|---------|------|------|-----------|--|
| Faranielei                             | Symbol               | Conditions                                                                              | min     | typ  | max  | Offic     |  |
| [Overall]                              |                      |                                                                                         |         |      |      |           |  |
| Quiescent current 1                    | I <sub>CC</sub> -ON  | All channel outputs on, MUTE pin: high                                                  |         | 30   | 45   | mA        |  |
| Quiescent current 2                    | I <sub>CC</sub> -OFF | All channel outputs off, MUTE pin: low                                                  |         | 5    | 10   | mA        |  |
| Muting function on voltage             | VMUTE-ON             | MUTE *1                                                                                 | 2       |      |      | V         |  |
| Muting function off voltage            | VMUTE-OFF            | MUTE *1                                                                                 |         |      | 0.5  | V         |  |
| [BTL Amplifier] (Channel 1) (Output A  | mplifier Block)      |                                                                                         |         |      |      |           |  |
| Input amplifier offset voltage         | VOFF_OP-<br>AMP      | Channel 1, input operational amplifiers A and B                                         | -50     |      | +50  | mV        |  |
| Output voltage                         | V <sub>O</sub> 1     | $R_L = 8 \Omega * 2$                                                                    | 6.2     | 6.5  |      | V         |  |
| I/O gain                               | VG1                  | *3                                                                                      | 5.4     | 6    | 6.6  | Multiplie |  |
| Slew rate                              | SR1                  | With the amplifier operating independently, twice the value measured between outputs *4 |         | 0.5  |      | V/µs      |  |
| [Input Operational Amplifier]          |                      |                                                                                         |         |      |      |           |  |
| Output offset voltage                  | VOFF1                | Input operational amplifiers A and B                                                    | -10     |      | +10  | mV        |  |
| OP-AMP_SINK                            | OP_SINK              | Input operational amplifier sink current                                                | 2       |      |      | mA        |  |
| OP-AMP_SOURCE                          | OP_SOURCE            | Input operational amplifier source current                                              | 300     | 500  |      | μA        |  |
| [Input Operational Amplifier Switching | ]                    |                                                                                         |         |      |      |           |  |
| Input amplifier switching voltage 1    | V <sub>IN</sub> 1-SW | Channel 1, with input operational amplifier B selected *5                               |         |      | 0.5  | V         |  |
| Input amplifier switching voltage 2    | V <sub>IN</sub> 1-SW | Channel 1, with input operational amplifier A selected *5                               | 2       |      |      | v         |  |
| [BTL Amplifier] (Channels 2 to 4) (Ou  | tput Amplifier Block | )                                                                                       |         |      |      | •         |  |
| Output offset voltage                  | VOFF2                | Between the + and - outputs for each channel                                            | -50     |      | +50  | mV        |  |
| Output voltage                         | V <sub>O</sub> 2     | $R_L=8~\Omega,$ between the $+$ and $-$ outputs for each channel $*2$                   | 5       | 5.4  |      | v         |  |
| I/O gain                               | VG2                  |                                                                                         | 5.4     | 6    | 6.6  | Multiplie |  |
| Slew rate                              | SR2                  | Amplifier independently, twice the value<br>measured between outputs *4                 |         | 0.5  |      | V/µs      |  |
| [Regulator Voltage]                    | •                    |                                                                                         |         |      |      |           |  |
| VREG output voltage                    | VREG                 | *6                                                                                      | 1.21    | 1.26 | 1.31 | V         |  |
| REG-IN sink current                    | REG-IN-SINK          | The base current of the external PNP transistor                                         | 5       | 10   |      | mA        |  |
| Line regulation                        | ΔVOLN                | $6~V \leq V_{CC} \leq 12~V,~I_O = 200~mA$                                               |         | 20   | 150  | mV        |  |
| Load regulation                        | ΔVOLD                | $5 \text{ mA} \le I_{\Omega} \le 200 \text{ mA}$                                        |         | 50   | 200  | mV        |  |

Note \*1: When the MUTE pin is high, the outputs will be on, and when low, the outputs will be off. (In the amplifier output off state, the outputs are in the high-impedance state.) This operation applies to all channels.

\*2: The voltage across the load terminals when an 8  $\Omega$  load is connected across the outputs. With the input either high or low. With the output in the saturated state.

\*3: The channel 1 input operational amplifier has a 0 dB gain, i.e. it is a buffer amplifier.

\*4: Design guarantee value

\*5: When VIN1-SW is high, operational amplifier A operates, and when low, operational amplifier B operates.

\*6: For testing, short the REGOUT to the collector of the external pnp transistor.

#### **Package Dimensions**

unit: mm 3234B



#### **Pin Functions**

| Pin No. | Symbol               | Pin description                                        |
|---------|----------------------|--------------------------------------------------------|
| 1       | V <sub>IN</sub> 1–A  | Channel 1 input amplifier A inverting input            |
| 2       | V <sub>IN</sub> 1+A  | Channel 1 input amplifier A noninverting input         |
| 3       | VCCP1                | Channels 1 and 2: power stage power supply             |
| 4       | V <sub>O</sub> 1+    | Channel 1 output (+)                                   |
| 5       | V <sub>O</sub> 1–    | Channel 1 output (-)                                   |
| 6       | V <sub>O</sub> 2+    | Channel 2 output (+)                                   |
| 7       | V <sub>O</sub> 2–    | Channel 2 output (-)                                   |
| 8       | V <sub>O</sub> 3+    | Channel 3 output (+)                                   |
| 9       | V <sub>O</sub> 3–    | Channel 3 output (-)                                   |
| 10      | V <sub>O</sub> 4+    | Channel 4 output (+)                                   |
| 11      | V <sub>O</sub> 4–    | Channel 4 output (-)                                   |
| 12      | VCCP2                | Channels 3 and 4: power stage power supply             |
| 13      | V <sub>IN</sub> 4    | Channel 4 input                                        |
| 14      | V <sub>IN</sub> 4G   | Channel 4 input (gain adjustment)                      |
| 15      | V <sub>IN</sub> 3    | Channel 3 input                                        |
| 16      | V <sub>IN</sub> 3G   | Channel 3 input (gain adjustment)                      |
| 17      | V <sub>IN</sub> 2    | Channel 2 input                                        |
| 18      | V <sub>IN</sub> 2G   | Channel 2 input (gain adjustment)                      |
| 19      | REGIN                | Base connection of external PNP transistor             |
| 20      | REGOUT               | Regulator error amplifier input (+)                    |
| 21      | V <sub>CC</sub> _S   | Signal system power supply                             |
| 22      | VREFIN               | Reference voltage input                                |
| 23      | MUTE                 | Output on/off control                                  |
| 24      | V <sub>IN</sub> 1-SW | Channel 1 input operational amplifier switching        |
| 25      | S_GND                | Signal system ground                                   |
| 26      | V <sub>IN</sub> 1+B  | Channel 1 amplifier B noninverting input               |
| 27      | V <sub>IN</sub> 1–B  | Channel 1 amplifier B inverting input                  |
| 28      | V <sub>IN</sub> 1    | Channel 1 input and input operational amplifier output |

Note: • The center frame (FR) is used as the power system ground (P-GND). Along with the signal system ground (S-GND), this level must be the lowest potential in the system.

• The V<sub>CC</sub>S (signal system power supply), VCCP1, and VCCP2 (output stage power supplies) must be shorted together externally.

| Pin | Functions |
|-----|-----------|
|-----|-----------|

| Pin No.                      | Pin name                                  | Symbol                                                                                                                     | Pin description                                                                                                                                                                                                                   | Equivalent circuit                                                        |
|------------------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|
| 1<br>26<br>27<br>28          | Input<br>(channel 1)                      | V <sub>IN</sub> 1–A<br>V <sub>IN</sub> 1+A<br>V <sub>IN</sub> 1+B<br>V <sub>IN</sub> 1–B<br>V <sub>IN</sub> 1              | Inputs<br>The total gain is set by setting the<br>gain of the input amplifier.                                                                                                                                                    | V <sub>CC</sub> _S<br>V <sub>IN</sub> 1-*<br>V <sub>IN</sub> 1+*<br>S-GND |
| 5                            | (channel 1)                               | V <sub>0</sub> 1-                                                                                                          |                                                                                                                                                                                                                                   | VCCP<br>Vol                                                               |
| 6<br>7<br>8<br>9<br>10<br>11 | Output<br>(channels 2 to<br>4)            | V <sub>0</sub> 2+<br>V <sub>0</sub> 2-<br>V <sub>0</sub> 3+<br>V <sub>0</sub> 3-<br>V <sub>0</sub> 4+<br>V <sub>0</sub> 4- | Channel 2 to 4 outputs                                                                                                                                                                                                            | VCCP<br>VCCP<br>Vo                                                        |
| 23                           | MUTE                                      | MUTE                                                                                                                       | Controls the on/off states of the<br>corresponding channel output.<br>MUTE = high: Output on<br>MUTE = low: Output off<br>*: When the MUTE pin is open,<br>the outputs will be off. (The<br>same as when the MUTE pin is<br>low.) | V <sub>CC</sub> _S<br>MUTE                                                |
| 24                           | Channel 1 input<br>amplifier<br>switching | V <sub>IN</sub> 1-SW                                                                                                       | Channel 1 input operational amplifier switching function. Either amplifier A or amplifier B is selected according to the voltage applied to the VIN1-SW pin. High: $V_{IN}$ _A Low: $V_{IN}$ _B                                   | VIN1-SW                                                                   |

Continued on next page.

|                                  | from preceding page.       |                                                                                                         |                   |                                    |
|----------------------------------|----------------------------|---------------------------------------------------------------------------------------------------------|-------------------|------------------------------------|
| Pin No.                          | Pin name                   | Symbol                                                                                                  | Pin description   | Equivalent circuit                 |
| 17<br>18<br>15<br>16<br>13<br>14 | Input (channels<br>2 to 4) | V <sub>IN</sub> 2<br>V <sub>IN</sub> 2G<br>V <sub>IN</sub> 3<br>V <sub>IN</sub> 4<br>V <sub>IN</sub> 4G | Inputs            | VINO<br>VING<br>V <sub>CC</sub> _S |
| 22                               | VREF                       | VREFIN                                                                                                  | Reference voltage | VREFIN O                           |
| 19<br>20                         | REG                        | REGIN<br>REGOUT                                                                                         | Regulator block   | CSOOL<br>CSOOL<br>REGOUT           |

# MUTE, V<sub>IN</sub>1-SW

• Relationship between the MUTE pin and the outputs

| MUTE |     | Out | puts |     |
|------|-----|-----|------|-----|
| MOTE | CH1 | CH2 | CH3  | CH4 |
| Н    | on  |     |      |     |
| L    | off |     |      |     |

Note \*1: When the outputs are off, they are in the high-impedance state. \*2: The muting function applies to all channels.

•  $V_{IN}$ 1-SW and the channel 1 input operational amplifier

| VIN | I1_SW | Channel 1 input operational amplifier |
|-----|-------|---------------------------------------|
|     | Н     | AMP_A                                 |
|     | L     | AMP_B                                 |



• Muting

| -    |                   |
|------|-------------------|
| MUTE | Output amplifiers |
| L    | off               |
| Н    | on                |

#### Overview of the input/output relationship



Note \*: Only channel 1 has an added input operational amplifier.

### **Block Diagram**



#### Sample Application Circuit



- Specifications of any and all SANYO products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.
- SANYO Electric Co., Ltd. strives to supply high-quality high-reliability products. However, any and all semiconductor products fail with some probability. It is possible that these probabilistic failures could give rise to accidents or events that could endanger human lives, that could give rise to smoke or fire, or that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.
- In the event that any or all SANYO products (including technical data, services) described or contained herein are controlled under any of applicable local export control laws and regulations, such products must not be exported without obtaining the export license from the authorities concerned in accordance with the above law.
- No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, of otherwise, without the prior written permission of SANYO Electric Co., Ltd.
- Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the SANYO product that you intend to use.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or

This catalog provides information as of August, 2004. Specifications and information herein are subject to change without notice.