

No. 3417

LB1687M

unit

# 3-Phase Brushless Motor Driver

The LB1687M is a 3-phase brushless motor driver IC ideally suited for use in VCR capstan motor, drum motor drive applications.

#### **Features and Functions**

- (1) 120° voltage linear type
- (2) Soft switching type eliminating noises caused by current switching and making the value of external capacitors smaller (comparable to those of chip capacitors)
- (3) On-chip FG amplifier
- (4) On-chip thermal shutdown circuit
- (5) FG signal can be used to detect the rotational speed of a motor so that the hall amp gain is changed in two steps, thus reducing torque ripple and noise.
- (6) Motor drivable at voltage down to motor supply voltage 5 V

#### Absolute Maximum Ratings at Ta=25°C

| Maximum Supply Voltage                 | V <sub>CC</sub> 1 max | 20            | V    |
|----------------------------------------|-----------------------|---------------|------|
| •                                      | V <sub>CC</sub> 2 max | 7.0           | V    |
| Output Voltage                         | V <sub>OUT</sub> .V.W | 22            | V    |
| Output Current                         | lout                  | 1.5           | Α    |
| Allowable Power Dissipation            | Pd max                | 1.05          | W    |
| Operating Temperature                  | Topr                  | -20  to  +75  | °C   |
| Storage Temperature                    | T <sub>stg</sub>      | -55 to $+125$ | °С   |
| Allowable Operating Conditions at Ta=2 | 5°C                   |               | unit |

| iomable operating conditions at ra-25 c |                   | 4          |   |
|-----------------------------------------|-------------------|------------|---|
| Supply Voltage Range                    | V <sub>CC</sub> 1 | 5 to 18    | ٧ |
|                                         | V <sub>CC</sub> 2 | 4.3 to 6.5 | ٧ |

**Package Dimensions** 3073A-M30IC (unit: mm)



| Electrical Characteristics at Ta=25°C, V <sub>CC</sub> 1=12 | 2V, V <sub>CC</sub> 2=5\        | /                                    | min  | typ | max  | unit | Note |
|-------------------------------------------------------------|---------------------------------|--------------------------------------|------|-----|------|------|------|
| [Power Supply]                                              |                                 |                                      |      | 71  |      |      |      |
| Supply Current 1                                            | l <sub>CC</sub> 1               | $V_C = 0, R_1 = \infty$              |      | 17  | 30   | mΑ   |      |
| Supply Current 2                                            | I <sub>CC</sub> 2               | V <sub>C</sub> =0                    |      | 6.5 |      | mΑ   |      |
| [Output]                                                    | -00-                            | 76 5                                 |      | 0.0 | 0.0  |      |      |
| Output Saturation Voltage                                   | V <sub>O</sub> (sat)1           | I <sub>OUT</sub> = 0.5A, Sink+Source |      | 1.6 | 2.2  | V    |      |
| 1 · · · · · · · · · · · · · · · · · · ·                     | V <sub>O</sub> (sat)2           | I <sub>OUT</sub> =1.0A, Sink+Source  |      | 2.0 | 3.0  | v    |      |
| Output TRS Withstand Voltage                                | V <sub>O</sub> (sus)            | I <sub>OUT</sub> =20mA               | 20   | 2.0 | 0.0  | v    | *    |
| Output Static Voltage                                       | V <sub>OQ</sub>                 | V <sub>C</sub> =0                    | 5.8  | 6.1 | 6.4  | v    | ^    |
| [Hall Input-Output]                                         | •0Q                             | •6 0                                 | 5.0  | 0.1 | 0.4  | •    |      |
| Hall Amp Input Offset Voltage                               | V <sub>H</sub> offset           |                                      | -5   |     | +5   | mV   |      |
| Hall Amp Input Bias Current                                 | V <sub>H</sub> bias             |                                      | 5    | 1   | 5    | μA   |      |
| Hall Amp Common-Mode Input Voltage Range                    | V <sub>H</sub> ch               |                                      | 1.3  | ,   | 3.7  | ٧    |      |
| Hall Input-Output Voltage Gain                              | G <sub>VHO</sub> 1              |                                      | 1.0  | 56  | 3.7  | ₫B   |      |
| rian input output voltage dain                              | G <sub>VHO</sub> 2              |                                      |      | 43  |      | dB   |      |
| [Control-Output]                                            | QAHO <sub>E</sub>               |                                      |      | 43  |      | uD   |      |
| Control Amp Input Impedance                                 |                                 |                                      |      |     |      |      |      |
| Control-Output Drive Gain                                   | G <sub>VCO</sub>                |                                      | 38   | 41  | 44   | dB   |      |
| Control-Output CH Difference                                | ∆ G <sub>VCO</sub>              |                                      | -2   | 41  | 2    | dB   |      |
| [FG Amp]                                                    | ∆ GVCO                          |                                      | -2   |     |      | uБ   |      |
| FG Amp Input Offset Voltage                                 | V offers                        |                                      | -8   |     | +8   | mV   |      |
| Open Loop Voltage Gain                                      | V <sub>FG</sub> offset          | f — 11/Ll=                           | -0   | 60  | 7-0  |      |      |
| Source Output Saturation Voltage                            | G <sub>VFG</sub>                | f=1kHz                               | 0.7  | ου  |      | dB   |      |
| Sink Output Saturation Voltage                              | V <sub>FG</sub> OU              | 1 <sub>0</sub> =2mA                  | 3.7  |     | 4.0  | V    |      |
|                                                             | V <sub>FG</sub> OD              | $I_0 = -2mA$                         |      | ~~  | 1.3  | V    | 112  |
| Common-Mode Signal Rejection Ratio                          | CHR                             |                                      |      | 80  | ٥.   | dB   | *    |
| FG Amp Common-Mode Input Voltage Range                      | $V_{FG}$ CH                     |                                      | 0    | -00 | 3.5  | V    |      |
| Phase Margin                                                |                                 |                                      |      | 20  |      | deg  | *    |
| [Motor Detection]                                           |                                 |                                      |      |     |      |      |      |
| Motor Detection Amp Hysteresis Width                        |                                 |                                      | 35   | 50  | 65   | mV   |      |
| CR Pin Threshold Voltage                                    |                                 | V <sub>CR</sub> low to high          | 2.35 | 2.5 | 2.65 | V    |      |
| [Thermal Shutdown]                                          | _                               |                                      |      |     |      |      |      |
| Thermal Shutdown Temperature                                | T <sub>SD</sub>                 |                                      | 150  | 180 | 210  | °C   | *    |
| Thermal Shutdown Hysteresis                                 | $\triangle$ T $_{	extstyle SD}$ |                                      |      | 15  |      | ٠C   | *    |

Note: \* indicates design goals not measured values.

### Pin Assignment



Note: All FRAME pins are connected to GND.

# Truth Table

| Item Source → sink |                   | Input |          |   | Forward/        |  |
|--------------------|-------------------|-------|----------|---|-----------------|--|
|                    |                   | U     | ٧        | w | reverse control |  |
| ,                  | W phase → V phase | Н     | Н        | , | L               |  |
| <b>,</b>           | V phase → W phase |       |          | _ | Н               |  |
| 2                  | W phase → U phase | Н     | 1        | L | L               |  |
|                    | U phase → W phase | Γ     |          | L | Н               |  |
| 3                  | V phase → W phase |       | L        | н | L               |  |
|                    | W phase → V phase | _     | <u> </u> |   | Н               |  |
| 4                  | U phase → V phase | L     | н        | L | L               |  |
|                    | V phase → U phase |       | <u>"</u> |   | Н               |  |
| 5                  | V phase → U phase | H L   |          | Н | L               |  |
|                    | U phase → V phase | п     | L L      | П | Н               |  |
| 6                  | U phase → W phase |       | н н      |   | L               |  |
| L °                | W phase → U phase |       | Н        | П | Н               |  |

Input: High: Each phase input 1 is more than 0.2V higher than each phase input

Low: Each phase input 1 is more than

0.2V lower than each phase input

Forward/reverse control:

High: 2.0V to V<sub>CC</sub>2 Low: 0 to 0.3 V

#### Pin Description

| Pin                                                                                                                  | Pin No.                    | Functions                                                                                                                                                                                                                                   |  |
|----------------------------------------------------------------------------------------------------------------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| U <sub>IN</sub> 1, U <sub>IN</sub> 2<br>V <sub>IN</sub> 1, V <sub>IN</sub> 2<br>W <sub>IN</sub> 1, W <sub>IN</sub> 2 | 25, 26<br>23, 24<br>21, 22 | U phase Hall element input pin; 'H' of logic; $V_{IN}1 > V_{IN}2$ V phase Hall element input pin; 'H' of logic; $V_{IN}1 > V_{IN}2$ W phase Hall element input pin; 'H' of logic; $V_{IN}1 > V_{IN}2$                                       |  |
| U <sub>OUT</sub><br>V <sub>OUT</sub><br>W <sub>OUT</sub>                                                             | 4<br>5<br>6                | U phase output pin V phase output pin W phase output pin                                                                                                                                                                                    |  |
| V <sub>CC</sub> 1                                                                                                    | 3                          | Power supply pin for applying output                                                                                                                                                                                                        |  |
| V <sub>CC</sub> 2                                                                                                    | 8                          | Power supply pin for applying voltage section other than output section; this voltage must be stabilized to be free from ripple, noise, etc.                                                                                                |  |
| Rf                                                                                                                   | 7                          | Output current detect pin; by connecting Rf across this pin and ground, output current is detected as voltage.  The result is used to control the overcurrent protection circuit.                                                           |  |
| C <sub>D</sub>                                                                                                       | 19                         | Pin for fetching current (voltage) detected with Rf; to take feed back for Rf, the control-outp voltage gain can be reduced; when not using, ground.                                                                                        |  |
| F <sub>C</sub>                                                                                                       | 27                         | Frequency characteristic correction pin                                                                                                                                                                                                     |  |
| V <sub>C</sub>                                                                                                       | 18                         | Speed-phase control pin Control is of voltage-controlled type that controls output voltage.                                                                                                                                                 |  |
| V <sub>CREF</sub>                                                                                                    | 13                         | Control reference voltage.                                                                                                                                                                                                                  |  |
| GND                                                                                                                  | 28                         | Ground except for output The minimum output transistor potential is at Rf pin.                                                                                                                                                              |  |
| F/RC                                                                                                                 | 20                         | Forward/reverse control pin By setting this pin to high (more than 2 V) or low (less than 0.3 V), truth value is chan to perform forward and reverse rotation.                                                                              |  |
| FGin-, FGin+                                                                                                         | 9,10                       | FG signal input pin                                                                                                                                                                                                                         |  |
| FG <sub>OUT</sub>                                                                                                    | 11                         | FG amp output pin                                                                                                                                                                                                                           |  |
| CR                                                                                                                   | 12                         | The voltage at this pin can be used to change the hall input gain. Connection of an external resistor and capacitor makes it possible to detect the rotational speed of a motor and change the hall input-output voltage gain in two steps. |  |

## **Equivalent Circuit Block Diagram**



Unit (resistance:  $\Omega$ , capacitance: F)



- No products described or contained herein are intended for use in surgical implants, life-support systems, aerospace equipment, nuclear power control systems, vehicles, disaster/crime-prevention equipment and the like, the failure of which may directly or indirectly cause injury, death or property loss.
- Anyone purchasing any products described or contained herein for an above-mentioned use shall:
  - ① Accept full responsibility and indemnify and defend SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors and all their officers and employees, jointly and severally, against any and all claims and litigation and all damages, cost and expenses associated with such use:
  - 2 Not impose any responsibility for any fault or negligence which may be cited in any such claim or litigation on SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors or any of their officers and employees jointly or severally.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.