# Switching Charge/Discharge Controller for 1-Cell Li-Ion Battery # Features - 10 x / 20 x Amplifier - 8/10-bit High-speed PWM (150 kHz) - Reference Voltage Generator Circuit (2 V / 4 V) for an AD Converter - Temperature Sensor - Internal Reset Circuit - 8-Channel AD Converter with 12-/8-bit Resolution Selector - Internal Oscillation Circuits (30 kHz / 1 MHz / 8 MHz) #### **Performance** - 83.3 ns (12.0 MHz) $V_{DD} = 2.7 \text{ V to } 5.5 \text{ V Ta} = -40^{\circ}\text{C to} + 85^{\circ}\text{C}$ - 125 ns (8.0 MHz) $V_{DD} = 2.0 \text{ V to } 5.5 \text{ V Ta} = -40^{\circ}\text{C to} + 85^{\circ}\text{C}$ - 250 ns (4.0 MHz) $V_{DD} = 1.8 \text{ V to } 5.5 \text{ V Ta} = -40^{\circ}\text{C to} + 85^{\circ}\text{C}$ ## **Function Descriptions** - Ports - ◆ I/O Ports :18 - ◆ Reference Voltage Outputs: 1 (VREF) - Power Supply Pin : $3(V_{SS}1, V_{SS}2, V_{DD}1)$ - Timers (3ch) - Timer 0: 16-bit Timer/Counter with a Capture Register - Timer 1: 16-bit Timer/Counter that Supports PWM/Toggle Outputs - Base Timer Serving as a Realtime Clock - SIO (1ch) - SIO1: 8-bit Asynchronous/Synchronous Serial Interface - Comparator - · Watchdog Timer - Frequency Tunable 12-bit PWM x 2ch - System Clock Divider Function - 15 sources, 10 Vectors Interrupts - On-chip Debugger Function #### **Application** • Battery Charge/Discharge Control (E-cigarette) ## ON Semiconductor® #### www.onsemi.com VCT24 3.5x3.5, 0.5P CASE 601AD #### **MARKING DIAGRAM** XXXXX = Specific Device Code Y = Year M = Month DD / DDD = Additional Traceability Data \*This information is generic. Please refer to device data sheet for actual part marking. Pb–Free indicator, "G" or microdot "■", may or may not be present. # PIN ASSIGNMENT #### **ORDERING INFORMATION** See detailed ordering and shipping information on page 23 of this data sheet. <sup>\*</sup>This product is licensed from Silicon Storage Technology, Inc. (USA). #### **Function Details** Flash ROM - Capable of on-board programming with a wide range of supply voltages: 2.2 to 5.5 V - Block-erasable in 128 byte units - Writes data in 2-byte units - 8192 x 8 bits #### **RAM** • 256 x 9 bits Bus Cycle Time - 83.3 ns (12 MHz, $V_{DD}$ = 2.7 V to 5.5 V, Ta = -40°C to 85°C) - 125 ns (8 MHz, $V_{DD}$ = 2.0 V to 5.5 V, Ta = -40°C to 85°C) - 250 ns (4 MHz, $V_{DD} = 1.8 \text{ V to } 5.5 \text{ V}$ , $Ta = -40^{\circ}\text{C to } 85^{\circ}\text{C}$ ) NOTE: The bus cycle time here refers to the ROM read speed. Minimum Instruction Cycle Time (tCYC) - 250 ns (12 MHz, $V_{DD}$ = 2.7 V to 5.5 V, Ta = -40°C to 85°C) - 375 ns (8 MHz, $V_{DD}$ = 2.0 V to 5.5 V, Ta = -40°C to 85°C) - 750 ns (4 MHz, $V_{DD}$ = 1.8 V to 5.5 V, Ta = -40°C to 85°C) Potrs Normal withstand voltage I/O ports whose I/O direction can be designated in 1-bit units 18 (P0n, P1n, P24, P70, CF1) - Reset pins 1 (RES) - Power supply pins 3 (V<sub>SS</sub>1, V<sub>SS</sub>2, V<sub>DD</sub>1) - Reference voltage outputs 1 (VREF) - Dedicated debugger port 1 (OWP0) **Timers** - Timer 0: 16-bit timer/counter with 2 capture registers. - Mode 0: 8-bit timer with an 8-bit programmable prescaler (with two 8-bit capture registers) x 2 channels - Mode 1: 8-bit timer with an 8-bit programmable prescaler (with two 8-bit capture registers) + 8-bit counter (with two 8-bit capture registers) - Mode 2: 16-bit timer with an 8-bit programmable prescaler (with two 16-bit capture registers) - Mode 3: 16-bit counter (with two 16-bit capture registers) - Timer 1: 16-bit timer/counter that supports PWM/toggle outputs - Mode 0: 8-bit timer with an 8-bit prescaler (with toggle outputs) + 8-bit timer/counter with an 8-bit prescaler (with toggle outputs) - Mode 1: 8-bit PWM with an 8-bit prescaler x 2 channels - Mode 2: 16-bit timer/counter with an 8-bit prescaler (with toggle outputs) (toggle outputs also possible from lower-order 8 bits) - Mode 3: 16-bit timer with an 8-bit prescaler (with toggle outputs) (lower-order 8 bits may be used as a PWM output) - Base timer - 1. The clock is selectable from the low speed RC, system clock, and timer 0 prescaler output. - 2. with an 8-bit programmable prescaler - 3. Interrupts programmable in 5 different time schemes SIO - SIO1: 8-bit asynchronous/synchronous serial interface Mode 0: Synchronous 8-bit serial I/O (2- or 3-wire configuration, 2 to 512 tCYC transfer clocks) - Mode 1: Asynchronous serial I/O (half-duplex, 8 data bits, 1 stop bit, 8 to 2048 tCYC baudrates) - Mode 2: Bus mode 1 (start bit, 8 data bits, 2 to 512 tCYC transfer clocks) - Mode 3: Bus mode 2 (start detect, 8 data bits, stop detect) AD Converter - AD converter input port with 10 x /20 x amplifier (1 channel) - AD converter input port (8 channel) 12–/8-bit resolution selectable AD converter - Selectable reference voltage source for an AD converter (Selectable from V<sub>DD</sub>, Internal Reference Voltage Generator Circuit (VREF)) Internal Reference Voltage Generator Circuit (VREF) • Generates 2.0 V/4.0 V for AD converter. #### Comparator Comparator input pin (1 channel) Comparator output pin (1 channel) Comparator output set high when (comparator input level) <1.22 V Comparator output set low when (comparator input level) >1.22 V #### Clock Output Function • Generates clocks with a clock rate of 1/1, 1/2, 1/4, 1/8, 1/16, 1/32, or 1/64 of the source oscillation clock that is selected as the system clock. Watchdog Timer - Generates an internal reset on an overflow occurring in the timer running on the low-speed RC oscillator clock (approx. 30 kHz). - Operating mode at standby is selectable from 3 modes (continue counting/suspend operation/suspend counting with the count value retained) #### Interrupts - 15 sources, 10 vectors - 1. Provides three levels (low (L), high (H), and highest (X)) of multiplex interrupt control. Any interrupt requests of the level equal to or lower than the current interrupt are not accepted. - 2. When interrupt requests to two or more vector addresses occur at the same time, the interrupt of the highest level takes precedence over the other interrupts. For interrupts of the same level, the interrupt into the smallest vector address is given priority. | No. | Vector Address | Level | Interrupt Source | |-----|----------------|--------|------------------| | 1 | 00003H | X or L | INT0 | | 2 | 0000BH | X or L | INT1 | | 3 | 00013H | H or L | INT2/T0L/INT4 | | 4 | 0001BH | H or L | INT3/BT | | 5 | 00023H | H or L | TOH | | 6 | 0002BH | H or L | T1L/T1H | | 7 | 00033H | H or L | HPWM2 | | 8 | 0003BH | H or L | SIO1 | | 9 | 00043H | H or L | ADC | | 10 | 0004BH | H or L | P0/VCPWM | - Priority levels X > H > L - Of interrupts of the same level, the one with the smallest vector address takes precedence. #### Subroutine Stack Levels Up to 128levels (the stack is allocated in RAM.) #### High-speed Multiplication/Division Instructions - 16 bits x 8 bits (5 tCYC execution time) - 24 bits x 16 bits (12 tCYC execution time) - 16 bits ÷ 8 bits (8 tCYC execution time) - 24 bits ÷ 16 bits (12 tCYC execution time) #### Oscillation Circuits - Internal oscillation circuits - 1. Low-speed RC oscillation circuit: For system clock (approx.30 kHz) - 2. Medium–speed RC oscillation circuit: For system clock (1 MHz) - 3. Hi-speed RC oscillation circuit1: For system clock (8 MHz) - 4. Hi-speed RC oscillation circuit2: For High speed PWM (40 MHz) #### System Clock Divider Function - Can run on low consumption current - Minimum instruction cycle selectable from 375 ns, 750 ns, 1.5 μs, 3.0 μs, 6.0 μs, 12.0 μs, 24.0 μs, 48.0 μs, and 96.0 μs (at 8 MHz main clock) #### Internal Reset Circuit - Power-on reset (POR) function - 1. POR reset is generated only at power-on time. - 2. The POR release level is 1.67 V. - Low-voltage detection reset (LVD) function - 1. LVD and POR functions are combined to generate resets when power is turned on and when power voltage falls below a certain level. - 2. The use/disuse of the LVD function and the low voltage threshold level can be selected from 7 levels (1.91 V, 2.01 V, 2.31 V, 2.51 V, 2.81 V, 3.79 V and 4.28 V), through option configuration. #### Standby Function - HALT mode: Halts instruction execution while allowing the peripheral circuits to continue operation. - 1. Oscillation is not halted automatically. - 2. There are three ways of resetting the HALT mode. - (1) Setting the reset pin to the low level - (2) Having the watchdog timer or LVD function generate a reset - (3) Having an interrupt generated - HOLD mode: Suspends instruction execution and the operation of the peripheral circuits. - 1. The low-speed, medium-speed, and high-speed RC oscillators automatically stop operation. - NOTE: The low-speed RC oscillator is controlled directly by the watchdog timer; its oscillation in the standby mode is also controlled by the watchdog timer. - 2. There are four ways of resetting the HOLD mode: - (1) Setting the reset pin to the lower level - (2) Having the watchdog timer or LVD function generate a reset - (3) Having an interrupt source established at one of the INT0, INT1, INT2 and INT4 pins - \* INT0 and INT1 can be used in the level sense mode only. - (4) Having an interrupt source established at port 0. - X'tal HOLD mode: Suspends instruction execution and the operation of the peripheral circuits except the base timer (when low-speed RC oscillation is selected). - 1. The low-speed, medium-speed, and high-speed RC oscillators automatically stop operation. - NOTE: The low-speed RC oscillator is controlled directly by the watchdog timer; its oscillation in the standby mode is also controlled by the watchdog timer. - NOTE: If the base timer is run with low-speed RC oscillation selected as the base timer input clock source and the X'tal HOLD mode is entered, the low-speed RC oscillator retains the state that is established when the X'tal HOLD mode is entered. - There are five ways of resetting the X'tal HOLD mode. - (1) Setting the reset pin to the low level - (2) Having the watchdog timer or LVD function generate a reset - (3) Having an interrupt source established at one of the INT0, INT1, INT2, and INT4 pins - \* INTO and INT1 can be used in the level sense mode only. - (4) Having an interrupt source established at port 0 - (5) Having an interrupt source established in the base timer circuit #### **VCPWM** Frequency tunable 12-bit PWM x 2ch #### High Speed PWM (HPWM2) 8-/10- bits PWM x1ch - 1. The PWM clock is selectable from system clock and Hi-speed RC2 (40 MHz) - 2. The PWM type is selectable from 8 bits (Normal mode) and 10 bits (additive pulse mode). #### Temperature Sensor • Sensor voltage can be compared by the AD converter. #### On-chip Debugger Function - Supports software debugging with the IC mounted on the target board. - Provides 1 channel of on-chip debugger pin. OWP0 #### Data Security Function Protects the program data stored in flash memory from unauthorized read or copy. NOTE: This data security function does not necessarily provide absolute data security. #### Package Form • VCT24 (3.5 x 3.5): Lead-free and halogen-free type #### **Development Tools** On-chip debugger: TCB87 Type C (1-wire interface cable) + LC709301F #### **Programming Boards** | Package | Programming Boards | |-------------------|--------------------| | VCT24 (3.5 x 3.5) | W709301V-GMDT | #### **FLASH PROGRAMMER** | Make | r | Model | Supported Version | Device | | |--------------------------------------|--------------------------------------|---------------------------------------------------------|------------------------------------------------------------|-----------|--| | Flash Support Group<br>Company (FSG) | Single Programmer | AF9711 | Rev 03.28 or later | 87F008SU | | | Flash Support Group<br>Company (FSG) | Onboard<br>Single/Gang<br>Programmer | AF9101/AF9103 (Main unit)<br>(FSG models) | (Note 2) | - | | | ON Semiconductor<br>(Note 1) | Flogrammer | SIB87 Type C (Inter Face Driver)<br>(Our company model) | | | | | ON Semiconductor | Single/Gang<br>Programmer | SKK Type B / SKK Type C | Application Version<br>1.08A or later<br>Chip Data Version | LC709301F | | | | Onboard<br>Single/Gang<br>Programmer | SKK-DBG Type C | 2.52 or later | | | For information about AF-Series: Flash Support Group Company (TOA ELECTRONICS, Inc.) TEL: +81-53-459-1050 E-mail: sales@j-fsg.co.jp On-board-programmer from FSG (AF9101/AF9103) and serial interface driver from ON Semiconductor. (SIB87 Type C) together can give a PC-less, standalone on-board-programming capabilities. <sup>2.</sup> It needs a special programming devices and applications depending on the use of programming environment. Please ask FSG or our company for the information. #### **Pin Assignment** Figure 1. Top View VCT24 (3.5 x 3.5) "Pb-Free / Halogen Free Type" | VCT24 | NAME | |-------|---------------------| | 1 | P05/T1PWML/CKO | | 2 | P06/T1PWMH | | 3 | OWP0 | | 4 | P24/AN14 | | 5 | P70/INT0/T0LCP/AN09 | | 6 | RES | | 7 | VSS1 | | 8 | CF1/XT1 | | 9 | VDD1 | | 10 | P10/SO1 | | 11 | P11/SI1/SB1 | | 12 | P12/SCK1 | | VCT24 | NAME | |-------|---------------------------| | 13 | P13/INT4/T1IN/AN7 | | 14 | P14/INT4/T1IN/AN6 | | 15 | P15/INT3/T0IN/AN5 | | 16 | P16/INT2/T0IN/CPOUT/HPWM2 | | 17 | P17/BUZ/INT1/T0HCP/HPWM2 | | 18 | VSS2 | | 19 | VREF | | 20 | P00/APIM | | 21 | P01/APIP | | 22 | P02/AN2/CPIM | | 23 | P03/AN3/VCPWM0 | | 24 | P04/AN4/VCPWM1 | # **System Block Diagram** # **PIN DESCRIPTION** | Pin Name | I/O | | | D | escription | | | | Option | | |-----------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------------|---------|---------|---|--------|--| | V <sub>SS</sub> 1 | _ | – power supply p | oin | | | | | | No | | | V <sub>DD</sub> 1 | _ | + power supply p | oin | | | | | | No | | | V <sub>SS</sub> 2 | - | – power supply p | oin | | | | | | No | | | VREF | I/O | Reference voltag | ge output (2.0 | V / 4.0 V) or E | xternal input | | | | No | | | Port 0 | I/O | •7-bit I/O port • I/O specifiable • Pull-up resisto • Pin functions P00, P01: AD conve | rs can be turr<br>converter inpu | ed on and off in | /20x operationa | | | | Yes | | | P00 to P06 | | P03: AD conve<br>P04: AD conve<br>P05: Timer 1 P<br>P06: Timer 1 P | P02: AD converter input port (AN2) / Comparator input (CPIM) P03: AD converter input port (AN3) / VCPWM0 output P04: AD converter input port (AN4) / VCPWM1 output P05: Timer 1 PWML output / System clock output P06: Timer 1 PWMH output P07: On-chip debugger pin (OWP0) | | | | | | | | | Port 1 Port10 to P15 | I/O | Pull-up resisto Pin functions P10: SIO1 data P11: SIO1 data P12: SIO1 cloc P13: INT4 inpu input/AD conve P14: INT4 inpu input/AD conve P15: INT3 inpu port (AN5) P16: INT2 inpu P17: beeper ou | I/O specifiable in 1-bit units. Pull-up resistors can be turned on and off in 1-bit units. Pin functions P10: SIO1 data output P11: SIO1 data input/bus input/output P12: SIO1 clock input/output P13: INT4 input/HOLD release input/timer 1 event input/timer 0L capture input/timer 0H capture input/AD converter input port (AN7) P14: INT4 input/HOLD release input/timer 1 event input/timer 0L capture input/timer 0H capture input/AD converter input port (AN6) P15: INT3 input (with noise filter)/timer 0 event input/timer 0H capture input/AD converter input port (AN5) P16: INT2 input/HOLD release input/timer 0 event input/timer 0L capture input/HPWM2 output P17: beeper output/INT1 input/HOLD release input/timer 0H capture input/HPWM2 output Interrupt acknowledge type Rising Falling Rising Hevel Level | | | | | | | | | | | INT2 | enable | enable | enable | disable | disable | | | | | | | INT3 | enable | enable | enable | disable | disable | | | | | | | INT4 | enable | enable | enable | disable | disable | J | | | | Port 2<br>P24 | I/O | Pin functions | ▶ I/O specifiable<br>▶ Pull–up resistors can be turned on and off. | | | | | | | | | Port 7 | I/O | • 1-bit I/O port | <u> </u> | . , | | | | | No | | | | | Pin functions | I/O specifiable Pull-up resistors can be turned on and off. | | | | | | | | | P70 | | Interrupt ackno | wledge type | | | | | _ | | | | | | | Rising | Falling | Rising &<br>Falling | H level | L level | | | | | | | INT0 | enable | enable | disable | enable | enable | | | | # PIN DESCRIPTION (continued) | Pin Name | I/O | Description | Option | |----------|-----|---------------------------------------------------------------------------------------------------------------------|----------------------------------| | RES | I | External reset input/internal reset output pin | Yes<br>Internal pullup<br>ON/OFF | | CF1/XT1 | I/O | External system clock input Port Pin functions 1-bit I/O port I/O specifiable (only Nch-open drain) | No | | OWP0 | I/O | On-chip debugger pin | No | # **Port Output Types** The table below lists the types of port outputs and the presence/absence of a pull-up resistor. Data can be read into any input port even if it is in the output mode. # **PORT OUTPUT TYPES** | Port Name | Option Selected in Units of | Option Type | Output Type | Pull-up Resistor | |------------|-----------------------------|-------------|---------------------------------------------------|------------------| | P00 to P06 | 1 bit | 1 | CMOS | Programmable | | | | 2 | Nch-open drain | Programmable | | P10 to P17 | 1 bit | 1 | CMOS | Programmable | | | | 2 | Nch-open drain | Programmable | | P24 | 1 bit | 1 | CMOS | Programmable | | | | 2 | Nch-open drain | Programmable | | CF1/XT1 | - | No | Nch-open drain when general I/O port is selected. | No | | P70 | - | No | Nch-open drain | Programmable | # **USER OPTION TABLE** | Option Name | Option Type | Flash Version | Option Selected in Units of | Option Selection | |--------------------------|------------------------|---------------|-----------------------------|---------------------------------------------------------------------| | Port output form | P00 to P06 | enable | 1 bit | CMOS | | | | | | Nch-open drain | | | P10 to P17 | enable | 1 bit | CMOS | | | | | | Nch-open drain | | | P24 | enable | 1 bit | CMOS | | | | | | Nch-open drain | | Program start address | - | enable | - | 00000h or 01E00h<br>When protected area 1) is selected | | | | | | 00000h<br>When either of protected area 2), 3)<br>or 4) is selected | | Protected area | - | enable | - | 1) 1800h–1FFFh | | (Note 3) | | | | 2) 0000h-1DFFh, 1F00h-1FFFh | | | | | | 3) 0000h-1CFFh, 1F00h-1FFFh | | | | | | 4) 0000h-1AFFh, 1F00h-1FFFh | | Reset pin | Internal pullup ON/OFF | enable | - | ON | | | | | | OFF | | Low-voltage | Detect function | enable | - | Enable: Use | | detection reset function | | | | Disable: Not Used | | | Detect level | enable | - | 7-level | | Power-on reset function | Power-On reset level | enable | - | 1-level | <sup>3.</sup> Onboard programming inhibited address # RECOMMENDED UNUSED PIN CONNECTIONS | | Recommended Unu | sed Pin Connections | |------------|-----------------------------------|-----------------------------| | Port Name | Board | Software | | P00 to P06 | Open | Output low | | P10 to P17 | Open | Output low | | P24 | Open | Output low | | P70 | Open | Output low | | CF1/XT1 | Open | General I/O port output low | | OWP0 | Pulled low with a 100 kΩ resistor | - | #### On-chip Debugger Pin Connection Requirements For the treatment of the on-chip debugger pins, refer to the separately available documents entitled "Rd87 On-chip Debugger Installation Manual" # Power Pin Treatment Recommendations (V<sub>DD</sub>1, V<sub>SS</sub>1) Connect bypass capacitors that meet the following conditions between the $V_{DD}\mathbf{1}$ and $V_{SS}\mathbf{1}$ pins: - Connect among the $V_{DD}1$ and $V_{SS}1$ pins and bypass capacitors C1 and C2 with the shortest possible heavy lead wires, making sure that the impedances between the both pins and the bypass capacitors are as equal as possible (L1 = L1', L2 = L2'). - Connect a large-capacity capacitor C1 and a small-capacity capacitor C2 in parallel. The capacitance of C2 should be approximately 0.1 μF. # ABSOLUTE MAXIMUM RATINGS (Ta = $25^{\circ}$ C, $V_{SS}1 = V_{SS}2 = 0 \text{ V}$ ) | | | | | | | Specification | | | | |-----------------------------------|---------------------------------|-------------|----------------------------------|---------------------------------------------------------------|---|---------------|-----|----------------------|------| | Parameter Maximum supply voltage | | Symbol | Pin/Remarks | Pin/Remarks Conditions | | Min | Тур | Max | Unit | | Maxir | num supply voltage | $V_{DD}MAX$ | V <sub>DD</sub> 1 | | _ | -0.3 | to | +6.5 | ٧ | | Input, | output voltage | VIO | Port0, 1, 2<br>Port7<br>CF1, RES | | - | -0.3 | to | V <sub>DD</sub> +0.3 | | | : current | Peak output current | IOPH(1) | Port0<br>Port1<br>Port2 | When CMOS output<br>type is selected Per 1 applicable pin | - | -10 | - | - | mA | | High level output current | Average output current (Note 4) | IOMH(1) | Port0<br>Port1<br>Port2 | When CMOS output<br>type is selected Per 1 applicable pin | - | -7.5 | - | - | | | High le | Total output current | ΣΙΟΑΗ(1) | Port0, 1<br>Port2 | Total current of all applicable pins | - | -30 | _ | - | | | | Peak output | IOPL(1) | Port0 | Per 1 applicable pin | _ | - | - | 20 | 1 | | | current | IOPL(2) | Port1 | Per 1 applicable pin | _ | - | - | 20 | 1 | | ent | | IOPL(3) | Port2 | Per 1 applicable pin | - | - | - | 20 | 1 | | curr | | IOPL(4) | Port7, CF1 | Per 1 applicable pin | - | - | - | 10 | | | output current | Average output | IOML(1) | Port0 | Per 1 applicable pin | - | - | - | 15 | 1 | | el or | current<br>(Note 4) | IOML(2) | Port1 | Per 1 applicable pin | - | - | - | 15 | | | v lev | | IOML(3) | Port2 | Per 1 applicable pin | - | - | - | 15 | | | Lov | | IOML(4) | Port7, CF1 | Per 1 applicable pin | - | - | - | 7.5 | | | | Total output current | ΣIOAL(1) | Port0, 1, 2, 7, CF1 | Total current of all applicable pins | - | - | - | 80 | | | | current pins | | 280 | mW | | | | | | | | ating ambient<br>erature | Topr | | | _ | -40 | - | +85 | °C | | | ge ambient<br>erature | Tstg | | | - | -55 | - | +125 | | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. <sup>4.</sup> The average output current is an average of current values measured over 100 ms intervals. <sup>5.</sup> Thermal resistance board (size 40x50x0.85 mm, glass epoxy) is used. # ALLOWABLE OPERATING CONDITIONS (Ta = $-40^{\circ}$ C to $+85^{\circ}$ C, $V_{SS}1 = V_{SS}2 = 0$ V) | | | | | | | Specifi | cation | | |-----------------------------------|---------------------|--------------------|---------------------------------------------------------------------------------------|---------------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|------| | Parameter | Symbol | Pin/Remarks | Conditions | V <sub>DD</sub> [V] | Min | Тур | Max | Unit | | Operating supply | V <sub>DD</sub> (1) | V <sub>DD</sub> 1 | 0.245 μs ≤ tCYC ≤ 200 μs | - | 2.7 | - | 5.5 | V | | voltage (Note 6) | V <sub>DD</sub> (2) | | 0.367 μs ≤ tCYC ≤ 200 μs | - | 2.0 | - | 5.5 | | | | V <sub>DD</sub> (3) | | 0.735 μs ≤ tCYC ≤ 200 μs | - | 1.8 | - | 5.5 | | | Memory sustaining supply voltage | VHD | V <sub>DD</sub> 1 | RAM and register contents sustained in HOLD mode. | - | 1.6 | - | - | | | High level input voltage | VIH(1) | Port0, 1, 2<br>P70 | | 1.8 to 5.5 | 0.3V <sub>DD</sub><br>+0.7 | - | $V_{DD}$ | | | | VIH(4) | CF1, RES | | 1.8 to 5.5 | 0.75V <sub>DD</sub> | - | $V_{DD}$ | | | Low level input | VIL(1) | Port0, 1, 2 | | 4.0 to 5.5 | V <sub>SS</sub> | - | 0.1V <sub>DD</sub> +0.4 | | | voltage | | P70 | | 1.8 to 4.0 | $V_{SS}$ | - | 0.2V <sub>DD</sub> | | | | VIL(4) | CF1, RES | | 1.8 to 5.5 | V <sub>SS</sub> | - V <sub>DD</sub> - V <sub>DD</sub> - 0.1V <sub>DD</sub> +0.4 - 0.2V <sub>DD</sub> - 0.25V <sub>DD</sub> - 200 - 200 - 200 - 12 MH - 8 8.0 8.24 MH 8.0 8.40 | | | | Instruction cycle | tCYC | | | 2.7 to 5.5 | 0.245 | - | 200 | μs | | time (Note 7) | (Note 7) | | | 2.0 to 5.5 | 0.367 | - | 200 | | | | | | | 1.8 to 5.5 | 0.735 | - | 200 | | | External system clock frequency | FEXCF | CF1 | System clock frequency<br>division ratio=1/1 | 2.7 to 5.5 | 0.1 | _ | | MHz | | | | | External system clock<br>duty = 50 ±5% | 2.2 to 5.5 | 0.1 | _ | 8 | | | Oscillation frequency range | FmFRC(1) | | Internal high-speed RC oscillation Ta = -10°C to +85°C (Note 8) | 1.8 to 5.5 | 7.76 | 8.0 | 8.24 | MHz | | | FmFRC(2) | | Internal high-speed RC oscillation Ta = -40°C to +85°C (Note 8) | 1.8 to 5.5 | 7.60 | 8.0 | 8.40 | | | | FmRC | | Internal medium-speed RC oscillation | 1.8 to 5.5 | 0.5 | 1.0 | 2.0 | | | | FmSRC | | Internal low-speed RC oscillation (Note 9) | 1.8 to 5.5 | 27 | 30 | 33 | kHz | | | FmPWMRC | | Internal high-speed RC oscillation for HPWM2 | 2.7 to 5.5 | 38 | 40 | 42 | MHz | | Oscillation<br>Stabilization Time | TmsFRC<br>(Note 8) | | When oscillation circuit is<br>switched from "oscillation<br>ctopped" to "oscillation | 1.8 to 5.5 | - | - | 100 | μS | | | tmsPWMRC | | stopped" to "oscillation enabled" . | 1.8 to 5.5 | = | - | 100 | | | | tmsRC | | • See Fig. 4. | 1.8 to 5.5 | - | 0 | - | | | | TmsSRC<br>(Note 9) | | | 1.8 to 5.5 | - | - | 1 | ms | Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. 6. V<sub>DD</sub> must be held greater than or equal to 2.7 V in the flash ROM onboard programming mode. <sup>7.</sup> Relationship between tCYC and oscillation frequency is 3/FmCF at a division ratio of 1/1 and 6/FmCF at a division ratio of 1/2. An oscillation stabilization time of 100 μs or longer must be provided before switching the system clock source after the state of the high-speed RC oscillation circuit is switched from "oscillation stopped" to "oscillation enabled". An oscillation stabilization time of 1ms or longer must be provided before switching the system clock source after the state of the low-speed RC oscillation circuit is switched from "oscillation stopped" to "oscillation enabled". # **ELECTRICAL CHARACTERISTICS** (Ta = $-40^{\circ}$ C to $+85^{\circ}$ C, $V_{SS}1$ = $V_{SS}2$ = 0 V) | | | | | | | Specifica | tion | | |--------------------------|---------------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------|---------------------|----------------------|---------------------|------|------| | Parameter | Symbol | Pin/Remarks | Conditions | V <sub>DD</sub> [V] | Min | Тур | Max | Unit | | High level input current | I <sub>IH</sub> (1) | Port0, 1, 2,<br>Port7,<br>RES | Output disabled Pull-up resistor off V <sub>IN</sub> = V <sub>DD</sub> (Including output Tr's off leakage current) | 1.8 to 5.5 | - | - | 1 | μΑ | | | I <sub>IH</sub> (2) | CF1 | $V_{IN} = V_{DD}$ | 1.8 to 5.5 | - | - | 15 | | | Low level input current | I <sub>IL</sub> (1) | Port0, 1, 2,<br>Port7,<br>RES | Output disabled Pull-up resistor off V <sub>IN</sub> = V <sub>SS</sub> (Including output Tr's off leakage current) | 1.8 to 5.5 | -1 | - | - | | | | I <sub>IL</sub> (2) | CF1 | V <sub>IN</sub> = V <sub>SS</sub> | 1.8 to 5.5 | -15 | - | - | | | High level output | V <sub>OH</sub> (1) | Port0, 1, 2 | I <sub>OH</sub> = −1 mA | 4.5 to 5.5 | V <sub>DD</sub> -1 | - | - | V | | voltage | V <sub>OH</sub> (2) | | I <sub>OH</sub> = −0.2 mA | 1.8 to 5.5 | V <sub>DD</sub> -0.4 | - | - | | | Low level output | V <sub>OL</sub> (1) | Port0, 1, 2, | I <sub>OL</sub> = 10 mA | 4.5 to 5.5 | - | - | 1.5 | | | voltage | V <sub>OL</sub> (2) | P70, CF1 | I <sub>OL</sub> = 1.0 mA | 1.8 to 5.5 | - | - | 0.4 | | | Pull-up resistance | Rpu(1) | Port0, 1, 2, | V <sub>OH</sub> = 0.9 V <sub>DD</sub> | 4.5 to 5.5 | 15 | 35 | 80 | kΩ | | | Rpu(2) | P70 | | 1.8 to 4.5 | 18 | 50 | 230 | | | | Rpu(3) | RES | | 1.8 to 5.5 | 300 | 400 | 500 | | | Hysteresis voltage | VHYS(1) | Port0, 1, 2, | | 2.7 to 5.5 | - | 0.1V <sub>DD</sub> | - | V | | | | P70<br>RES | | 1.8 to 5.5 | - | 0.07V <sub>DD</sub> | - | | | Pin capacitance | CP | All pins | For pins other than that under test: $V_{IN} = V_{SS}$ , $f = 1$ MHz, $Ta = 25^{\circ}C$ | 1.8 to 5.5 | - | 10 | - | pF | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. # SIO1 SERIAL I/O CHARACTERISTICS (Note 10) | | | | | | | | | Spe | cification | | |---------------|-------------------|------------------------|----------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------|-----|--------------------|------| | | Pa | rameter | Symbol | Pin/Remarks | Conditions | V <sub>DD</sub> [V] | Min | Тур | Max | Unit | | | | Frequency | tSCK(1) | SCK1 (P12) | • See Fig. 6. | 1.8 to 5.5 | 2 | - | - | tCYC | | | Input clock | Low level pulse width | tSCKL(1) | | | | 1 | _ | - | | | clock | width | | tSCKH(1) | | | | 1 | _ | - | | | ərial | | Frequency | tSCK(2) | SCK1 (P12) | CMOS output type selected | 1.8 to 5.5 | 2 | - | - | | | ŭ | Output clock | Low level pulse width | tSCKL(2) | | • See Fig. 6. | | | 1/ | 1/2 | | | | Outpr | High level pulse width | | | | | | 1/ | 2 | | | Serial input | Data | setup time | tsDI(1) | SI1 (P11),<br>SB1 (P11) | Specified with respect to<br>rising edge of SIOCLK. | 1.8 to 5.5 | 0.05 | _ | - | μs | | Serial | Data | hold time | thDI(1) | | • See Fig. 6. | | 0.05 | _ | - | | | Serial output | Output delay time | | tdDO(1) | SO1 (P10),<br>SB1 (P11) | Specified with respect to falling edge of SIOCLK Specified as the time up to the beginning of output change in open drain output mode. See Fig. 6. | 1.8 to 5.5 | - | - | (1/3)tCYC<br>+0.08 | | <sup>10.</sup> These specifications are theoretical values. Margins must be allowed according to the actual operating conditions. # PULSE INPUT CONDITIONS (Ta = $-40^{\circ}$ C to $+85^{\circ}$ C, $V_{SS}1$ = $V_{SS}2$ = 0 V) | | | | | | | Specif | fication | 1 | |----------------------------|--------------------|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|---------------------|-----|--------|----------|------| | Parameter | Symbol | Pin/Remarks | Conditions | V <sub>DD</sub> [V] | Min | Тур | Max | Unit | | High/low level pulse width | tPIH(1)<br>tPIL(1) | INTO (P70),<br>INT1 (P17),<br>INT2 (P16),<br>INT4 (P13, P14) | <ul> <li>Interrupt source flag can be set.</li> <li>Event inputs for timer 0 or 1 are enabled.</li> </ul> | 1.8 to 5.5 | 1 | - | - | tCYC | | | tPIH(2)<br>tPIL(2) | INT3 (P15) when<br>noise filter time<br>constant is 1/1 | Interrupt source flag can be set. Event inputs for timer 0 are enabled. | 1.8 to 5.5 | 2 | - | - | | | | tPIH(3)<br>tPIL(3) | INT3 (P15) when<br>noise filter time<br>constant is 1/32 | Interrupt source flag can be set. Event inputs for timer 0 are enabled. | 1.8 to 5.5 | 64 | - | - | | | | tPIH(4)<br>tPIL(4) | INT3 (P15) when<br>noise filter time<br>constant is 1/128 | Interrupt source flag can be set. Event inputs for timer 0 are enabled. | 1.8 to 5.5 | 256 | - | _ | | | | tPIL(5) | RES | Resetting is enabled. | 1.8 to 5.5 | 200 | _ | _ | μs | #### AD CONVERTER CHARACTERISTICS (V<sub>SS</sub>1 = V<sub>SS</sub>2 = 0 V) | | | | | · | | Specif | ication | • | |----------------------|-------------|-----------------------------------------|---------------------------------------------------------------------------------------------------|---------------------|-----------------|--------|----------|------| | Parameter | Symbol | Pin/Remarks | Conditions | V <sub>DD</sub> [V] | Min | Тур | Max | Unit | | 12 BITS AD CONVER | TER MODE (T | a = -40°C to +85 | °C) | | | | | | | Resolution | N | AN2 (P02) | | 1.8 to 5.5 | - | 12 | - | bit | | Absolute accuracy | ET | AN3 (P03)<br>AN4 (P04) | (Note 11) | 1.8 to 5.5 | - | - | ±16 | LSB | | Conversion time | TCAD | AN5 (P15)<br>AN6 (P14) | AN5 (P15) AN6 (P14) AN7 (P13) AN9 (P70) • See conversion time calculation method. (Note 12) 2.3 | | 32 | - | 115 | μs | | | | AN7 (P13) | | | 134 | - | 215 | | | | | AN14 (P24) | | 1.8 to 5.5 | 400 | - | 430 | | | Analog input voltage | VAIN(1) | (Note 13) | When V <sub>DD</sub> is selected | 1.8 to 5.5 | $V_{SS}$ | - | $V_{DD}$ | V | | range | VAIN(2) | | When internal VREF = 4 V is selected. VREF $\leq$ VDD | 4.3 to 5.5 | V <sub>SS</sub> | - | VREF | | | | | | When internal VREF = 2 V is selected VREF $\leq$ V <sub>DD</sub> | 2.3 to 3.6 | V <sub>SS</sub> | - | VREF | | | Analog port input | IAINH | | VAIN = V <sub>DD</sub> | 1.8 to 5.5 | - | - | 1 | μΑ | | current | IAINL | | VAIN = V <sub>SS</sub> | 1.8 to 5.5 | -1 | - | - | | | 8 BITS AD CONVERT | ER MODE (Ta | $= -40^{\circ}\text{C to } +85^{\circ}$ | C) | | | | | | | Resolution | N | AN2 (P02) | | 1.8 to 5.5 | - | 8 | - | bit | | | | AN3 (P03) | | | | | • | | | Resolution | N | AN2 (P02) | | 1.8 to 5.5 | _ | 8 | - | bit | |----------------------|---------|------------------------|-------------------------------------------------------|------------|-----------------|---|----------|-----| | Absolute accuracy | ET | AN3 (P03)<br>AN4 (P04) | (Note 11) | 1.8 to 5.5 | - | _ | ±1.5 | LSB | | Conversion time | TCAD | AN5 (P15)<br>AN6 (P14) | See conversion time calculation | 2.7 to 5.5 | 20 | _ | 90 | μs | | | | AN7 (P13)<br>AN9 (P70) | method. (Note 12) | | 80 | _ | 135 | | | | | AN14 (P24) | | 1.8 to 5.5 | 245 | - | 265 | | | Analog input voltage | VAIN(1) | (Note 13) | When V <sub>DD</sub> is selected | 1.8 to 5.5 | $V_{SS}$ | - | $V_{DD}$ | V | | range | VAIN(2) | | When internal VREF = 4 V is selected. VREF $\leq$ VDD | 4.3 to 5.5 | V <sub>SS</sub> | - | VREF | | | | | | When internal VREF = 2 V is selected. VREF $\leq$ VDD | 2.3 to 3.6 | V <sub>SS</sub> | - | VREF | | | Analog port input | IAINH | | VAIN = V <sub>DD</sub> | 1.8 to 5.5 | - | - | 1 | μΑ | | current | IAINL | | VAIN = V <sub>SS</sub> | 1.8 to 5.5 | -1 | - | - | | <sup>11.</sup> The quantization error (±1/2LSB) is excluded from the absolute accuracy. The absolute accuracy is measured when no change occurs in the I/O state of the pins that are adjacent to the analog input channel during AD conversion processing. The conversion time is twice the normal value when one of the following conditions occurs: - The first AD conversion executed in the 12-bit AD conversion mode after a system reset - The first AD conversion executed after the AD conversion mode is switched from 8-bit to 12-bit AD conversion mode 13. See page 16, "10x/20x amplifier characteristics", for analog channel 0 (10x/20z amplifier output). #### Conversion Time Calculation Method 12bits AD Converter Mode: TCAD (Conversion time) = ((52 / (AD division ratio)) + 2) x (1 / 3) x tCYC 8bits AD Converter Mode: TCAD (Conversion time) = $((32 / (AD \text{ division ratio})) + 2) \times (1/3) \times \text{tCYC}$ <sup>12.</sup> The conversion time refers to the interval from the time a conversion starting instruction is issued till the time the complete digital value against the analog input value is loaded in the result register. #### **RECOMMENDED OPERATING CONDITIONS** | External Oscillation | Operating Supply<br>Voltage Range | System Division | Cycle Time | AD Division Ratio | AD Conversion Time (TCAD) | | | | |----------------------|-----------------------------------|-----------------|------------|-------------------|---------------------------|-----------|--|--| | (FmCF) | (V <sub>DD</sub> ) | Ratio (SYSDIV) | (tCYC) | (ADDIV) | 12bit AD | 8bit AD | | | | CF-8 MHz | 2.7 V to 5.5 V | 1/1 | 375 ns | 1/8 | 52.25 μs | 32.25 μs | | | | | 2.2 V to 5.5 V | 1/1 | 375 ns | 1/32 | 208.25 μs | 128.25 μs | | | | CF-4 MHz | 2.7 V to 5.5 V | 1/1 | 750 ns | 1/8 | 104.5 μs | 64.5 μs | | | | | 2.2 V to 5.5 V | 1/1 | 750 ns | 1/16 | 208.5 μs | 128.5 μs | | | | | 1.8 V to 5.5 V | 1/1 | 750 ns | 1/32 | 416.5 μs | 256.5 μs | | | Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. # REFERENCE VOLTAGE GENERATOR CIRCUIT (VREF) CHARACTERISTICS (Ta = -40°C to +85°C, $V_{SS}1$ = $V_{SS}2$ = 0 V) | | | | | | | Specification | | | | |----------------------------------------|---------|-------------|------------|---------------------|----------------------|---------------|----------|------|--| | Parameter | Symbol | Pin/Remarks | Conditions | V <sub>DD</sub> [V] | Min | Тур | Max | Unit | | | VREF = 2 V voltage accuracy | VREF2VO | VREF | | 1.8 to 2.0 | V <sub>DD</sub> -0.1 | - | $V_{DD}$ | ٧ | | | | | (Note 15) | | 2.0 to 5.5 | 1.90 | - | 2.02 | | | | | | | | 2.3 to 5.5 | 1.98 | - | 2.02 | | | | VREF = 4 V voltage accuracy | VREF4VO | | | 1.8 to 4.0 | V <sub>DD</sub> -0.1 | - | $V_{DD}$ | | | | | | | | 4.0 to 5.5 | 3.90 | - | 4.04 | | | | | | | | 4.3 to 5.5 | 3.96 | - | 4.04 | | | | VREF output current | VREFIO | | | 1.8 to 5.5 | $V_{SS}$ | - | 0.5 | mA | | | Operation stabilization time (Note 14) | tVREFW | | | 1.8 to 5.5 | - | - | 5 | ms | | <sup>14.</sup> Refers to the interval between the time VR12ON and VR24ON are set to 1 and the time operation gets stabilized. <sup>15.</sup> An external 4.7 $\mu$ F capacitor must be connected to the VREF pin to stabilize the VREF voltage. # 10x/20x AMPLIFIER CHARACTERISTICS (Ta = $-40^{\circ}$ C to $+85^{\circ}$ C, $V_{SS}1$ = $V_{SS}2$ = 0 V) | | | | | | | Specification | | | | |----------------------------------------|------------------------|----------------------|--------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------|-------|------|------| | Parameter | Symbol | Pin/Remarks | Co | nditions | V <sub>DD</sub> [V] | Min | Тур | Max | Unit | | 20x Amplifier gain | APGAIN20<br>See Fig. 8 | P00/APIM<br>P01/APIP | • P00 = 0 V,<br>2) APDIR = | 1) APDIR = 0 & GAIN20 = 1.<br>• P00 = 0 V, P01 ≥ 0 V<br>2) APDIR = 1 & GAIN20 = 1.<br>• P01 = 0 V, P00 ≥ 0 V | | - | 20.5 | - | | | | | | 1) APDIR = 0 & GAIN20 = 1.<br>• P01 = 0 V, P00 ≤ 0 V<br>2) APDIR = 1 & GAIN20 = 1.<br>• P00 = 0 V, P01 ≤ 0 V | | | - | -19.9 | - | | | 20x Amplifier offset | VAPIO20 | | • P01 = 0 V,<br>P00 = 0 V, F<br>2) APDIR =<br>• P01 = 0 V, | 1) APDIR = 0 & GAIN20 = 1.<br>• P01 = 0 V, P00 ≤ 0 V or<br>P00 = 0 V, P01 ≥ 0 V<br>2) APDIR = 1 & GAIN20 = 1.<br>• P01 = 0 V, P00 ≥ 0 V or<br>P00 = 0 V, P01 ≤ 0 V | | 200 | - | 600 | mV | | 20x Amplifier input voltage | VAPIM20-1 | P00/APIM | 1) | P01/APIP = 0 V | | -0.17 | _ | 0 | V | | range | VAPIP20-1 | P01/APIP | 1 | P00/APIM = 0 V | | 0 | _ | 0.17 | | | | VAPIM20-2 | P00/APIM | 2) | P01/APIP = 0 V | | 0 | _ | 0.17 | V | | | VAPIP20-2 | P01/APIP | | P00/APIM = 0 V | 1 | -0.17 | - | 0 | | | 10x Amplifier gain | APGAIN10<br>See Fig. 8 | P00/APIM<br>P01/APIP | • P00 = 0 V, | 1 & GAIN20 = 0. | | - | 10.8 | - | | | | | | • P01 = 0 V, | 1 & GAIN20 = 0. | | - | -9.95 | - | | | 10x Amplifier offset | VAPIO10 | | • P01 = 0 V,<br>P00 = 0 V, F<br>4) APDIR = | 1 & GAIN20 = 0.<br>P00 ≥ 0 V or | | 100 | - | 300 | mV | | 10x Amplifier input voltage | VAPIM10-3 | P00/APIM | 3) | P01/APIP = 0 V | | -0.24 | - | 0 | V | | range | VAPIP10-3 | P01/APIP | | P00/APIM = 0 V | | 0 | _ | 0.24 | | | | VAPIM10-4 | P00/APIM | 4) | P01/APIP = 0 V | | 0 | _ | 0.24 | V | | | VAPIP10-4 | P01/APIP | | P00/APIM = 0 V | | -0.24 | _ | 0 | | | Amplifier input port input current | IAPINL | P00/APIM | P00/APIM = V <sub>SS</sub> -0.2 V | | | -1 | _ | - | μΑ | | Current | IAPINH | P01/APIP | P01/APIP = | $V_{DD}$ | | - | _ | 1 | | | Operation stabilization time (Note 16) | tAPW | | | | | - | _ | 20 | μs | <sup>16.</sup> Refers to the interval between the time APON is set to 1 and the time operation gets stabilized. Amplifier Input Voltage Calculation Method: See Fig. 8 $VAPFUL = (\ VREFAD - VAPIO\ ) \ /\ APGAIN\ (\ VREFAD\ can\ be\ selected\ from\ internal - VREF4V,\ internal - VREF2V\ and\ V_{DD}.\ )$ Note: VAPFUL must not exceed VAPIP or VAPIM. #### **COMPARATOR CHARACTERISTICS** (Ta = $-40^{\circ}$ C to $+85^{\circ}$ C, $V_{SS}1 = V_{SS}2 = 0$ V) | | | | | | | Specifi | cation | | |----------------------------------------|--------|-------------|-------------------------------------------------------------------------------|---------------------|-----------------|---------|----------|------| | Parameter | Symbol | Pin/Remarks | Conditions | V <sub>DD</sub> [V] | Min | Тур | Max | Unit | | Comparator threshold voltage (Note 17) | VCMVT | P02/CPIM | | 2.5 to 5.5 | 1.12 | 1.22 | 1.32 | V | | Input voltage range | VCMIN | | | 2.5 to 5.5 | V <sub>SS</sub> | - | $V_{DD}$ | V | | Offset voltage | VOFF | | Within input voltage range | 2.5 to 5.5 | - | ±10 | ±30 | mV | | Response time | tRT | | Within input voltage range Input amplitude = 100 mV Overdrive = 50 mV | 2.5 to 5.5 | - | 200 | 600 | ns | | Operation stabilization time (Note 18) | tCMW | | | 2.5 to 5.5 | - | _ | 1.0 | μs | <sup>17.</sup> Comparator output=High level when (P02/CPIM voltage) < VCMVT Comparator output=Low level when (P02/CPIM voltage) > (VCMVT + VOFF) #### TEMPERATURE SENSOR CHARACTERISTICS (Ta = -40°C to +85°C, $V_{SS}1 = V_{SS}2 = 0$ V) | | | | | | | Speci | ficatior | 1 | |------------------------------------|-----------|--------------|----------------------------|---------------------|-------|-------|----------|-------| | Parameter | Symbol | Pin/Remarks | Conditions | V <sub>DD</sub> [V] | Min | Тур | Max | Unit | | 4-DIODE MODE | · | | | | | | | | | Output voltage | VOTMP4(1) | | Ta = -40°C | 5.0 | 3.23 | 3.25 | 3.27 | V | | | VOTMP4(2) | | Ta = +25°C | 5.0 | 2.75 | 2.77 | 2.80 | | | | VOTMP4(3) | | Ta = +85°C | 5.0 | 2.28 | 2.31 | 2.34 | | | Sensitivity | Vsen4 | | Ta = −40 to +85°C | 3.5 to 5.5 | -7.63 | -7.54 | -7.45 | mV/°C | | Absolute accuracy | ETTMP4 | Vref = 4 [V] | Ta = (60 ±10) °C (Note 21) | 3.5 to 5.5 | - | ±2.5 | ±5 | °C | | (Note 19, 20) | | | Ta = -40 to +85°C | 3.5 to 5.5 | - | ±5 | ±10 | | | 2-DIODE MODE | | | | | | | | | | Output voltage | VOTMP2(1) | | Ta = -40°C | 3.3 | 1.61 | 1.63 | 1.64 | V | | | VOTMP2(2) | | Ta = +25°C | 3.3 | 1.37 | 1.39 | 1.40 | | | | VOTMP2(3) | | Ta = +85°C | 3.3 | 1.14 | 1.16 | 1.17 | | | Sensitivity | Vsen2 | | Ta = -40 to +85°C | 2.0 to 5.5 | -3.81 | -3.77 | -3.72 | mV/°C | | Absolute accuracy<br>(Note 19, 20) | ETTMP2 | Vref = 2 [V] | Ta = (60 ±10) °C (Note 22) | 2.0 to 5.5 | _ | ±2.5 | ±5 | °C | | | | | Ta = -40 to +85°C | 2.0 to 5.5 | - | ±5 | ±10 | | <sup>19.</sup> There are cases when the absolute accuracy specification value is exceeded when a large current flows through the ports. # **POWER-ON RESET (POR) CHARACTERISTICS** (Ta = $-40^{\circ}$ C to $+85^{\circ}$ C, $V_{SS}1$ = $V_{SS}2$ = 0 V) | | | | | | | Specif | ication | า | |--------------------------------------|--------|-------------|--------------------------------------------------------|-------------------------|------|--------|---------|------| | Parameter | Symbol | Pin/Remarks | Conditions | Option Selected Voltage | Min | Тур | Max | Unit | | POR release voltage | PORRL | | Option selected (Note 23) | 1.67 V | 1.10 | _ | 1.79 | V | | Detection voltage unpredictable area | POUKS | | See Fig. 9. (Note 24) | - | - | 0.7 | 0.95 | | | Power supply rise time | PORIS | | Power startup time from V <sub>DD</sub> = 0 V to 1.6 V | - | - | _ | 100 | ms | <sup>23.</sup> The POR release voltage can be selected when the low-voltage detection feature is deselected. <sup>18.</sup> Refers to the interval between the time CPON is set to 1 and the time operation gets stabilized. <sup>20.</sup> Including error of AD Converter. <sup>21.</sup> When using the Temperature sensor 60°C 2–diodes reference register D2TL / D2TH. 22. When using the Temperature sensor 60°C 4–diodes reference register D4TL / D4TH. <sup>24.</sup> There is an unpredictable area before the transistor starts to turn on. # LOW VOLTAGE RESET (LVD) CHARACTERISTICS (Ta = -40°C to +85°C, $V_{SS}1$ = $V_{SS}2$ = 0 V) | | | | | | | Specif | fication | 1 | |------------------------------------------------------------|--------|-------------|-----------------------------|-------------------------|------|--------|----------|------| | Parameter | Symbol | Pin/Remarks | Conditions | Option Selected Voltage | Min | Тур | Max | Unit | | LVD reset voltage | LVDET | | Option selected | 1.91 V | 1.81 | 1.91 | 2.01 | V | | (Note 26) | | | See Fig. 10. (Note 25, 27) | 2.01 V | 1.91 | 2.01 | 2.11 | | | | | | | 2.31 V | 2.21 | 2.31 | 2.41 | | | | | | | 2.51 V | 2.41 | 2.51 | 2.61 | | | | | | | 2.81 V | 2.71 | 2.81 | 2.93 | | | | | | | 3.79 V | 3.69 | 3.79 | 3.92 | | | | | | | 4.28 V | 4.18 | 4.28 | 4.41 | | | LVD voltage | LVHYS | | | 1.91 V | - | 55 | - | mV | | hysteresis | | | | 2.01 V | - | 55 | - | | | | | | | 2.31 V | - | 55 | - | | | | | | | 2.51 V | - | 55 | - | | | | | | | 2.81 V | - | 60 | - | | | | | | | 3.79 V | _ | 65 | - | | | | | | | 4.28 V | _ | 65 | - | | | Detection voltage unpredictable area | LVUKS | | See Fig. 10. (Note 28) | - | - | 0.7 | 0.95 | V | | Minimum low voltage detection width (response sensitivity) | TLVDW | | LVDET-0.5 V<br>See Fig. 11. | - | 0.2 | - | _ | ms | - 25. The LVD reset voltage can be selected from 7 levels when the low-voltage detection feature is selected. 26. The hysteresis voltage is not included in the LVD reset voltage specification value. - 27. There are cases when the LVD reset voltage specification value is exceeded when a greater change in the output level or large current is applied to the port. - 28. There is an unpredictable area before the transistor starts to turn on. # CONSUMPTION CURRENT CHARACTERISTICS (Ta = $-40^{\circ}$ C to $+85^{\circ}$ C, $V_{SS}1$ = $V_{SS}2$ = 0 V) | _ | | | | | Specification | | | | |---------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------------------------------|------|------|------| | Parameter | Symbol | Pin/Remarks | Conditions | V <sub>DD</sub> [V] | Min | Тур | Max | Unit | | Normal mode consumption current | | V <sub>DD</sub> 1 | External clock = 8 MHz System clock set to 8 MHz mode | 2.2 to 5.5 | - | 3.8 | 5.2 | mA | | (Note 29, 30) | | | <ul> <li>Internal low-/medium-speed RC oscillation stopped</li> <li>Internal high-speed RC oscillation stopped</li> <li>Frequency division ratio set to 1/1</li> </ul> | 2.2 to 3.6 | 5 - 2.1 3.5<br>6 - 1.1 1.7<br>5 - 0.23 0.39 | | | | | | IDDOP(2) | | System clock set to 4 MHz mode | 1.8 to 5.5 | - | 2.1 | 3.5 | | | | | Internal low-/medium-speed RC oscillation stopped Internal high-speed RC oscillation stopped Frequency division ratio set to 1/1 | 1.8 to 3.6 | - | 1.1 | 1.7 | | | | | IDDOP(3) | | Internal low-speed RC oscillation stopped System clock set to internal medium-speed RC oscillation mode | 1.8 to 5.5 | - | 0.23 | 0.39 | | | | | Internal high–speed RC oscillation stopped Frequency division ratio set to 1/2 | 1.8 to 3.6 | - | 0.13 | 0.19 | | | | | IDDOP(4) | | Internal low-/medium-speed RC oscillation stopped System clock set to internal high-speed RC oscillation mode Frequency division ratio set to 1/1 | 1.8 to 5.5 | - | 2.7 | 3.6 | | | | | | | 1.8 to 3.6 | - | 1.7 | 2.3 | | | | IDDOP(5) | System clock set to internal low-speed RC oscillation mode Internal medium-speed RC oscillation stopped Internal high-speed RC oscillation stopped Frequency division ratio set to 1/1 | 1.8 to 5.5 | - | 10 | 42 | μΑ | | | | | | 1.8 to 3.6 | _ | 6 | 21 | | | # $\textbf{CONSUMPTION CURRENT CHARACTERISTICS} \ (Ta = -40^{\circ}C \ to \ +85^{\circ}C, \ V_{SS}1 = V_{SS}2 = 0 \ V) \ (continued)$ | | | | | | | Specification | | | | |-------------------------------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----|---------------|------|------|--| | Parameter | Symbol | Pin/Remarks | Conditions | V <sub>DD</sub> [V] | Min | Тур | Max | Unit | | | HALT mode consumption current | IDDHALT(1) V <sub>DD</sub> 1 | V <sub>DD</sub> 1 | External clock=8Mhz System clock set to 8MHz mode | 2.2 to 5.5 | - | 2.0 | 3.2 | mA | | | (Note 29, 30) | | | | 2.2 to 3.6 | - | 1.0 | 1.6 | | | | | IDDHALT(2) | | HALT mode • External clock = 4 MHz • System clock set to 4 MHz mode • Internal low-/medium-speed RC oscillation stopped • Internal high-speed RC oscillation stopped • Frequency division ratio set to 1/1 | 1.8 to 5.5 | - | 1.2 | 2.4 | | | | | | | | 1.8 to 3.6 | - | 0.5 | 1.0 | | | | | IDDHALT(3) | Internal low-speed RC oscillation stop System clock set to internal medium-s RC oscillation mode Internal high-speed RC oscillation stop Frequency division ratio set to 1/2 HALT mode Internal low-/medium-speed RC oscillation stop Frequency division ratio set to 1/2 HALT mode | HALT mode • Internal low-speed RC oscillation stopped • System clock set to internal medium-speed | 1.8 to 5.5 | _ | 0.12 | 0.25 | | | | | | | Internal high-speed RC oscillation stopped | 1.8 to 3.6 | _ | 0.06 | 0.11 | | | | | IDDHALT(4) | | Internal low-/medium-speed RC oscillation stopped System clock set to internal high-speed RC oscillation mode | 1.8 to 5.5 | - | 1.1 | 1.7 | | | | | | | | 1.8 to 3.6 | - | 0.7 | 1.0 | | | | | IDDHALT(5) | HALT mode • System clock set to internal low-speed RC oscillation mode | 1.8 to 5.5 | - | 3.8 | 37 | μΑ | | | | | | • In | <ul> <li>Internal medium-speed RC oscillation stopped</li> <li>Internal high-speed RC oscillation stopped</li> <li>Frequency division ratio set to 1/1</li> </ul> | 1.8 to 3.6 | _ | 2.4 | 17 | | | | HOLD mode consumption | IDDHOLD(1) | V <sub>DD</sub> 1 | HOLD mode | 1.8 to 5.5 | _ | 0.023 | 33.2 | μΑ | | | current . | | | | 1.8 to 3.6 | - | 0.012 | 14.2 | | | | (Note 29, 30) | IDDHOLD(2) | | HOLD mode • LVD option selected | 1.8 to 5.5 | - | 1.09 | 26.9 | | | | | | | | 1.8 to 3.6 | - | 0.86 | 11.8 | | | | Timer HOLD mode consumption | IDDHOLD(3) | | Timer HOLD mode • FmSRC = 30 kHz internal low-speed RC oscillation mode | 1.8 to 5.5 | - | 0.63 | 34 | | | | current<br>(Note 29, 30) | | | | 1.8 to 3.6 | ı | 0.53 | 15 | | | <sup>29.</sup> The consumption current value includes none of the currents that flow into the output transistors and internal pull-up resistors. # F-ROM PROGRAMMING CHARACTERISTICS (Ta = $10^{\circ}$ C to $+55^{\circ}$ C, $V_{SS}1$ = $V_{SS}2$ = 0 V) | | | | Specification | | | | | | |-----------------------------|----------|-------------------|----------------------------------------------------------|---------------------|-----|-----|-----|------| | Parameter | Symbol | Pin/Remarks | Conditions | V <sub>DD</sub> [V] | Min | Тур | Max | Unit | | Onboard programming current | IDDFW(1) | V <sub>DD</sub> 1 | Excluding power dissipation in the microcontroller block | 2.2 to 5.5 | - | 5 | 10 | mA | | Programming time | tFW(1) | | Erasing time | 2.2 to 5.5 | _ | 20 | 30 | ms | | | tFW(2) | | Programming time | | ı | 40 | 60 | μs | <sup>30.</sup> Unless otherwise specified, the consumption current for the LVD circuit is not included. Figure 3. AC Timing Measurement Point Reset Time and Oscillation Stabilization Time HOLD Release Signal and Oscillation Stabilization Time NOTE: When an external oscillation circuit is selected. Figure 4. Oscillation Stabilization Time Figure 5. Sample Reset Circuit Figure 6. Serial I/O Waveform Figure 7. Pulse Input Timing Signal Waveform Figure 8. 10x / 20x Amplifier Characteristics - a) 1) When P01/APIP is 0 V, P00/APIM $\leq$ 0 V. - 2) When P00/APIM is 0 V, P01/APIP $\leq$ 0 V. - b) 1) When P00/APIM is 0 V, P01/APIP $\geq$ 0 V. - 2) When P01/APIP is 0 V, P00/APIM $\geq$ 0 V. Figure 9. Example of POR Only (LVD Deselected) Mode Waveforms (at Reset Pin with R<sub>RES</sub> Pull-up Resistor Only) - The POR function generates a reset only when the power voltage goes up from the V<sub>SS</sub> level. - No stable reset will be generated if power is turned on again when the power level does not go down to the V<sub>SS</sub> level as shown in (a). If such a case is anticipated, use the - LVD function together with the POR function or implement an external reset circuit as shown below. - A reset is generated only when the power level goes down to the V<sub>SS</sub> level as shown in (b) and power is turned on again after this condition continues for 100 µs or longer. Figure 10. Example of POR + LVD Mode Waveforms (at Reset Pin with R<sub>RES</sub> Pull-up Resistor Only) - Resets are generated both when power is turned on and when the power level lowers. - A hysteresis width (LVHYS) is provided to prevent the repetitions of reset release and entry cycles near the detection level. Figure 11. Minimum Low Voltage Detection Width (Example of Voltage Sag/Fluctuation Waveform) ## **ORDERING INFORMATION** | Device Order Number | Package Type | Shipping <sup>†</sup> | |---------------------|-------------------------------------------------|-----------------------| | LC709301FRF-AUNH | VCT24 3.5x3.5, 0.5P<br>(Pb–Free / Halogen Free) | 2000 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. #### **PACKAGE DIMENSIONS** #### VCT24 3.5x3.5, 0.5P CASE 601AD ISSUE A NOTE: The measurements are not to guarantee but for reference only. <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hol #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative ♦ LC709301F/D