# High Voltage Green-Mode PWM Controller with Brown-Out Protection Rev. 00b #### **General Description** The LD7577J integrated several functions of protections, and EMI-improved solution in a tiny package. It minimizes the component counts and the circuit space, and it's perfect for the low cost of applications. It provides functions of low startup current, green-mode power-saving operation, leading-edge blanking of the current sensing and internal slope compensation. Also, the LD7577J features more protections like OLP (Over Load Protection), OVP (Over Voltage Protection), and brownout protection to prevent the circuit being damaged from the abnormal conditions. Furthermore, the LD7577J features frequency trembling to suppress the noise and is an excellent solution for EMI filter design. #### **Features** - High-Voltage (500V) Startup Circuit - Current Mode Control - Non-Audible-Noise Green Mode Control - UVLO (Under Voltage Lockout) - LEB (Leading-Edge Blanking) on CS Pin - Internal Frequency Trembling - Internal Slope Compensation - Internal Over Current compensation - OVP (Over Voltage Protection) on Vcc - AC Input OVP (Over Voltage Protection) - OLP (Over Load Protection) - Brownout Protection - 500mA Driving Capability #### **Applications** - Switching AC/DC Adaptor and Battery Charger - Open Frame Switching Power Supply - LCD Monitor/TV Power ## **Typical Application** ## **Pin Configuration** # **Ordering Information** | Part number | Switching<br>Freq. | Package | | Top Mark | Shipping | |-------------|--------------------|---------|---------------|-----------|--------------------| | LD7577J GR | 65KHz | SOP-7 | Green package | LD7577JGR | 2500 /tape & reel | | LD7577J GS | 65KHz | SOP-8 | Green package | LD7577JGS | 2500 /tape & reel | | LD7577J GN | 65KHz | DIP-8 | Green package | LD7577JGN | 3600 /tube /Carton | Note: The LD7577J is ROHS compliant. ## **Pin Descriptions** | PIN | NAME | FUNCTION | | | |-----|-------|-------------------------------------------------------------------------------------------|--|--| | | | Brownout Protection Pin. Connect a resistor divider between this pin and bulk | | | | 1 | 1 BNO | capacitor voltage to set the brownout level. If the voltage is below threshold voltage, | | | | ' | BNO | the PWM output will be disabled. The BNO pin also provides AC over voltage | | | | | | protection. As soon as the voltage is over 4.16V, it will trip OVP and turn off the gate. | | | | 2 | COMP | Voltage feedback pin. Through the connection of a photo-coupler, it can close the | | | | | COMP | control loop and achieve the regulation. | | | | 3 | cs | Current sense pin. Connect it to sense the MOSFET current. | | | | 4 | GND | Ground. | | | | 5 | OUT | Gate drive output to drive the external MOSFET. | | | | 6 | VCC | Supply voltage pin. | | | | 7 | NC | Unconnected Pin. | | | | | | Connect this pin to positive terminal of bulk capacitor to provide the startup current | | | | 8 | HV | for the controller. When VCC voltage trips UVLO(on), this HV loop will be turned off | | | | | | to save the power loss of the startup circuit. | | | # **Absolute Maximum Ratings** | Supply Voltage VCC | 30V | |-----------------------------------------------------------|----------------| | High-Voltage Pin, HV | -0.3V~500V | | COMP, BNO, CS | -0.3 ~7V | | OUT | | | Maximum Junction Temperature | 150°C | | Operating Ambient Temperature | -40°C to 85°C | | Operating Junction Temperature | -40°C to 125°C | | Storage Temperature Range | -65°C to 150°C | | Package Thermal Resistance (SOP-7, SOP-8) | 160°C/W | | Package Thermal Resistance (DIP-8) | 100°C/W | | Power Dissipation (SOP-7, SOP-8, at Ambient Temperature = | : 85°C) 400mW | | Power Dissipation (DIP-8, at Ambient Temperature = 85°C) | 650mW | | Lead temperature (Soldering, 10sec) | 260°C | | ESD Voltage Protection, Human Body Model (except HV Pin). | 2.5KV | | ESD Voltage Protection, Machine Model | 250V | | Gate Output Current | 500mA | | | | #### Caution: Stresses beyond the ratings specified in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. ### **Electrical Characteristics** $(T_A = +25 \degree C \text{ unless otherwise stated}, V_{CC}=15.0V)$ | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------|---------------------------------|------|------|------|-------| | High-Voltage Supply (HV Pin) | | | | | | | High-Voltage Current Source | Vcc< UVLO(on), HV=500V | 0.5 | 1.0 | 1.5 | mA | | Off-State Leakage Current | Vcc> UVLO(off), HV=500V | | | 35 | μΑ | | Supply Voltage (Vcc Pin) | | | | | | | Startup Current | | | 320 | | μΑ | | | V <sub>COMP</sub> =0V,Fsw=65KHz | | 3.3 | | mA | | Operating Current | V <sub>COMP</sub> =3V,Fsw=65KHz | | 3.6 | | mA | | (with 1nF load on OUT pin) | OLP Tripped | | 0.78 | | mA | | | OVP Tripped | | 0.88 | | mA | | UVLO (off) | | 9.0 | 10.0 | 11.0 | V | | UVLO (on) | | 15.0 | 16.0 | 17.0 | V | | OVP Level | | 26.5 | 28.0 | 29.5 | V | | Voltage Feedback (Comp Pin) | | | | | | | Short Circuit Current | V <sub>COMP</sub> =0V | | 1.5 | 2.2 | mA | | Open Loop Voltage | COMP pin open | | 5.8 | | V | | Green Mode Threshold VCOMP | | | 2.35 | | V | | Burst Mode Threshold VCOMP | | | 1.4 | | V | | Current Sensing (CS Pin) | | | | | | | Maximum Input Voltage(Vcs_off) | | 0.80 | 0.85 | 0.90 | V | | Leading Edge Blanking Time | | | 320 | | nS | | Input impedance | | 1 | | | MΩ | | Delay to Output | | | 100 | | nS | | Oscillator for Switching Frequenc | у | | | | | | Frequency | Fsw=65KHz | 60 | 65 | 70 | KHz | | Trembling Frequency | | | ±4 | | KHz | | Green Mode Frequency | Fsw=65KHz | | 22 | | KHz | | Modulation Frequency | Fsw=65KHz | | 86 | | Hz | | Temp. Stability | | | | 5 | % | | Voltage Stability | VCC=11V-25V | | | 1 | % | | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | | |---------------------------------------------------|-------------------------|------|------|------|-------|--| | Brownout Protection & Line Compensation (BNO Pin) | | | | | | | | Brownout Turn-On Trip Level | | 1.00 | 1.05 | 1.10 | V | | | Brownout Turn-off Trip Level | | 0.90 | 0.95 | 1.00 | V | | | Line Voltage OVP-Off Level | | 4.06 | 4.16 | 4.26 | V | | | Line Voltage OVP-On Level | | 3.82 | 3.92 | 4.02 | V | | | Saturation Voltage on BNO Pin | I <sub>BNO</sub> =1.5μA | | 6.0 | | V | | | Gate Drive Output (OUT Pin) | | | | | | | | Output Low Level | VCC=15V, Io=20mA | | | 1 | V | | | Output High Level | VCC=15V, Io=20mA | 9 | | | V | | | Rising Time | Load Capacitance=1000pF | | 100 | 160 | nS | | | Falling Time | Load Capacitance=1000pF | | 30 | 60 | nS | | | <b>OLP (Over Load Protection)</b> | | | | | | | | OLP Trip Level | | | 5.0 | | V | | | OLP Delay Time | Fsw=65KHz | | 30 | | mS | | | De_Latch VCC Level | PDR (Power Down Reset) | | 8.0 | | V | | #### **Application Information** #### **Operation Overview** As long as the green power requirement becomes a trend and the power saving is becoming more and more important for switching power supplies and switching adaptors, the traditional PWM controllers are not able to support such new requirements. Furthermore, the cost and size limitation forces the PWM controllers to powerfully integrate more functions, thereby reducing the external part count. The LD7577J is ideal for these applications to provide an easy and cost effective solution; and its detailed features are described as below. # Internal High-Voltage Startup Circuit and Under Voltage Lockout (UVLO) Traditional circuits' power on the PWM controller through a startup resistor to constantly provide current from a rectified voltage to the capacitor connected to Vcc pin. Nevertheless, this startup resistor was usually of larger resistance, and it therefore required more power and more time to start up. To achieve the optimized topology, as shown in figure 14, The LD7577J is built in with high voltage startup circuit to optimize the power saving. During the startup sequence, a high-voltage current source sinks current from $C_{BULK}$ capacitor to provide the startup current as well as to charge the Vcc capacitor C1. During the initialization of the startup, Vcc voltage is lower than the UVLO(off) threshold thus the current source is on to supply a current of 1mA. Meanwhile, the Vcc current consumed by the LD7577J is as low as $320\mu A$ thus most of the HV current is utilized to charge the Vcc capacitor. By using such configuration, the turn-on delay time will be almost the same no matter whether operation condition is under low-line or high-line. When Vcc voltage reaches UVLO(on) threshold, the LD7577J is powered on to start issuing the gate drive signal, the high-voltage current source is then disabled, and the Vcc supply current will be only provided from the auxiliary winding of the transformer. Therefore, the power losses on the startup circuit beyond the startup period can be eliminated and the power saving can be easily achieved. In general application, a $39K\Omega$ resistor is still recommended to be placed in high voltage path to limit the current if there is a negative voltage applying in any case. An UVLO comparator is included to detect the voltage on the $V_{CC}$ pin to ensure the supply voltage is high enough to power on the LD7577J PWM controller and in addition to drive the power MOSFET. As shown in Fig. 15, a Hysteresis is provided to prevent the shutdown caused by the voltage dip during startup. The turn-on and turn-off threshold levels are set at 16V and 10.0V, respectively. Fig. 15 Current Sensing, Leading-edge Blanking and the Negative Spike on CS Pin The typical current mode PWM controller feeds back both current signal and voltage signal to close the control loop and to achieve voltage regulation. LD7577J detects the primary MOSFET current from the CS pin, which is applied not only for the peak current mode control but also for the pulse-by-pulse current limit. The maximum voltage threshold of the current sensing pin is set as 0.85V. Thus the MOSFET peak current can be calculated as: $$I_{PEAK(MAX)} = \frac{0.85V}{R_S}$$ A 320nS leading-edge blanking (LEB) time is incorporated in the input of CS pin to prevent the false-trigger caused by any current spike. For low power applications, if the total pulse width of each turn-on spike is less than 320nS and the negative spike on the CS pin is not as low as -0.3V, the R-C filter (as shown in Fig.16) can be eliminated. Nevertheless, it is strongly recommended to remain a small R-C filter (as shown in Fig. 17) for higher power applications to avoid the CS pin being damaged by negative turn-on spikes. #### **Output Stage and Maximum Duty-Cycle** An output stage of a CMOS buffer, with typical 500mA driving capability, is incorporated to drive a power MOSFET directly. And the maximum duty-cycle of the LD7577J is limited to 75% in order to avoid the transformer flux saturation. #### Voltage Feedback Loop The voltage feedback signal is issued from the TL431 in the secondary side through the photo-coupler to COMP pin of the LD7577J. The input stage of the LD7577J, like the UC384X, is incorporated with 2 diodes voltage offset circuit and a voltage divider with 1/3 ratio. Therefore, $$V_{+(PWM_{COMPARATOR})} = \frac{1}{3} \times (V_{COMP} - 2V_{F})$$ A pull-high resistor is embedded internally, eliminating external corresponding components on a board. Fig. 16 Fig. 17 #### **Oscillator and Switching Frequency** The switching frequency of the LD7577J is fixed as 65KHz internally to provide the optimized operations by considering the EMI performance, thermal treatment, component sizes and transformer design. #### **Frequency Trembling** The LD7577J is implemented an adjustable frequency Trembling function which provides the power supply designers to choose the optimized EMI performance and lowest system cost. The Trembling frequency is fixed internally $\pm 4$ KHz which is incorporated with the 65KHz switching frequency. #### **Internal Slope Compensation** Stability is crucial for current mode control when it operates at more than 50% of duty-cycle. To stabilize the control loop, the slope compensation is required in the traditional UC384X design by injecting the ramp signal from the RT/CT pin through a coupling capacitor. In the LD7577J, the internal slope compensation circuit has been implemented to simplify the external circuit design. #### On/Off Control Pulling COMP pin below 1.2V will turn off the LD7577J and disable the gate output pin of the LD7577J. The off-mode will be released when the pull-low signal at COMP pin is removed. #### **Dual-Oscillator Green-Mode Operation** Lots of topologies have been implemented in different chips for the green-mode or power saving requirements such as "burst-mode control", "skipping-cycle mode", "variable off-time control "...etc. The basic operation theory of all these approaches intends to reduce the switching cycles under light-load or no-load condition either by skipping some switching pulses or by reducing the switching frequency. What the LD7577J uses to implement the power-saving operation is Leadtrend Technology's own IP. By using this dual-oscillator control, the burst -mode frequency can be well controlled and further to avoid the generation of audible noise. #### **Over Load Protection (OLP)** To protect the circuit from being damaged under over load condition or short condition, a smart OLP function is built in with the LD7577J, as shown in Figure 18 shows the waveforms of the OLP operation. If output voltage drops, the feedback system tends to force the voltage loop toward the saturation (5.8V) and then pulls the voltage of COMP pin to high. Whenever the $V_{\text{COMP}}$ trips to the OLP threshold 5.0V and continues over 30mS, OLP is activated and then turns off the gate output to stop the switching of power circuit. The 30mS delay time is to prevent the false trigger from the power-on and turn-off transient. A divide-2 counter is implemented to reduce the input average power under OLP behavior. Whenever OLP is activated, the output is latched off and the divide-2 counter starts to count the number of UVLO(off). The latch is released if the 2nd UVLO(off) point is counted then the power circuit is recovered to switch again. By using such protection mechanism, the average input power can be reduced to a very low level so that the component temperature and stress can be controlled within the safe operating area. Fig. 18 #### OVP (Over Voltage Protection) on Vcc The $V_{GS}$ ratings of the nowadays power MOSFETs are mostly with 30V maximum. To prevent the $V_{GS}$ from fault condition, the LD7577J is implemented with over-voltage protection on Vcc. As long as the Vcc voltage is higher than OVP threshold voltage, the output gate drive circuit will be shut down, thus to stop the switching of the power MOSFET until the next UVLO( $_{ON}$ ). The Vcc OVP function in the LD7577J is an auto-recovery type protection. If the OVP condition, usually caused by the feedback loop opened, is not released, the Vcc will trip to the OVP level again, re-shutting down the output. The Vcc waveform in Fig. 19 shows this auto-recovery type protection, presenting a hiccup mode. On the other hand, the removal of the OVP condition should render the Vcc level back to normal level, causing the output automatically returning to the normal operation. Fig. 19 # Brownout Protection & Line voltage OVP (Over voltage protection) The LD7577J is programmable to set the brownout protection point and the line voltage OVP point though BNO pin. The voltage across the BNO pin is proportional to the bulk capacitor voltage, referred as the line voltage. A brownout comparator is implemented to detect the abnormal line condition. As soon as the condition is detected, it will shut down the controller to prevent the damage. Figure 20 shows the operation. When $V_{BNO}$ falls below 0.95V, the gate output will be kept off even Vcc has already achieved UVLO( $_{ON}$ ). It therefore makes Vcc hiccup between UVLO( $_{ON}$ ) and UVLO( $_{OFF}$ ). Unless the line voltage is large enough to pull $V_{BNO}$ larger than 1.05V, the gate output will not start switching even when the next UVLO( $_{ON}$ ) is tripped. A hysteresis is implemented to prevent the false trigger during turn-on and turn-off. The comparator built in BNO will disable switching from Gate-out as soon as it detects excessive high line voltage and BNO voltage over 4.16V. VCC will then operate in hiccup mode between UVLO-on and UVLO-off. The Gate-out will not resume switching until VBNO falls below 3.92V. Therefore, it can prevent excessive high line voltage from damaging the external components. Fig. 21 shows the operation. In order to protect BNO pin from being damaged during the dividing resistors floating, an internal zener diode is implemented in BNO pin. Fig. 13 shows the sinking capability of the zener diode. To protect BNO pin, the current flowing in BNO pin must be below 1.5 $\mu$ A, as shown in Fig. 13. Fig. 20 Fig.21 # Pull-Low Resistor on the Gate Pin of MOSFET An anti-floating resistor is implemented in the OUT pin to prevent any uncertain output, which may cause MOSFET to work abnormally or false trigger on. However, such design may not apply in all the disconnection of gate resistor $R_{\rm G}$ . It is still strongly recommended to have a resistor connected at the MOSFET gate terminal (as shown in figure 22) to provide extra protection in fault conditions. This external pull-low resistor is to prevent the MOSFET from being damaged during power-on when the gate resistor is disconnected. In such single-fault condition, as shown in figure 23, the resistor R8 can provide a discharge path to avoid the MOSFET from being false-triggered by the coupling through the gate-to-drain capacitor $C_{GD}$ . Therefore, the MOSFET gate should be pulled low to maintain in a off-state no matter the gate resistor is disconnected or opened in any case. LD7577 is with an internal pull-low resistor to prevent any floating condition. Fig. 22 Fig. 23 #### **Protection Resistor on the Hi-V Path** In some other Hi-V processes and designs, there is probably some parasitic SCR caused around HV pin, $V_{\rm CC}$ and GND. As shown in figure 24, a small negative spike in the HV pin may trigger this parasitic SCR and cause the latchup between $V_{\rm CC}$ and GND. Such latchup will damage the chip easily because of the equivalent short-circuit induced. The LD7577J has eliminated the parasitic SCR efficiently. Figure 25 shows the equivalent circuit of the LD7577J's Hi-V structure. It illustrates the LD7577J is capable to sustain negative voltage and superior than similar products. Even though, a $40 \text{K}\Omega$ resistor is still recommended to be placed on the Hi-V path. Fig. 24 *\_\_\_\_* Fig. 25 # Reference Application Circuit --- 10W (5V/2A) Adapter Pin < 0.15W when Pout = 0W & Vin = 264Vac**Schematic** င္ယ 73 D3 R9 photocoupler 2 ## Package Information SOP-7 | | Dimensions i | n Millimeters | Dimensions in Inch | | | |---------|--------------|---------------|--------------------|-------|--| | Symbols | MIN | MAX | MIN | MAX | | | Α | 4.801 | 5.004 | 0.189 | 0.197 | | | В | 3.810 | 3.988 | 0.150 | 0.157 | | | С | 1.346 | 1.753 | 0.053 | 0.069 | | | D | 0.330 | 0.508 | 0.013 | 0.020 | | | F | 1.194 | 1.346 | 0.047 | 0.053 | | | Н | 0.178 | 0.229 | 0.007 | 0.009 | | | I | 0.102 | 0.254 | 0.004 | 0.010 | | | J | 5.791 | 6.198 | 0.228 | 0.244 | | | M | 0.406 | 1.270 | 0.016 | 0.050 | | | θ | 0° | 8° | 0° | 8° | | # **Package Information SOP-8** | | Dimensions in Millimeters | | Dimensions in Inch | | | |---------|---------------------------|-------|--------------------|-------|--| | Symbols | MIN | MAX | MIN | MAX | | | Α | 4.801 | 5.004 | 0.189 | 0.197 | | | В | 3.810 | 3.988 | 0.150 | 0.157 | | | С | 1.346 | 1.753 | 0.053 | 0.069 | | | D | 0.330 | 0.508 | 0.013 | 0.020 | | | F | 1.194 | 1.346 | 0.047 | 0.053 | | | Н | 0.178 | 0.229 | 0.007 | 0.009 | | | I | 0.102 | 0.254 | 0.004 | 0.010 | | | J | 5.791 | 6.198 | 0.228 | 0.244 | | | М | 0.406 | 1.270 | 0.016 | 0.050 | | | θ | 0° | 8° | 0° | 8° | | # **Package Information** DIP-8 | Symbol | Dimension in Millimeters | | Dimensions in Inches | | | |----------|--------------------------|--------|----------------------|-------|--| | - Cymbol | Min | Max | Min | Max | | | Α | 9.017 | 10.160 | 0.355 | 0.400 | | | В | 6.096 | 7.112 | 0.240 | 0.280 | | | С | | 5.334 | | 0.210 | | | D | 0.356 | 0.584 | 0.014 | 0.023 | | | Е | 1.143 | 1.778 | 0.045 | 0.070 | | | F | 2.337 | 2.743 | 0.092 | 0.108 | | | I | 2.921 | 3.556 | 0.115 | 0.140 | | | J | 7.366 | 8.255 | 0.29 | 0.325 | | | L | 0.381 | | 0.015 | | | #### **Important Notice** Leadtrend Technology Corp. reserves the right to make changes or corrections to its products at any time without notice. Customers should verify the datasheets are current and complete before placing order. # **Revision History** | Rev. | Date | Change Notice | |------|-----------|---------------------------------------------------------------| | 00 | 12/3/2008 | Original Specification | | 00a | 6/10/2009 | Package Option: SOP-7 | | 00b | 7/27/2009 | ESD Voltage Protection, Human Body Model (except HV Pin)2.5KV | | | | Leading Edge Blanking Time update |