## Rad-hard plastic Quad two-input AND gate ### **Features** - AND gate - · 6 V max. operating - 7 V max. rating - 8.5 ns propagation delay - Nickel/Palladium/Gold-lead-finished (NiPdAu), whisker-free - · Gold-wires - RML <1% and CVCM <0.1% guaranteed outgassing</li> - 50 krad (Si) Total Ionizing Dose - SEL-free up to 62.5 MeV.cm²/mg - Mass: 80 mg - · Compliant with ST-LEO-specification ### **Maturity status link** LEOAC08 ### **Applications** · Low earth orbit (LEO) applications ### **Description** The LEOAC08 is a CMOS low power quad 2-input AND gate qualified for use in aerospace environments. It operates from 2 V to 6 V power supply (7 V absolute maximum rating). The LEOAC08 can operate over a large temperature range of -40 °C to +125 °C and it is housed in plastic TSSOP-20, Thin-Shrink Small Outline Package, 20 leads, using golden bonding and Nickel/Palladium/Golden-lead-finishing to prevent whiskers. The LEOAC08 is compliant with ST-LEO-specification, dedicated specification for space-ready rad-hard plastic products. This AEC-Q100-based specification offers a specific trade-off between footprint size savings, cost of ownership and quality assurance together with radiation hardness and large quantity capability. # Functional description 20 VCC 1A [ 19 3A 1B [ 18 3B 1Y 3 17 3Y 2A 4 2B 5 16 4A 2Y 6 15 4B NC 7 14 4Y NC 8 13 NC NC 9 12 NC GND 10 11 NC Figure 1. Pin connections (top view) NC: not internally connected. The pin can be externally connected to any potential. Each gate INPUT (A) INPUT (B) OUTPUT (Y) L L L L Н L Н L L Н Н Н Table 1. Truth table with: L = low level, H = high Level. For all inputs, $V_{IN} = V_{IH}$ minimum or $V_{IL}$ maximum, verify output $V_{OUT}$ . DS13855 - Rev 2 page 2/17 # 2 Maximum ratings and operating conditions Table 2. Absolute maximum ratings | Symbol | Parameter | Value | Unit | |-------------------------------|--------------------------------------------------------|----------------------------------------------|------| | V <sub>CC</sub> (1) | Maximum power supply between V <sub>CC</sub> and GND | -0.5 to 7 | V | | V <sub>IN</sub> | DC input voltage range | -0.5 to V <sub>CC</sub> +0.5 (and 7 V max.) | V | | V <sub>OUT</sub> | DC output voltage range | -0.5 to V <sub>CC</sub> + 0.5 (and 7 V max.) | V | | I <sub>K</sub> | I/O clamp diode current | +/-20 | mA | | T <sub>stg</sub> | Maximum temperature storage | -65 to +150 | °C | | T <sub>j</sub> <sup>(2)</sup> | Maximum junction temperature | +150 | °C | | R <sub>th</sub> (3) | Junction to ambient thermal resistance $(\Theta_{ja})$ | 80 | °C/W | | Th (7) | Junction to case thermal resistance $(\Theta_{jc})$ | 17 | °C/W | | ESD | HBM (human body model) | 2k | V | | 230 | CDM (charged device model) | 1k | V | - 1. All voltages, except differential I/O bus voltage, are with respect to the network ground terminal . - 2. Maximum junction temperature shall not be exceeded except for allowable short duration burn-in screening conditions as per the method 5004 of MIL-STD-883. - 3. Short-circuits can cause excessive heating. Destructive dissipation can result from short-circuits on the amplifiers. **Table 3. Operating conditions** | Symbol | Parameter | Min. | Max. | Unit | |------------------|---------------------------|------|-----------------|------| | V <sub>CC</sub> | Analog supply voltage | 2 | 6 | V | | V <sub>IN</sub> | Input voltage range | 0 | V <sub>CC</sub> | V | | V <sub>OUT</sub> | Output voltage range | 0 | V <sub>CC</sub> | V | | Та | Ambient temperature range | -40 | +125 | °C | Note: All unused inputs must be held at $V_{CC}$ or GND to ensure proper device operation. DS13855 - Rev 2 page 3/17 ## 3 Electrical characteristics $V_{CC}$ = 3 V to 5.5 V, typical values are at ambient Ta = +25 °C, min. and max. values are at Ta = -40 °C and +125 °C, unless otherwise specified. **Table 4. Electrical characteristics** | Symbol | Parameter | Test condition | VCC<br>(V) | Min. | Тур. | Max. | Unit | |--------------------------------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------|------|------|------| | | | For all inputs affecting output under test, V <sub>IN</sub> | 3 | 2.9 | | | | | | | = V <sub>IH</sub> minimum or V <sub>IL</sub> maximum. For all other inputs, | | 4.4 | | | | | | | $V_{IN} = V_{CC}$ or GND, $I_{OH} = -50 \mu A$ | | 5.4 | | | | | V <sub>OH</sub> <sup>(1)</sup> | High level output | For all inputs affecting output under test, $V_{IN}$ = $V_{IH}$ minimum or $V_{IL}$ maximum. For all other inputs, $V_{IN}$ = $V_{CC}$ or GND, $I_{OH}$ = -12 mA | 3 | 2.4 | | | V | | | voltage | For all inputs affecting output under test, V <sub>IN</sub> | 4.5 | 3.7 | | | | | | | = $V_{IH}$ minimum or $V_{IL}$ maximum. For all other inputs, $V_{IN}$ = $V_{CC}$ or GND, $I_{OH}$ = -24 mA | 5.5 | 4.7 | | | | | | | For all inputs affecting output under test, $V_{IN}$ = $V_{IH}$ minimum or $V_{IL}$ maximum. For all other inputs, $V_{IN}$ = $V_{CC}$ or GND $I_{OH}$ = -50 mA | 5.5 | 3.85 | | | | | | | For all inputs affecting output under test, V <sub>IN</sub> | 3 | | 0.1 | | | | | Low level output voltage | = $V_{IH}$ minimum or $V_{IL}$ maximum. For all other inputs, $V_{IN}$ = $V_{CC}$ or GND, $I_{OL}$ = +50 $\mu$ A | 4.5 | | 0.1 | | | | | | | 5.5 | | 0.1 | | | | V <sub>OL</sub> <sup>(1)</sup> | | For all inputs affecting output under test, $V_{IN}$ = $V_{IH}$ minimum or $V_{IL}$ maximum. For all other inputs, $V_{IN}$ = $V_{CC}$ or GND, $I_{OL}$ = +12 mA | 3 | | 0.5 | | V | | | | For all inputs affecting output under test, V <sub>IN</sub> | 4.5 | | 0.5 | | | | | | = $V_{IH}$ minimum or $V_{IL}$ maximum. For all other inputs, $V_{IN}$ = $V_{CC}$ or GND, $I_{OL}$ = +24 mA | 5.5 | | 0.5 | | | | | | For all inputs affecting output under test, $V_{IN}$ = $V_{IH}$ minimum or $V_{IL}$ maximum. For all other inputs, $V_{IN}$ = $V_{CC}$ or GND, $I_{OL}$ = +50 mA | 5.5 | | 1.65 | | | | | | 3 | -12 | | | | | | I <sub>OH</sub> | High level output current | | 4.5 | -24 | | | | | | | | 5.5 | -24 | | | m A | | | | | 3 | | | 12 | mA | | I <sub>OL</sub> | Low level output current | | 4.5 | | | 24 | | | | | | 5.5 | | | 24 | | | | | | 3 | 2.1 | | | | | V <sub>IH</sub> (2) | High level input voltage | | 4.5 | 3.15 | | | mA | | | | | 5.5 | 3.85 | | | | | | | | 3 | | | 0.9 | | | V <sub>IL</sub> <sup>(2)</sup> | Low level input voltage | | 4.5 | | | 1.35 | V | | | | | 5.5 | | | 1.65 | | | V <sub>IC+</sub> | Positive input clamp voltage | For input under test, I <sub>IN</sub> = -1.0 mA | 0 | 0.4 | | 1.5 | V | DS13855 - Rev 2 page 4/17 | Symbol | Parameter | Test condition | VCC<br>(V) | Min. | Тур. | Max. | Unit | |---------------------------------|---------------------------------------|-------------------------------------------------------------------------------------------|------------|------|------|------|------| | V <sub>IC-</sub> | Negative input clamp voltage | For input under test, I <sub>IN</sub> = -1.0 mA | Open | 0.4 | | 1.5 | ٧ | | I <sub>IH</sub> | Input current high | For input under test, $V_{IN} = V_{CC}$<br>For all other inputs, $V_{IN} = V_{CC}$ or GND | 5.5 | | | 1 | μA | | I <sub>IL</sub> | Input current low | For input under test, $V_{IN}$ = GND<br>For all other inputs, $V_{IN}$ = $V_{CC}$ or GND | 5 | | | -1 | μA | | I <sub>CCH</sub> | Quiescent supply current, output high | For all inputs, V <sub>IN</sub> = V <sub>CC</sub> or GND I <sub>OUT</sub> = 0 A | 5.5 | | | 40 | μΑ | | I <sub>CCL</sub> | Quiescent supply current, output low | For all inputs, V <sub>IN</sub> = V <sub>CC</sub> or GND I <sub>OUT</sub> = 0 A | 5.5 | | | 40 | μA | | C <sub>IN</sub> (3) | Input capacitance | Ta = +25 °C | 5 | | | 10 | pF | | C <sub>PD</sub> (4) | Power dissipation capacitance | Ta = +25 °C, F = 1 MHz | 5 | | | 88 | pF | | | | $C_L = 2 \text{ pF}, R_L = 500 \text{ ohm (see Figure 2)}$ | 3 | | 3.3 | | | | $T_r$ , $T_f$ | Output rise time and fall | - , - , - , - , - , - , - , - , - , - | | | 2.7 | | 200 | | '17- '1 | time | $C_L$ = 50 pF, $R_L$ = 500 ohm (see Figure 2) | 3 | | 4.6 | | ns | | | | | 4.5 | | 3.3 | | | | T <sub>PHL</sub> <sup>(5)</sup> | Propagation delay time | $C_1 = 50 \text{ pF}, R_1 = 500 \text{ ohm (see Figure 2)}$ | 3 | 1 | | 11.5 | | | PHL | An to Yn, high to low | of oo privile ood onlin (ood right 2) | 4.5 | 1 | | 8.5 | ns | | T <sub>PLH</sub> <sup>(5)</sup> | Propagation delay time | C <sub>1</sub> = 50 pF, R <sub>1</sub> = 500 ohm (see Figure 2) | 3 | 1 | | 12.5 | 110 | | PLH | An to Yn, low to high | CL - 50 pr, RL - 500 01111 (see Figure 2) | | 1 | | 9 | | - 1. The $V_{OH}$ and $V_{OL}$ tests shall be tested at $V_{CC}$ = 3.0 V and 4.5 V. The $V_{OH}$ and $V_{OL}$ tests are guaranteed, if not tested, for other values of $V_{CC}$ . Limits shown apply to operation at $V_{CC}$ = 3.3 V, ±0.3 V and $V_{CC}$ = 5.0 V ±0.5 V. Tests with input current at +50 mA and -50 mA are performed on only one input at a time with duration not to exceed 10 ms. Transmission driving tests may be performed using $V_{IN} = V_{CC}$ or GND. When $V_{IN} = V_{CC}$ or GND is used, the test is guaranteed for $V_{IN} = V_{IH}$ minimum and $V_{IL}$ maximum. - 2. The $V_{IH}$ and $V_{IL}$ tests are not required if applied as forcing functions for $V_{OH}$ and $V_{OL}$ tests. - 3. C<sub>IN</sub> and C<sub>PD</sub> shall be measured only for initial qualification and after process or design changes which may affect capacitance. C<sub>IN</sub> shall be measured between the designated terminal and GND at a frequency of 1 MHz. C<sub>PD</sub> shall be tested in accordance with the latest revision of JEDEC Standard JESD20 and table IA herein. For C<sub>IN</sub> and C<sub>PD</sub>, test all applicable pins on five devices with zero failures. - 4. Power dissipation capacitance (C<sub>PD</sub>) determines both the power consumption (P<sub>D</sub>) and dynamic current consumption (IS). Where: P<sub>D</sub> = (C<sub>PD</sub> + C<sub>L</sub>) (V<sub>CC</sub> x V<sub>CC</sub>) f + (I<sub>CC</sub> x V<sub>CC</sub>) and IS = (C<sub>PD</sub> + C<sub>L</sub>) V<sub>CC</sub> x f + I<sub>CC</sub>, and f is the frequency of the input signal and C<sub>L</sub> is the external output load capacitance. - 5. For propagation delay tests, all paths are tested. The AC limits at $V_{CC} = 5.5$ V are equal to the limits at $V_{CC} = 4.5$ V and guaranteed by testing at $V_{CC} = 4.5$ V. The AC limits at $V_{CC} = 3.6$ V are equal to the limits at $V_{CC} = 3.0$ V and guaranteed by testing at $V_{CC} = 3.0$ V. Minimum AC limits for $V_{CC} = 5.5$ V and $V_{CC} = 3.6$ V are 1.0 ns and guaranteed by guard banding the $V_{CC} = 4.5$ V and $V_{CC} = 3.0$ V minimum limits, respectively, to 1.5 ns. For propagation delay tests, all paths must be tested. DS13855 - Rev 2 page 5/17 ## 4 Waveform and test circuit Figure 2. Waveform Figure 3. Test circuit Note: - $V_{TEST}$ = open for $t_{PLH}$ and $t_{PHL}$ . - $C_L = 50 pF$ or equivalent (includes probe and jig capacitance). - $R_L = 500$ -ohm or equivalent. - Input signal from pulse generator: $V_{IN}$ = 0.0 V to $V_{CC}$ ; $P_{RR}$ < 1 MHz; ZO = 50-ohm; tr < 3.0 ns; tf < 3.0 ns; tr and tf shall be measured from 10% of $V_{CC}$ to 90% of $V_{CC}$ and from 90% of $V_{CC}$ to 10% of $V_{CC}$ , respectively; duty cycle = 50 percent. - Timing parameters shall be tested at a minimum input frequency of 1 MHz. - The outputs are measured one at a time with one transition per measurement. DS13855 - Rev 2 page 6/17 ### 5 Radiations #### Total ionizing dose (TID): For the qualification, the product is characterized in TID as per MIL-STD-883 TM 1019 up to 50 krad (Si) on 5 biased parts at high dose rate, such a rate being the worst condition for a pure CMOS technology. All parameters provided in Table 1 apply to both pre- and post-irradiation. Each new production lot is tested at high dose rate as per MIL-STD-883 TM 1019 on 5 parts. #### Heavy-ions: Single Event Latchup (SEL) is characterized at 125 °C at a LET of 62.5 MeV.cm2/mg. The test shows the product is immune to heavy ions at this LET. Heavy-ion trials are performed on qualification lots only. The results in radiation are summarized in Table 5 as follows. Table 5. Radiations | Type | Conditions | Results | |---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------| | TID (1) | <ul> <li>High-dose rate (40 krad (Si) / h)</li> <li>Temperature: 25 °C</li> <li>Performed on 5 biased parts</li> </ul> | WithinTable 1 up to 50 krad(Si) | | SEL (2) | <ul> <li>LET: 62.5 MeV.cm2/mg (Xenon ions)</li> <li>Temperature: 125 °C</li> <li>Fluence: 1 x 10<sup>7</sup> ions/cm<sup>2</sup> (10 Million of particles per cm<sup>2</sup>)</li> <li>Normal incidence</li> </ul> | Immune to SEL up to 62.5 MeV.cm <sup>2</sup> /mg (extracted from the LEOAC00, by similarity of architecture) | <sup>1.</sup> A total ionizing dose (TID) of 50 krad(Si) is equivalent to 500 Gy(Si), (1 gray = 100 rad). 2. SEL: single event latch-up DS13855 - Rev 2 page 7/17 # 6 Outgassing | Specification (tested per ASTM E 595) | | Unit | |----------------------------------------------------|------|------| | Recovered mass loss (RML) (1) | 0.06 | % | | Collected volatile condensable material (CVCM) (2) | 0.00 | % | - 1. RML < 1% - 2. CVCM < 0.1% DS13855 - Rev 2 page 8/17 ## 7 Package information In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark. ### 7.1 TSSOP-20 package information Figure 4. TSSOP-20 package outline Table 6. TSSOP-20 package mechanical data | Symbol | | Milimeters | | | s <sup>(1)</sup> | | |--------|------|------------|------|-------|------------------|-------| | Symbol | Min. | Тур. | Max. | Min. | Тур. | Max. | | Α | | | 1.2 | | | 0.047 | | A1 | 0.05 | | 0.15 | 0.002 | 0.004 | 0.006 | | A2 | 0.8 | 1 | 1.05 | 0.031 | 0.039 | 0.041 | | b | 0.19 | | 0.30 | 0.007 | | | | С | 0.09 | | 0.20 | 0.004 | | | | D | 6.4 | 6.5 | 6.6 | 0.252 | 0.256 | 0.260 | | E | 6.2 | 6.4 | 6.6 | 0.244 | 0.252 | 0.260 | | E1 | 4.3 | 4.4 | 4.48 | 0.169 | 0.173 | 0.176 | | е | | 0.65 BSC | | | 0.0256 BSC | | | K | 0° | | 8° | 0° | | 8° | | L | 0.45 | 0.60 | 0.75 | 0.018 | 0.024 | 0.030 | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Note: TSSOP: Thin-Shrink Small Outline Package, using golden bonding and Nickel/Palladium/Golden-lead-finishing. DS13855 - Rev 2 page 9/17 #### **TSSOP-20 packing information** 7.2 Figure 5. TSSOP-20 Carrier tape (dimensions in mm) outline C(d)=Ø10.0±0.2 C(e)=Ø44.00(R/eft.) E=12.0±0.5 A=Ø13±0.2 F=20(max.)(Ref. B=2±0.5 0 0 0 C(a)=Ø21±0.8 W3 (Includes flange distortion at outer edge) C(b)158(Ref.) T(b)=1.20±0.15 C(c)=70(Ret// W2 ž --0-00.09@=D T(a)=1.00±0.15 0-00.081&=a H3=3.00±0.2 (Date code area) G= HZ=5.00±0.2 EIAJ-RRMXXB nim8t=8L C(f)=3±0.5 H1=4.00±0.2 page 10/17 Figure 6. TSSOP-20 tape (dimensions in mm) outline DS13855 - Rev 2 page 11/17 # 8 Ordering information **Table 7. Ordering information** | Order code | Quality level | Package | Lead-finish | Marking | Packing | |-------------|--------------------|----------|-------------|----------|---------------| | LEOAC08PT-D | Development sample | TSSOP-20 | NiPdAu | DLEOAC08 | Tape and reel | | LEOAC08PT | Flight model | TSSOP-20 | NiPdAu | LEOAC08 | Tape and reel | Table 8. Order code | LEO | AC08 | Р | Т | |-------------------|------|------------------|---------------| | LEO qualification | Name | TSSOP-20 package | Tape and reel | Figure 7. TSSOP-20 marking - a: pin-1 reference - A: Second Level of interconnexion (type of lead-finishing) - B: ST logo - C: Assy plant - D: Lot code - E: Marking area - F: Country of origin - G: Assy year - H: Assy week DS13855 - Rev 2 page 12/17 ## **Revision history** Table 9. Document revision history | Date | Version | Changes | |-------------|---------|----------------------------------------------------| | 10-Jan-2022 | 1 | First release. | | 01-Feb-2022 | 2 | Removed footnote in Table 7. Ordering information. | DS13855 - Rev 2 page 13/17 ## **Contents** | 1 | Fun | nctional description | 2 | |----|--------|----------------------------------------|----| | 2 | Max | ximum ratings and operating conditions | 3 | | 3 | Elec | ctrical characteristics | 4 | | 4 | Wav | veform and test circuit | 6 | | 5 | Rad | diations | 7 | | 6 | Out | gassing | 8 | | 7 | Pac | kage information | 9 | | | 7.1 | TSSOP-20 package information | | | | | TSSOP-20 packing information | | | 8 | Ord | lering information | 12 | | Re | vision | history | | ## **List of tables** | Table 1. | Truth table | 2 | |----------|----------------------------------|----| | Table 2. | Absolute maximum ratings | 3 | | Table 3. | Operating conditions | 3 | | | Electrical characteristics | | | Table 5. | Radiations | 7 | | Table 6. | TSSOP-20 package mechanical data | 9 | | Table 7. | Ordering information | 12 | | | Order code | | | Table 9. | Document revision history | 13 | # **List of figures** | Figure 1. | Pin connections (top view) | 2 | |-----------|--------------------------------------------------|----| | Figure 2. | Waveform | 6 | | Figure 3. | Test circuit | 6 | | Figure 4. | TSSOP-20 package outline | 9 | | Figure 5. | TSSOP-20 Carrier tape (dimensions in mm) outline | 10 | | Figure 6. | TSSOP-20 tape (dimensions in mm) outline | 11 | | Figure 7. | TSSOP-20 marking | 12 | #### **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to www.st.com/trademarks. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2022 STMicroelectronics - All rights reserved DS13855 - Rev 2 page 17/17