# SHARP

|                                        | Date Jan.                                                                                                                    | 15.2003 |
|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------|---------|
|                                        |                                                                                                                              |         |
|                                        |                                                                                                                              |         |
|                                        |                                                                                                                              |         |
|                                        |                                                                                                                              |         |
| Preliminary Dat                        | TASHEET                                                                                                                      |         |
|                                        | DATASHEET                                                                                                                    |         |
|                                        | 32M (x16) Flash Memory                                                                                                       |         |
| MODEL NO :                             | LH28F320BFB-PTTL60                                                                                                           |         |
|                                        |                                                                                                                              |         |
|                                        |                                                                                                                              |         |
|                                        |                                                                                                                              |         |
|                                        |                                                                                                                              |         |
|                                        |                                                                                                                              |         |
|                                        |                                                                                                                              |         |
|                                        |                                                                                                                              |         |
|                                        |                                                                                                                              |         |
|                                        |                                                                                                                              |         |
|                                        |                                                                                                                              |         |
|                                        |                                                                                                                              |         |
|                                        |                                                                                                                              |         |
|                                        |                                                                                                                              |         |
|                                        |                                                                                                                              |         |
|                                        |                                                                                                                              |         |
| $\bigcirc$ This device datasheet is su | bject to change without notice.                                                                                              |         |
| ○ Copyright Sharp Co., Ltd. All        | rights reserved. No reproduction or republication without written permission.<br>ales office to obtain the latest datasheet. |         |
| Contact your locar onarp s             | ares office to obtain the faces datasheet.                                                                                   |         |

- Handle this document carefully for it contains material protected by international copyright law. Any reproduction, full or in part, of this material is prohibited without the express written permission of the company.
- When using the products covered herein, please observe the conditions written herein and the precautions outlined in the following paragraphs. In no event shall the company be liable for any damages resulting from failure to strictly adhere to these conditions and precautions.
  - The products covered herein are designed and manufactured for the following application areas. When using the products covered herein for the equipment listed in Paragraph (2), even for the following application areas, be sure to observe the precautions given in Paragraph (2). Never use the products for the equipment listed in Paragraph (3).
    - Office electronics
    - Instrumentation and measuring equipment
    - Machine tools
    - Audiovisual equipment
    - Home appliance
    - Communication equipment other than for trunk lines
  - (2) Those contemplating using the products covered herein for the following equipment which demands high reliability, should first contact a sales representative of the company and then accept responsibility for incorporating into the design fail-safe operation, redundancy, and other appropriate measures for ensuring reliability and safety of the equipment and the overall system.
    - Control and safety devices for airplanes, trains, automobiles, and other transportation equipment
    - Mainframe computers
    - Traffic control systems
    - Gas leak detectors and automatic cutoff devices
    - Rescue and security equipment
    - Other safety devices and safety equipment, etc.
  - (3) Do not use the products covered herein for the following equipment which demands extremely high performance in terms of functionality, reliability, or accuracy.
    - Aerospace equipment
    - Communications equipment for trunk lines
    - Control equipment for the nuclear power industry
    - Medical equipment related to life support, etc.
  - (4) Please direct all queries and comments regarding the interpretation of the above three Paragraphs to a sales representative of the company.
- Please direct all queries regarding the products covered herein to a sales representative of the company.

# CONTENTS

#### PAGE

| 0.8mm pitch 48-Ball CSP Pinout 3                                                    |
|-------------------------------------------------------------------------------------|
| Pin Descriptions 4                                                                  |
| Simultaneous Operation Modes<br>Allowed with Four Planes 5                          |
| Memory Map 6                                                                        |
| Identifier Codes and OTP Address<br>for Read Operation 7                            |
| Identifier Codes and OTP Address for<br>Read Operation on Partition Configuration 7 |
| OTP Block Address Map for OTP Program 8                                             |
| Bus Operation                                                                       |
| Command Definitions 10                                                              |
| Functions of Block Lock and Block Lock-Down 12                                      |
| Block Locking State Transitions upon<br>Command Write 12                            |
| Block Locking State Transitions upon<br>WP# Transition                              |
| Status Register Definition 14                                                       |

| Extended Status Register Definition                  |
|------------------------------------------------------|
| -                                                    |
| Partition Configuration Register Definition 16       |
| Partition Configuration 16                           |
| 1 Electrical Specifications 17                       |
| 1.1 Absolute Maximum Ratings 17                      |
| 1.2 Operating Conditions 17                          |
| 1.2.1 Capacitance 18                                 |
| 1.2.2 AC Input/Output Test Conditions 18             |
| 1.2.3 DC Characteristics 19                          |
| 1.2.4 AC Characteristics<br>- Read-Only Operations   |
|                                                      |
| 1.2.5 AC Characteristics<br>- Write Operations       |
| 1.2.6 Reset Operations 27                            |
| 1.2.7 Block Erase, Full Chip Erase,                  |
| (Page Buffer) Program and<br>OTP Program Performance |
| 2 Related Document Information 29                    |

Rev. 2.44

PAGE

# LH28F320BFB-PTTL60 32Mbit (2Mbit×16) Page Mode Dual Work Flash MEMORY

■ 32M density with 16Bit I/O Interface

- High Performance Reads
   60/25ns 8-Word Page Mode
- Configurative 4-Plane Dual Work
  - Flexible Partitioning
  - Read operations during Block Erase or (Page Buffer) Program
  - Status Register for Each Partition

#### Low Power Operation

- 2.7V Read and Write Operations
- +  $\mathrm{V}_{\mathrm{CCQ}}$  for Input/Output Power Supply Isolation
- Automatic Power Savings Mode Reduces I<sub>CCR</sub> in Static Mode
- Enhanced Code + Data Storage
   5µs Typical Erase/Program Suspends
- OTP (One Time Program) Block
  - 4-Word Factory-Programmed Area
  - 4-Word User-Programmable Area
- High Performance Program with Page Buffer
  - 16-Word Page Buffer
  - + 5µs/Word (Typ.) at 12V  $V_{\ensuremath{PP}}$
- Operating Temperature 0°C to +70°C
- CMOS Process (P-type silicon substrate)

- Flexible Blocking Architecture
  - Eight 4K-word Parameter Blocks
  - Sixty-three 32K-word Main Blocks
  - Top Parameter Location
- Enhanced Data Protection Features
  - Individual Block Lock and Block Lock-Down with Zero-Latency
  - All blocks are locked at power-up or device reset.
  - Absolute Protection with  $V_{PP} \leq V_{PPLK}$
  - Block Erase, Full Chip Erase, (Page Buffer) Word Program Lockout during Power Transitions
- Automated Erase/Program Algorithms
  - 3.0V Low-Power 11µs/Word (Typ.) Programming
  - 12V No Glue Logic 9µs/Word (Typ.) Production Programming and 0.5s Erase (Typ.)
- Cross-Compatible Command Support
  - Basic Command Set
  - Common Flash Interface (CFI)
- Extended Cycling Capability
  - Minimum 100,000 Block Erase Cycles
- 0.8mm pitch 48-Ball CSP
- ETOX<sup>TM\*</sup> Flash Technology
- Not designed or rated as radiation hardened

The product, which is 4-Plane Page Mode Dual Work (Simultaneous Read while Erase/Program) Flash memory, is a low power, high density, low cost, nonvolatile read/write storage solution for a wide range of applications. The product can operate at  $V_{CC}$ =2.7V-3.6V and  $V_{PP}$ =1.65V-3.6V or 11.7V-12.3V. Its low voltage operation capability greatly extends battery life for portable applications.

The product provides high performance asynchronous page mode. It allows code execution directly from Flash, thus eliminating time consuming wait states. Furthermore, its newly configurative partitioning architecture allows flexible dual work operation.

The memory array block architecture utilizes Enhanced Data Protection features, and provides separate Parameter and Main Blocks that provide maximum flexibility for safe nonvolatile code and data storage.

Fast program capability is provided through the use of high speed Page Buffer Program.

Special OTP (One Time Program) block provides an area to store permanent code such as a unique number.

\* ETOX is a trademark of Intel Corporation.



Table 1. Pin Descriptions

| A <sub>0</sub> -A <sub>20</sub> INPUT         ADDRESS INPUTS: Inputs for addresses. 32M: A <sub>0</sub> -A <sub>20</sub> DQ <sub>0</sub> -DQ <sub>15</sub> INPUT/<br>OUTPUT         DATA INPUTS/OUTPUTS: Inputs data and commands during CUI (Command U<br>Interface) write cycles, outputs data during memory array, status register, query co-<br>during an erase or program cycle.           CE#         INPUT         CHIP ENABLE: Activates the device's control logic, input buffers, decoders and set<br>amplifices. CE#-bight (V <sub>IH</sub> ) deselects the device and reduces power consumption<br>standby levels.           RST#         INPUT         RESET: When low (V <sub>IL</sub> ), RST# resets internal automation and inhibits write operation<br>standby levels.           RST#         INPUT         OUTPUT ENABLE: Cativates the device's outputs during a read cycle.           WE#         INPUT         OUTPUT ENABLE: Cates the device's outputs during a read cycle.           WE#         INPUT         OUTPUT ENABLE: Cates the device's outputs during a read cycle.           WE#         INPUT         WITE ENABLE: Controls writes to the CUI and array blocks. Addresses and data i<br>latched on the rising edge of CE# or WE# (whichever goes high first).           WP#         INPUT         WRITE PROTECT: When WP# is V <sub>IL</sub> , locked-down blocks cannot be unlocked. Er<br>or program operation can be executed to the blocks which are not locked and not lock<br>down. When WP# is V <sub>IH</sub> , lock-down is disabled.           RY/BY#         OPEN DRAIN<br>OUTPUT         READY/BUSY#: findicates the status of the internal WSM (Write State Machine). WF<br>low, WSM is performing an internal operation (block erase, ful                                                                                                                                                                                                                                                                                                                                    | C11                               | <b>T</b> - ··· · | Norma and Exaction                                                                                                                                                                                                                                                                                                                                                                                                                     |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V         Data INPUTS/OUTPUTS: Inputs data and commands during CUI (Command U<br>Interface) write cycles, outputs data during memory array, status register, query co<br>impedance (High Z) when the chip or outputs are deselected. Data is internally lated<br>during an erase or program cycle.           CE#         INPUT         CHIP ENABLE: Activates the device's control logic, input buffers, decoders and set<br>amplifiers. CE#-high (V <sub>III</sub> ) deselects the device and reduces power consumption<br>standby levels.           RST#         INPUT         CHIP ENABLE: Activates the device's control logic, input buffers, decoders and set<br>amplifiers. CE#-high (V <sub>III</sub> ) deselects the device and reduces power consumption<br>standby levels.           RST#         INPUT         RESET: When low (V <sub>IL</sub> ), RST# resets internal automation and inhibits write operatio<br>which provides data protection. RST#-high (V <sub>III</sub> ) enables normal operation. Af<br>power-up or reset mode, the device 's outputs during a read cycle.           WE#         INPUT         WRITE ENABLE: Controls writes to the CUI and array blocks. Addresses and data i<br>latched on the rising edge of CE# or WE# (whichever goes high first).           WP#         OPEN DRAIN<br>OUTPUT         READY/BUSY#: Indicates the status of the internal WSM (Write State Machine). WF<br>low, WSM is performing an internal operation (block erase, full chip erase, (page buff<br>program or OTP program). RX/BY#-High Z indicates that the WSM is ready for n<br>commands, block erase is suspended and (page buffer) program is inactive, (page buff<br>program or Supply E)           Vpp         INPUT         MONITORING POWER SUPPLY VOLTAGE: Vpp is not used for power supply p<br>With VpsSVprpLx block erases, full chip erase, (page buffer) program or OTP pr                                                                                                                                                                                                             | Symbol                            | Туре             | Name and Function                                                                                                                                                                                                                                                                                                                                                                                                                      |
| DQ0-DQ15         INPUT/<br>OUTPUT         Interface) write cycles, outputs data during memory array, status register, query co<br>identifier code and partition configuration register code reads. Data pins float to hij<br>impedance (High Z) when the chip or outputs are deselected. Data is internally lated<br>during an erase or program cycle.           CE#         INPUT         CHIP ENABLE: Activates the device's control logic, input buffers, decoders and set<br>amplifiers. CE#-high (V <sub>ILI</sub> ) deselects the device and reduces power consumption<br>standby levels.           RST#         NPUT         RESET: When low (V <sub>IL</sub> ), RST# resets internal automation and inhibits write operation<br>which provides data protection. RST#-high (V <sub>IHI</sub> ) enables normal operation. Af<br>power-up or reset mode, the device 's outputs during a read cycle.           WE#         INPUT         OUTPUT ENABLE: Controls writes to the CUI and array blocks. Addresses and data<br>latched on the rising edge of CE# or WE# (whichever goes high first).           WP#         INPUT         WRITE ENABLE: Controls writes to the CUI and array blocks. Addresses and data '<br>latched on the rising edge of CE# or WE# (whichever goes high first).           WP#         INPUT         WRITE PROTECT: When WP# is V <sub>IL</sub> , lock-down blocks cannot be unlocked. Fir<br>or program operation can be executed to the blocks which are not locked and not lock<br>down. When WP# is V <sub>IL</sub> , lock-down is disabled.           RY/BY#         OPEN DRAIN<br>OUTPUT         READY/BUSY#: Indicates the status of the internal WSM (Write State Machine). WF<br>low, WSM is performing an internal operation (block erase, full chip erase, (page buff<br>program is suspended.) or the device is in reset mode.           V                                                                                                                                                                                                                                        | A <sub>0</sub> -A <sub>20</sub>   | INPUT            | ADDRESS INPUTS: Inputs for addresses. 32M: A <sub>0</sub> -A <sub>20</sub>                                                                                                                                                                                                                                                                                                                                                             |
| CE#INPUTamplifiers. CE#-high (V <sub>IH</sub> ) deselects the device and reduces power consumption<br>standby levels.RST#INPUTRESET: When low (V <sub>IL</sub> ), RST# resets internal automation and inhibits write operatio<br>which provides data protection. RST#-high (V <sub>IH</sub> ) enables normal operation. Af<br>power-up or reset mode, the device is automatically set to read array mode. RST# m<br>be low during power-up/down.OE#INPUTOUTPUT ENABLE: Gates the device is outputs during a read cycle.WE#INPUTWRITE ENABLE: Controls writes to the CUI and array blocks. Addresses and data i<br>latched on the rising edge of CE# or WE# (whichever goes high first).WP#INPUTWRITE PROTECT: When WP# is V <sub>IL</sub> , locked-down blocks cannot be unlocked. Err<br>or program operation can be executed to the blocks which are not locked and not lock<br>down. When WP# is V <sub>IH</sub> , lock-down is disabled.RY/BY#OPEN DRAIN<br>OUTPUTREADY/BUSY#: Indicates the status of the internal WSM (Write State Machine). WH<br>low, WSM is performing an internal operation (block crase, full chip erase, (page buff<br>program or OTP program). RY/BY#-High Z indicates that the WSM is ready for n<br>commands, block erase is suspended and (page buffer) program or OTP program<br>cannot be executed and should not be attempted.VppINPUTWith Vps <vppik, (page="" block="" buffer)="" chip="" erase="" erase,="" full="" or="" otp="" program="" program<br=""></vppik,> cannot be executed and should not be attempted.VppSUPPLYSUPPLYDEVICE POWER SUPPLY (2.7V-3.6V): With V <sub>CC</sub> VcccSUPPLYEVICE POWER SUPPLY (2.7V-3.6V): With V <sub>CC</sub> VccqSUPPLYINPUT/OUTPUT POWER SUPPLY (2.7V-3.6V): Power supply for all input/outp<br>pins.                                                                                                                                                                                                                                                                                                                                         | DQ <sub>0</sub> -DQ <sub>15</sub> |                  | DATA INPUTS/OUTPUTS: Inputs data and commands during CUI (Command Use:<br>Interface) write cycles, outputs data during memory array, status register, query code<br>identifier code and partition configuration register code reads. Data pins float to high-<br>impedance (High Z) when the chip or outputs are deselected. Data is internally latched<br>during an erase or program cycle.                                           |
| RST#INPUTwhich provides data protection. RST#-high (V <sub>IH</sub> ) enables normal operation. Af<br>power-up or reset mode, the device is automatically set to read array mode. RST# m<br>be low during power-up/down.OE#INPUTOUTPUT ENABLE: Cates the device's outputs during a read cycle.WE#INPUTWRITE ENABLE: Controls writes to the CUI and array blocks. Addresses and data i<br>latched on the rising edge of CE# or WE# (whichever goes high first).WP#INPUTWRITE PROTECT: When WP# is V <sub>IL</sub> , locked-down blocks cannot be unlocked. Err<br>or program operation can be executed to the blocks which are not locked and not lock<br>down. When WP# is V <sub>IH</sub> , lock-down is disabled.RY/BY#OPEN DRAIN<br>OUTPUTREADY/BUSY#: Indicates the status of the internal WSM (Write State Machine). WH<br>low, WSM is performing an internal operation (block erase, full chip erase, (page buff<br>program or OTP program). RY/BY#High Z indicates that the WSM is ready for n<br>commands, block erase is suspended and (page buffer) program is inactive, (page buff<br>program is suspended, or the device is in reset mode.WppINPUTMONITORING POWER SUPPLY VOLTAGE: V <sub>PP</sub> is not used for power supply p<br>With V <sub>PP</sub> SV <sub>PPLK</sub> , block erase, full chip erase, (page buffer) program or OTP program or<br>only be done for a maximum of 1,000 cycles on each block. V <sub>PP</sub> may be connected<br>12V±0.3V for a total of 80 hours maximum. Use of this pin at 12V beyond these lim<br>may reduce block cycling capability or cause permanent damage.V<br>CCQSUPPLYEVICE POWER SUPPLY (2.7V-3.6V): With V <sub>CC</sub> SV <sub>LKO</sub> , all write attempts to the<br>fash memory are inhibited. Device operation at invalid V <sub>CC</sub> voltage (see I<br>fash memory are inhibited. Device operation at invalid V <sub>CC</sub> voltage (see I<br>fash memory are inhibited. Device operation                                                                                                                                                         | CE#                               | INPUT            | CHIP ENABLE: Activates the device's control logic, input buffers, decoders and sense amplifiers. CE#-high ( $V_{IH}$ ) deselects the device and reduces power consumption to standby levels.                                                                                                                                                                                                                                           |
| WE#INPUTWRITE ENABLE: Controls writes to the CUI and array blocks. Addresses and data is latched on the rising edge of CE# or WE# (whichever goes high first).WP#INPUTWRITE PROTECT: When WP# is $V_{IL}$ , locked-down blocks cannot be unlocked. Error or program operation can be executed to the blocks which are not locked and not locked down. When WP# is $V_{IH}$ , lock-down is disabled.RY/BY#OPEN DRAIN OUTPUTREADY/BUSY#: Indicates the status of the internal WSM (Write State Machine). Wh low, WSM is performing an internal operation (block crase, full chip erase, (page buff program or OTP program). RY/BY#-High Z indicates that the WSM is ready for n commands, block erase is suspended and (page buffer) program is inactive, (page buff program is suspended, or the device is in reset mode.WppINPUTMONITORING POWER SUPPLY VOLTAGE: $V_{PP}$ is not used for power supply p With $V_{Pp} \leq V_{PPLK}$ , block erase, full chip erase, (page buffer) program or OTP program cannot be executed and should not be attempted.Applying $12V\pm0.3V$ to $V_{Pp}$ provides fast erasing or fast programming mode. In the mode, $V_{PP}$ is power supply pin. Applying $12V\pm0.3V$ to $V_{PP}$ may be connected $12V\pm0.3V$ for a total of 80 hours maximum. Use of this pin at 12V beyond these limes are readice block cycling capability or cause permanent damage. $V_{CCQ}$ SUPPLYDEVICE POWER SUPPLY (2.7V-3.6V): With $V_{CC} \leq V_{LKO}$ , all write attempts to the flash memory are inhibited. Device operations at invalid $V_{CC}$ voltage (see Incharacteristics) produce spurious results and should not be attempted. $V_{CCQ}$ SUPPLYINPUT/OUTPUT POWER SUPPLY (2.7V-3.6V): Power supply for all input/out pins.                                                                                                                                                                                                                                                                                                                                                                   | RST#                              | INPUT            | RESET: When low ( $V_{IL}$ ), RST# resets internal automation and inhibits write operation which provides data protection. RST#-high ( $V_{IH}$ ) enables normal operation. Afte power-up or reset mode, the device is automatically set to read array mode. RST# must be low during power-up/down.                                                                                                                                    |
| WE#INPU1latched on the rising edge of CE# or WE# (whichever goes high first).WP#INPUTWRITE PROTECT: When WP# is V <sub>IL</sub> , locked-down blocks cannot be unlocked. Err<br>or program operation can be executed to the blocks which are not locked and not locked<br>down. When WP# is V <sub>IH</sub> , lock-down is disabled.RY/BY#OPEN DRAIN<br>OUTPUTREADY/BUSY#: Indicates the status of the internal WSM (Write State Machine). Wr<br>low, WSM is performing an internal operation (block erase, full chip erase, (page buff<br>program or OTP program). RY/BY#-High Z indicates that the WSM is ready for n<br>commands, block erase is suspended and (page buffer) program is inactive, (page buff<br>program is suspended, or the device is in reset mode.VPPINPUTMONITORING POWER SUPPLY VOLTAGE: Vpp is not used for power supply p<br>With VppSVpPLK, block erase, full chip erase, (page buffer) program or OTP program<br>cannot be executed and should not be attempted.<br>Applying 12V±0.3V to Vpp provides fast erasing or fast programming mode. In t<br>mode, Vpp is power supply pin. Applying 12V±0.3V to Vpp may be connected<br>12V±0.3V for a total of 80 hours maximum. Use of this pin at 12V beyond these lim<br>may reduce block cycling capability or cause permanent damage.VCCQSUPPLYINPUT/OUTPUT POWER SUPPLY (2.7V-3.6V): With V <sub>CC</sub> VLKO, all write attempts to<br>flash memory are inhibited. Device operations at invalid V <sub>CC</sub> voltage (see II<br>characteristics) produce spurious results and should not be attempted.VccQSUPPLYINPUT/OUTPUT POWER SUPPLY (2.7V-3.6V): Power supply for all input/out<br>pins.                                                                                                                                                                                                                                                                                                                                                                                                                                                | OE#                               | INPUT            | OUTPUT ENABLE: Gates the device's outputs during a read cycle.                                                                                                                                                                                                                                                                                                                                                                         |
| WP#INPUTor program operation can be executed to the blocks which are not locked and not locked<br>down. When WP# is V <sub>IH</sub> , lock-down is disabled.RY/BY#OPEN DRAIN<br>OUTPUTREADY/BUSY#: Indicates the status of the internal WSM (Write State Machine). Wr<br>low, WSM is performing an internal operation (block erase, full chip erase, (page buff<br>program or OTP program). RY/BY#-High Z indicates that the WSM is ready for n<br>commands, block erase is suspended and (page buffer) program is inactive, (page buff<br>program is suspended, or the device is in reset mode.VPPMONITORING POWER SUPPLY VOLTAGE: Vpp is not used for power supply p<br>With Vpp <vplk, (page="" block="" buffer)="" chip="" erase,="" full="" or="" otp="" program="" program<br=""></vplk,> cannot be executed and should not be attempted.<br>Applying 12V±0.3V to Vpp provides fast erasing or fast programming mode. In t<br>mode, Vpp is power supply pin. Applying 12V±0.3V to Vpp during erase/program or<br>only be done for a maximum of 1,000 cycles on each block. Vpp may be connected<br>12V±0.3V for a total of 80 hours maximum. Use of this pin at 12V beyond these limit<br>may reduce block cycling capability or cause permanent damage.VCCSUPPLYDEVICE POWER SUPPLY (2.7V-3.6V): With V <sub>CC</sub> <vlko, all="" attempts="" the<br="" to="" write=""></vlko,> Characteristics) produce spurious results and should not be attempted.VCCQSUPPLYINPUT/OUTPUT POWER SUPPLY (2.7V-3.6V): Power supply for all input/outp<br>ins.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | WE#                               | INPUT            | WRITE ENABLE: Controls writes to the CUI and array blocks. Addresses and data are latched on the rising edge of CE# or WE# (whichever goes high first).                                                                                                                                                                                                                                                                                |
| RY/BY#OPEN DRAIN<br>OUTPUTlow, WSM is performing an internal operation (block erase, full chip erase, (page buff<br>program or OTP program). RY/BY#-High Z indicates that the WSM is ready for no<br>commands, block erase is suspended and (page buffer) program is inactive, (page buff<br>program is inactive, (page buff<br>program is inactive, (page buff<br>program is not used for power supply p<br>With $V_{PP} \leq V_{PPLK}$ , block erase, full chip erase, (page buffer) program or OTP program<br>cannot be executed and should not be attempted.<br>Applying 12V±0.3V to $V_{PP}$ provides fast erasing or fast programming mode. In t<br>mode, $V_{PP}$ is power supply pin. Applying 12V±0.3V to $V_{PP}$ during erase/program or<br>only be done for a maximum of 1,000 cycles on each block. $V_{PP}$ may be connected<br>12V±0.3V for a total of 80 hours maximum. Use of this pin at 12V beyond these liminary reduce block cycling capability or cause permanent damage. $V_{CC}$ SUPPLYDEVICE POWER SUPPLY (2.7V-3.6V): With $V_{CC} \leq V_{LKO}$ , all write attempts to the flash memory are inhibited. Device operations at invalid $V_{CC}$ voltage (see The Characteristics) produce spurious results and should not be attempted. $V_{CCQ}$ SUPPLYINPUT/OUTPUT POWER SUPPLY (2.7V-3.6V): Power supply for all input/outprints.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | WP#                               | INPUT            | WRITE PROTECT: When WP# is $V_{IL}$ , locked-down blocks cannot be unlocked. Eras or program operation can be executed to the blocks which are not locked and not locked down. When WP# is $V_{IH}$ , lock-down is disabled.                                                                                                                                                                                                           |
| $V_{PP} = V_{PPLY} = V_{PPLK}, block erase, full chip erase, (page buffer) program or OTP progr$ | RY/BY#                            |                  | READY/BUSY#: Indicates the status of the internal WSM (Write State Machine). Whe<br>low, WSM is performing an internal operation (block erase, full chip erase, (page buffer<br>program or OTP program). RY/BY#-High Z indicates that the WSM is ready for new<br>commands, block erase is suspended and (page buffer) program is inactive, (page buffer<br>program is suspended, or the device is in reset mode.                      |
| V <sub>CC</sub> SUPPLY       flash memory are inhibited. Device operations at invalid V <sub>CC</sub> voltage (see I Characteristics) produce spurious results and should not be attempted.         V <sub>CCQ</sub> SUPPLY       INPUT/OUTPUT POWER SUPPLY (2.7V-3.6V): Power supply for all input/outpins.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | V <sub>PP</sub>                   | INPUT            | Applying $12V\pm0.3V$ to $V_{PP}$ provides fast erasing or fast programming mode. In this mode, $V_{PP}$ is power supply pin. Applying $12V\pm0.3V$ to $V_{PP}$ during erase/program can only be done for a maximum of 1,000 cycles on each block. $V_{PP}$ may be connected to $12V\pm0.3V$ for a total of 80 hours maximum. Use of this pin at 12V beyond these limit may reduce block cycling capability or cause permanent damage. |
| V <sub>CCQ</sub> SUPPLY pins.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | V <sub>CC</sub>                   | SUPPLY           | DEVICE POWER SUPPLY (2.7V-3.6V): With $V_{CC} \leq V_{LKO}$ , all write attempts to the flash memory are inhibited. Device operations at invalid $V_{CC}$ voltage (see Decomposition of the composition of the second composition) produce spurious results and should not be attempted.                                                                                                                                               |
| GND SUPPLY GROUND: Do not float any ground pins.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | V <sub>CCQ</sub>                  | SUPPLY           | INPUT/OUTPUT POWER SUPPLY (2.7V-3.6V): Power supply for all input/outpupins.                                                                                                                                                                                                                                                                                                                                                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | GND                               | SUPPLY           | GROUND: Do not float any ground pins.                                                                                                                                                                                                                                                                                                                                                                                                  |

|                         | THEN THE MODES ALLOWED IN THE OTHER PARTITION IS: |                |                |               |                 |                           |                |                |                    |                    |                           |
|-------------------------|---------------------------------------------------|----------------|----------------|---------------|-----------------|---------------------------|----------------|----------------|--------------------|--------------------|---------------------------|
| IF ONE<br>PARTITION IS: | Read<br>Array                                     | Read<br>ID/OTP | Read<br>Status | Read<br>Query | Word<br>Program | Page<br>Buffer<br>Program | OTP<br>Program | Block<br>Erase | Full Chip<br>Erase | Program<br>Suspend | Block<br>Erase<br>Suspend |
| Read Array              | Х                                                 | Х              | Х              | Х             | Х               | Х                         |                | Х              |                    | Х                  | Х                         |
| Read ID/OTP             | Х                                                 | Х              | Х              | Х             | Х               | Х                         |                | Х              |                    | Х                  | Х                         |
| Read Status             | Х                                                 | Х              | Х              | Х             | Х               | Х                         | Х              | Х              | X                  | Х                  | Х                         |
| Read Query              | Х                                                 | Х              | Х              | Х             | Х               | Х                         |                | Х              |                    | Х                  | Х                         |
| Word Program            | Х                                                 | Х              | Х              | Х             |                 |                           |                |                |                    |                    | Х                         |
| Page Buffer<br>Program  | Х                                                 | Х              | Х              | Х             |                 |                           |                |                |                    |                    | Х                         |
| OTP Program             |                                                   |                | Х              |               |                 |                           |                |                |                    |                    |                           |
| Block Erase             | Х                                                 | Х              | Х              | Х             |                 |                           |                |                |                    |                    |                           |
| Full Chip Erase         |                                                   |                | Х              |               |                 |                           |                |                |                    |                    |                           |
| Program<br>Suspend      | Х                                                 | Х              | Х              | Х             |                 |                           |                |                |                    |                    | Х                         |
| Block Erase<br>Suspend  | Х                                                 | Х              | Х              | Х             | Х               | Х                         |                |                |                    | Х                  |                           |

Table 2. Simultaneous Operation Modes Allowed with Four  $Planes^{(1, 2)}$ 

NOTES:

"X" denotes the operation available.
 Configurative Partition Dual Work Restrictions:

Status register reflects partition state, not WSM (Write State Machine) state - this allows a status register for each partition. Only one partition can be erased or programmed at a time - no command queuing. Commands must be written to an address within the block targeted by that command.

|                          |          | CK NUMBER            | ADDRESS RA                           |
|--------------------------|----------|----------------------|--------------------------------------|
|                          | 70       | 4K-WORD              | 1FF000H - 1FFFF                      |
|                          | 69       | 4K-WORD              | 1FE000H - 1FEFFI                     |
|                          | 68       | 4K-WORD              | 1FD000H - 1FDFF                      |
|                          | 67       | 4K-WORD              | 1FC000H - 1FCFF                      |
|                          | 66       | 4K-WORD              | 1FB000H - 1FBFF                      |
|                          | 65       | 4K-WORD              | 1FA000H - 1FAFF                      |
| Ē                        | 64       | 4K-WORD              | 1F9000H - 1F9FFF                     |
| PLANE3 (PARAMETER PLANE) | 63       | 4K-WORD              | 1F8000H - 1F8FFF                     |
| PL/                      | 62       | 32K-WORD             | 1F0000H - 1F7FFF                     |
| ER                       | 61       | 32K-WORD             | 1E8000H - 1EFFFI                     |
| ET                       | 60       | 32K-WORD             | 1E0000H - 1E7FFI                     |
| AM                       | 59       | 32K-WORD             | 1D8000H - 1DFFF                      |
| AR                       | 58       | 32K-WORD             | 1D0000H - 1D7FF                      |
| 3 (P                     | 57       | 32K-WORD             | 1C8000H - 1CFFF                      |
| ZE                       | 56       | 32K-WORD             | 1C0000H - 1C7FF                      |
| LA                       | 55       | 32K-WORD             | 1B8000H - 1BFFF                      |
| д                        | 54       | 32K-WORD             | 1B0000H - 1B7FF                      |
|                          | 53       | 32K-WORD             | 1A8000H - 1AFFF                      |
|                          | 52       | 32K-WORD             | 1A0000H - 1A7FF                      |
|                          | 51       | 32K-WORD             | 198000H - 19FFFF                     |
|                          | 50       | 32K-WORD             | 190000H - 197FFF                     |
|                          | 49       | 32K-WORD             | 188000H - 18FFFF                     |
|                          | 48       | 32K-WORD             | 180000H - 187FFF                     |
|                          | 17       | 22K WORD             | 178000H - 17FFFF                     |
|                          | 47       | 32K-WORD             |                                      |
|                          | 46       | 32K-WORD             | 170000H - 177FFF                     |
|                          | 45       | 32K-WORD             | 168000H - 16FFFF                     |
| Ē                        | 44       | 32K-WORD             | 160000H - 167FFF                     |
| AN                       | 43       | 32K-WORD             | 158000H - 15FFFF                     |
| PL                       | 42       | 32K-WORD             | 150000H - 157FFF                     |
| RM                       | 41       | 32K-WORD             | 148000H - 14FFFF                     |
| FO                       | 40       | 32K-WORD             | 140000H - 147FFF                     |
| Z                        | 39       | 32K-WORD             | 138000H - 13FFFF                     |
|                          | 38       | 32K-WORD             | 130000H - 137FFF                     |
| 2 (1                     | 37       | 32K-WORD             | 128000H - 12FFFF                     |
| NE2 (1                   |          | 32K-WORD             | 120000H - 127FFF                     |
| PLANE2 (1                | 36       |                      |                                      |
| PLANE2 (UNIFORM PLANE)   | 36<br>35 | 32K-WORD             | 118000H - 11FFFF                     |
| PLANE2 (1                |          | 32K-WORD<br>32K-WORD | 118000H - 11FFFF<br>110000H - 117FFF |
| PLANE2 (1                | 35       |                      | -                                    |

|                        | BLC | OCK NUMBER | ADDRESS RANGE     |
|------------------------|-----|------------|-------------------|
|                        | 31  | 32K-WORD   | 0F8000H - 0FFFFFH |
|                        | 30  | 32K-WORD   | 0F0000H - 0F7FFFH |
|                        | 29  | 32K-WORD   | 0E8000H - 0EFFFFH |
|                        | 28  | 32K-WORD   | 0E0000H - 0E7FFFH |
| Î                      | 27  | 32K-WORD   | 0D8000H - 0DFFFFH |
| LA                     | 26  | 32K-WORD   | 0D0000H - 0D7FFFH |
| M                      | 25  | 32K-WORD   | 0C8000H - 0CFFFFH |
| OR                     | 24  | 32K-WORD   | 0C0000H - 0C7FFFH |
| LIN I                  | 23  | 32K-WORD   | 0B8000H - 0BFFFFH |
| E                      | 22  | 32K-WORD   | 0B0000H - 0B7FFFH |
| PLANE1 (UNIFORM PLANE) | 21  | 32K-WORD   | 0A8000H - 0AFFFFH |
| TA                     | 20  | 32K-WORD   | 0A0000H - 0A7FFFH |
|                        | 19  | 32K-WORD   | 098000H - 09FFFFH |
|                        | 18  | 32K-WORD   | 090000H - 097FFFH |
|                        | 17  | 32K-WORD   | 088000H - 08FFFFH |
|                        | 16  | 32K-WORD   | 080000H - 087FFFH |
|                        |     |            | -                 |
|                        | 15  | 32K-WORD   | 078000H - 07FFFFH |
|                        | 14  | 32K-WORD   | 070000H - 077FFFH |
|                        | 13  | 32K-WORD   | 068000H - 06FFFFH |
|                        | 12  | 32K-WORD   | 060000H - 067FFFH |
| BE                     | 11  | 32K-WORD   | 058000H - 05FFFFH |
| TA                     | 10  | 32K-WORD   | 050000H - 057FFFH |
| M                      | 9   | 32K-WORD   | 048000H - 04FFFFH |
| OR                     | 8   | 32K-WORD   | 040000H - 047FFFH |
| ĨZ                     | 7   | 32K-WORD   | 038000H - 03FFFFH |
| IS IS                  | 6   | 32K-WORD   | 030000H - 037FFFH |
| PLANE0 (UNIFORM PLANE) | 5   | 32K-WORD   | 028000H - 02FFFFH |
| LA                     | 4   | 32K-WORD   | 020000H - 027FFFH |
|                        | 3   | 32K-WORD   | 018000H - 01FFFFH |

3 32K-WORD

32K-WORD

32K-WORD

32K-WORD

2

1

Figure 2. Memory Map (Top Parameter)

018000H - 01FFFFH

010000H - 017FFFH

008000H - 00FFFFH

000000H - 007FFFH

| Table 3. | Identifier | Codes and | OTP | Address | for Read | Operation |
|----------|------------|-----------|-----|---------|----------|-----------|
|----------|------------|-----------|-----|---------|----------|-----------|

|                           | Code                             | Address<br>[A <sub>15</sub> -A <sub>0</sub> ] | Data<br>[DQ <sub>15</sub> -DQ <sub>0</sub> ] | Notes |
|---------------------------|----------------------------------|-----------------------------------------------|----------------------------------------------|-------|
| Manufacturer Code         | Manufacturer Code                | 0000Н                                         | 00B0H                                        | 1     |
| Device Code               | Top Parameter Device Code        | 0001H                                         | 00B4H                                        | 1, 2  |
| Block Lock Configuration  | Block is Unlocked                |                                               | $DQ_0 = 0$                                   | 3     |
| Code                      | Block is Locked                  | Block                                         | $DQ_0 = 1$                                   | 3     |
|                           | Block is not Locked-Down         | Address + 2                                   | $DQ_1 = 0$                                   | 3     |
|                           | Block is Locked-Down             |                                               | $DQ_1 = 1$                                   | 3     |
| Device Configuration Code | Partition Configuration Register | 0006H                                         | PCRC                                         | 1, 4  |
| OTP                       | OTP Lock                         | 0080H                                         | OTP-LK                                       | 1, 5  |
|                           | OTP                              | 0081-0088H                                    | OTP                                          | 1, 6  |

NOTES:

1. The address A<sub>20</sub>-A<sub>16</sub> are shown in below table for reading the manufacturer code, device code, device configuration code and OTP data.

2. Top parameter device has its parameter blocks in the plane3 (The highest address).

- Block Address = The beginning location of a block address within the partition to which the Read Identifier Codes/OTP command (90H) has been written. DQ<sub>15</sub>-DQ<sub>2</sub> are reserved for future implementation.
- 4. PCRC=Partition Configuration Register Code.
- 5. OTP-LK=OTP Block Lock configuration.

6. OTP=OTP Block data.

| Partition C | Partition Configuration Register <sup>(2)</sup> |       | Address (32M-bit device)            |
|-------------|-------------------------------------------------|-------|-------------------------------------|
| PCR.10      | PCR.9                                           | PCR.8 | [A <sub>20</sub> -A <sub>16</sub> ] |
| 0           | 0                                               | 0     | 00H                                 |
| 0           | 0                                               | 1     | 00H or 08H                          |
| 0           | 1                                               | 0     | 00H or 10H                          |
| 1           | 0                                               | 0     | 00H or 18H                          |
| 0           | 1                                               | 1     | 00H or 08H or 10H                   |
| 1           | 1                                               | 0     | 00H or 10H or 18H                   |
| 1           | 0                                               | 1     | 00H or 08H or 18H                   |
| 1           | 1                                               | 1     | 00H or 08H or 10H or 18H            |

Table 4. Identifier Codes and OTP Address for Read Operation on Partition Configuration<sup>(1)</sup> (32M-bit device)

NOTES:

1. The address to read the identifier codes or OTP data is dependent on the partition which is selected when writing the Read Identifier Codes/OTP command (90H).

2. Refer to Table 12 for the partition configuration register.

| 000088H |                                                  |
|---------|--------------------------------------------------|
|         | Customer Programmable Area                       |
| 000085H |                                                  |
| 000084H |                                                  |
|         | Factory Programmed Area                          |
| 000081H |                                                  |
| 000080H | Reserved for Future Implementation<br>(DQ15-DQ2) |

Figure 3. OTP Block Address Map for OTP Program (The area outside 80H~88H cannot be used.)

|                              |       |                 | 18              | iole J. Du      | s Operatio      | JII                           |                 |                               |                       |
|------------------------------|-------|-----------------|-----------------|-----------------|-----------------|-------------------------------|-----------------|-------------------------------|-----------------------|
| Mode                         | Notes | RST#            | CE#             | OE#             | WE#             | Address                       | V <sub>PP</sub> | DQ <sub>0-15</sub>            | RY/BY# <sup>(8)</sup> |
| Read Array                   | 6     | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | Х                             | Х               | D <sub>OUT</sub>              | X                     |
| Output Disable               |       | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | Х                             | Х               | High Z                        | X                     |
| Standby                      |       | V <sub>IH</sub> | V <sub>IH</sub> | Х               | Х               | Х                             | Х               | High Z                        | X                     |
| Reset                        | 3     | V <sub>IL</sub> | Х               | Х               | Х               | Х                             | Х               | High Z                        | High Z                |
| Read Identifier<br>Codes/OTP | 6     | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | See<br>Table 3 and<br>Table 4 | Х               | See<br>Table 3 and<br>Table 4 | X                     |
| Read Query                   | 6,7   | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | See<br>Appendix               | Х               | See<br>Appendix               | X                     |
| Write                        | 4,5,6 | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | Х                             | Х               | D <sub>IN</sub>               | Х                     |

Table 5 Bus Operation $^{(1,2)}$ 

NOTES:

1. Refer to DC Characteristics. When V<sub>PP</sub>≤V<sub>PPLK</sub>, memory contents can be read, but cannot be altered.

2. X can be V<sub>IL</sub> or V<sub>IH</sub> for control pins and addresses, and V<sub>PPLK</sub> or V<sub>PPH1/2</sub> for V<sub>PP</sub>. See DC Characteristics for V<sub>PPLK</sub> and  $V_{PPH1/2}$  voltages. 3. RST# at GND±0.2V ensures the lowest power consumption.

4. Command writes involving block erase, full chip erase, (page buffer) program or OTP program are reliably executed when  $V_{PP}=V_{PPH1/2}$  and  $V_{CC}=2.7V-3.6V$ . 5. Refer to Table 6 for valid  $D_{IN}$  during a write operation.

6. Never hold OE# low and WE# low at the same timing.

7. Refer to Appendix of LH28F320BF series for more information about query code.

8. RY/BY# is V<sub>OL</sub> when the WSM (Write State Machine) is executing internal block erase, full chip erase, (page buffer) program or OTP program algorithms. It is High Z during when the WSM is not busy, in block erase suspend mode (with program and page buffer program inactive), (page buffer) program suspend mode, or reset mode.

|                                                  | Т               | able 6. C | Command             | Definitions <sup>(1</sup> | 1)            |                     |                     |                     |
|--------------------------------------------------|-----------------|-----------|---------------------|---------------------------|---------------|---------------------|---------------------|---------------------|
|                                                  | Bus             |           | I                   | First Bus Cyc             | ele           | Se                  | econd Bus C         | ycle                |
| Command                                          | Cycles<br>Req'd | Notes     | Oper <sup>(1)</sup> | Addr <sup>(2)</sup>       | Data          | Oper <sup>(1)</sup> | Addr <sup>(2)</sup> | Data <sup>(3)</sup> |
| Read Array                                       | 1               |           | Write               | PA                        | FFH           |                     |                     |                     |
| Read Identifier Codes/OTP                        | ≥2              | 4         | Write               | PA                        | 90H           | Read                | IA or OA            | ID or OD            |
| Read Query                                       | ≥2              | 4         | Write               | PA                        | 98H           | Read                | QA                  | QD                  |
| Read Status Register                             | 2               |           | Write               | PA                        | 70H           | Read                | PA                  | SRD                 |
| Clear Status Register                            | 1               |           | Write               | PA                        | 50H           |                     |                     |                     |
| Block Erase                                      | 2               | 5         | Write               | BA                        | 20H           | Write               | BA                  | D0H                 |
| Full Chip Erase                                  | 2               | 5,9       | Write               | Х                         | 30H           | Write               | Х                   | D0H                 |
| Program                                          | 2               | 5,6       | Write               | WA                        | 40H or<br>10H | Write               | WA                  | WD                  |
| Page Buffer Program                              | ≥4              | 5,7       | Write               | WA                        | E8H           | Write               | WA                  | N-1                 |
| Block Erase and (Page Buffer)<br>Program Suspend | 1               | 8,9       | Write               | PA                        | B0H           |                     |                     |                     |
| Block Erase and (Page Buffer)<br>Program Resume  | 1               | 8,9       | Write               | PA                        | D0H           |                     |                     |                     |
| Set Block Lock Bit                               | 2               |           | Write               | BA                        | 60H           | Write               | BA                  | 01H                 |
| Clear Block Lock Bit                             | 2               | 10        | Write               | BA                        | 60H           | Write               | BA                  | D0H                 |
| Set Block Lock-down Bit                          | 2               |           | Write               | BA                        | 60H           | Write               | BA                  | 2FH                 |
| OTP Program                                      | 2               | 9         | Write               | OA                        | С0Н           | Write               | OA                  | OD                  |
| Set Partition Configuration Register             | 2               |           | Write               | PCRC                      | 60H           | Write               | PCRC                | 04H                 |

NOTES:

1. Bus operations are defined in Table 5.

2. All addresses which are written at the first bus cycle should be the same as the addresses which are written at the second bus cvcle.

X=Any valid address within the device.

PA=Address within the selected partition.

IA=Identifier codes address (See Table 3 and Table 4).

QA=Query codes address. Refer to Appendix of LH28F320BF series for details.

BA=Address within the block being erased, set/cleared block lock bit or set block lock-down bit.

WA=Address of memory location for the Program command or the first address for the Page Buffer Program command. OA=Address of OTP block to be read or programmed (See Figure 3).

PCRC=Partition configuration register code presented on the address A<sub>0</sub>-A<sub>15</sub>.

3. ID=Data read from identifier codes. (See Table 3 and Table 4).

QD=Data read from query database. Refer to Appendix of LH28F320BF series for details.

SRD=Data read from status register. See Table 10 and Table 11 for a description of the status register bits.

WD=Data to be programmed at location WA. Data is latched on the rising edge of WE# or CE# (whichever goes high first) during command write cycles.

OD=Data within OTP block. Data is latched on the rising edge of WE# or CE# (whichever goes high first) during command write cycles.

N-1=N is the number of the words to be loaded into a page buffer.

4. Following the Read Identifier Codes/OTP command, read operations access manufacturer code, device code, block lock configuration code, partition configuration register code and the data within OTP block (See Table 3 and Table 4). The Read Query command is available for reading CFI (Common Flash Interface) information.

5. Block erase, full chip erase or (page buffer) program cannot be executed when the selected block is locked. Unlocked block can be erased or programmed when RST# is V<sub>IH</sub>.

6. Either 40H or 10H are recognized by the CUI (Command User Interface) as the program setup.

7. Following the third bus cycle, input the program sequential address and write data of "N" times. Finally, input the any valid address within the target block to be programmed and the confirm command (D0H). Refer to Appendix of LH28F320BF series for details.

- 8. If the program operation in one partition is suspended and the erase operation in other partition is also suspended, the suspended program operation should be resumed first, and then the suspended erase operation should be resumed next.
- 9. Full chip erase and OTP program operations can not be suspended. The OTP Program command can not be accepted while the block erase operation is being suspended.
- 10. Following the Clear Block Lock Bit command, block which is not locked-down is unlocked when WP# is V<sub>IL</sub>. When WP# is V<sub>IH</sub>, lock-down bit is disabled and the selected block is unlocked regardless of lock-down configuration.
  11. Commands other than those shown above are reserved by SHARP for future device implementations and should not be
- used.

|                      |     | Cu                 | Current State                  |                   |                                      |  |  |  |  |
|----------------------|-----|--------------------|--------------------------------|-------------------|--------------------------------------|--|--|--|--|
| State                | WP# | DQ1 <sup>(1)</sup> | DQ <sub>0</sub> <sup>(1)</sup> | State Name        | Erase/Program Allowed <sup>(2)</sup> |  |  |  |  |
| [000]                | 0   | 0                  | 0                              | Unlocked          | Yes                                  |  |  |  |  |
| [001] <sup>(3)</sup> | 0   | 0                  | 1                              | Locked            | No                                   |  |  |  |  |
| [011]                | 0   | 1                  | 1                              | Locked-down       | No                                   |  |  |  |  |
| [100]                | 1   | 0                  | 0                              | Unlocked          | Yes                                  |  |  |  |  |
| [101] <sup>(3)</sup> | 1   | 0                  | 1                              | Locked            | No                                   |  |  |  |  |
| [110] <sup>(4)</sup> | 1   | 1                  | 0                              | Lock-down Disable | Yes                                  |  |  |  |  |
| [111]                | 1   | 1                  | 1                              | Lock-down Disable | No                                   |  |  |  |  |

Table 7. Functions of Block Lock<sup>(5)</sup> and Block Lock-Down

#### NOTES:

1.  $DQ_0=1$ : a block is locked;  $DQ_0=0$ : a block is unlocked.

 $DQ_1=1$ : a block is locked-down;  $DQ_1=0$ : a block is not locked-down.

2. Erase and program are general terms, respectively, to express: block erase, full chip erase and (page buffer) program operations.

3. At power-up or device reset, all blocks default to locked state and are not locked-down, that is,

[001] (WP#=0) or [101] (WP#=1), regardless of the states before power-off or reset operation. 4. When WP# is driven to  $V_{IL}$  in [110] state, the state changes to [011] and the blocks are automatically locked.

5. OTP (One Time Program) block has the lock function which is different from those described above.

|       | Curren | t State         |                 | Result after L           | Result after Lock Command Written (Next State) |                              |  |  |  |  |
|-------|--------|-----------------|-----------------|--------------------------|------------------------------------------------|------------------------------|--|--|--|--|
| State | WP#    | DQ <sub>1</sub> | DQ <sub>0</sub> | Set Lock <sup>(1)</sup>  | Clear Lock <sup>(1)</sup>                      | Set Lock-down <sup>(1)</sup> |  |  |  |  |
| [000] | 0      | 0               | 0               | [001]                    | No Change                                      | [011] <sup>(2)</sup>         |  |  |  |  |
| [001] | 0      | 0               | 1               | No Change <sup>(3)</sup> | [000]                                          | [011]                        |  |  |  |  |
| [011] | 0      | 1               | 1               | No Change                | No Change                                      | No Change                    |  |  |  |  |
| [100] | 1      | 0               | 0               | [101]                    | No Change                                      | [111] <sup>(2)</sup>         |  |  |  |  |
| [101] | 1      | 0               | 1               | No Change                | [100]                                          | [111]                        |  |  |  |  |
| [110] | 1      | 1               | 0               | [111]                    | No Change                                      | [111] <sup>(2)</sup>         |  |  |  |  |
| [111] | 1      | 1               | 1               | No Change                | [110]                                          | No Change                    |  |  |  |  |

Table 8. Block Locking State Transitions upon Command Write<sup>(4)</sup>

NOTES:

1. "Set Lock" means Set Block Lock Bit command, "Clear Lock" means Clear Block Lock Bit command and "Set Lock-down" means Set Block Lock-Down Bit command.

2. When the Set Block Lock-Down Bit command is written to the unlocked block ( $DQ_0=0$ ), the corresponding block is locked-down and automatically locked at the same time.

3. "No Change" means that the state remains unchanged after the command written.

4. In this state transitions table, assumes that WP# is not changed and fixed  $V_{IL}$  or  $V_{IH}$ .

|                                 | (                                                                                 | Current S | State           |                 | Result after WP# Transition (Next State) |                              |  |  |
|---------------------------------|-----------------------------------------------------------------------------------|-----------|-----------------|-----------------|------------------------------------------|------------------------------|--|--|
| Previous State                  | State                                                                             | WP#       | DQ <sub>1</sub> | DQ <sub>0</sub> | WP#= $0 \rightarrow 1^{(1)}$             | WP#= $1 \rightarrow 0^{(1)}$ |  |  |
| -                               | 000] 0 0 0                                                                        |           | [100]           | -               |                                          |                              |  |  |
| -                               | [001]                                                                             | 0         | 0               | 1               | [101]                                    | -                            |  |  |
| [110] <sup>(2)</sup>            | [011]                                                                             | 0         | 1               | 1               | [110]                                    | -                            |  |  |
| Other than [110] <sup>(2)</sup> |                                                                                   | 0         | 1               | 1               | [111]                                    | -                            |  |  |
| -                               | [100]                                                                             | 1         | 0               | 0               | -                                        | [000]                        |  |  |
| -                               | [101]                                                                             | 1         | 0               | 1               | -                                        | [001]                        |  |  |
| -                               | [110]         1         1         0           [111]         1         1         1 |           | 0               | -               | [011] <sup>(3)</sup>                     |                              |  |  |
| -                               |                                                                                   |           | -               | [011]           |                                          |                              |  |  |

Table 9. Block Locking State Transitions upon WP# Transition<sup>(4)</sup>

NOTES:

1. "WP#=0 $\rightarrow$ 1" means that WP# is driven to V<sub>IH</sub> and "WP#=1 $\rightarrow$ 0" means that WP# is driven to V<sub>IL</sub>.

2. State transition from the current state [011] to the next state depends on the previous state.

3. When WP# is driven to  $V_{IL}$  in [110] state, the state changes to [011] and the blocks are automatically locked.

4. In this state transitions table, assumes that lock configuration commands are not written in previous, current and next state.

| R                                                                                                                                                                                                            | R                                                | R                                             | R        | R                                                                                                                                                                                                                                                   | R                                                                                                | R                                                       | R                                           |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|-----------------------------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|---------------------------------------------------------|---------------------------------------------|--|--|--|
| 15                                                                                                                                                                                                           | 14                                               | 13                                            | 12       | 11                                                                                                                                                                                                                                                  | 10                                                                                               | 9                                                       | 8                                           |  |  |  |
| WSMS                                                                                                                                                                                                         | BESS                                             | BEFCES                                        | PBPOPS   | VPPS                                                                                                                                                                                                                                                | PBPSS                                                                                            | DPS                                                     | R                                           |  |  |  |
| 7                                                                                                                                                                                                            | 6                                                | 5                                             | 4        | 3                                                                                                                                                                                                                                                   | 2                                                                                                | 1                                                       | 0                                           |  |  |  |
| ENHANCE<br>R.7 = WRITE<br>1 = Ready                                                                                                                                                                          | EMENTS (R)<br>E STATE MAC                        | FOR FUTURE<br>HINE STATUS                     | (WSMS)   |                                                                                                                                                                                                                                                     | NOT<br>indicates the sta<br>achine). Even if                                                     | atus of the partit                                      |                                             |  |  |  |
| 1 = Block                                                                                                                                                                                                    | K ERASE SUS<br>Erase Suspende<br>Erase in Progre |                                               | S (BESS) | be occupied by<br>3 or 4 partition<br>Check SR.7 or<br>erase, (page b                                                                                                                                                                               | v the other partiti<br>s configuration.<br>r RY/BY# to de<br>uffer) program<br>e invalid while S | ion when the dev<br>termine block e<br>or OTP program   | vice is set to<br>prase, full ch            |  |  |  |
| <ul> <li>SR.5 = BLOCK ERASE AND FULL CHIP ERASE<br/>STATUS (BEFCES)</li> <li>1 = Error in Block Erase or Full Chip Erase</li> <li>0 = Successful Block Erase or Full Chip Erase</li> </ul>                   |                                                  |                                               |          | If both SR.5 and SR.4 are "1"s after a block erase, full chip<br>erase, (page buffer) program, set/clear block lock bit, set<br>block lock-down bit, set partition configuration register<br>attempt, an improper command sequence was entered.     |                                                                                                  |                                                         |                                             |  |  |  |
| <ul> <li>SR.4 = (PAGE BUFFER) PROGRAM AND<br/>OTP PROGRAM STATUS (PBPOPS)</li> <li>1 = Error in (Page Buffer) Program or OTP Program</li> <li>0 = Successful (Page Buffer) Program or OTP Program</li> </ul> |                                                  |                                               |          | SR.3 does not provide a continuous indication of $V_{PP}$ level<br>The WSM interrogates and indicates the $V_{PP}$ level only aff<br>Block Erase, Full Chip Erase, (Page Buffer) Program or OT<br>Program command sequences. SR.3 is not guaranteed |                                                                                                  |                                                         |                                             |  |  |  |
|                                                                                                                                                                                                              | ΓΑΤUS (VPPS)<br>OW Detect, Op<br>K               |                                               |          | SR.1 does not<br>bit. The WSM                                                                                                                                                                                                                       | provide a contin<br>interrogates the<br>hip Erase, (Pag                                          | nuous indication<br>block lock bit or                   | of block loo<br>nly after Bloo              |  |  |  |
| STAT 1 = (Page)                                                                                                                                                                                              | TUS (PBPSS)<br>Buffer) Program                   | OGRAM SUSP<br>n Suspended<br>n in Progress/Co |          | Program com<br>depending on t<br>set. Reading th                                                                                                                                                                                                    | mand sequence<br>the attempted op<br>the block lock con<br>tifier Codes/OT                       | es. It informs<br>eration, if the b<br>nfiguration code | the system<br>lock lock bit<br>after writin |  |  |  |
| 1 = Erase                                                                                                                                                                                                    | or Program Atte<br>d Block, Opera                |                                               |          | SR.15 - SR.8 and SR.0 are reserved for future use and be masked out when polling the status register.                                                                                                                                               |                                                                                                  |                                                         |                                             |  |  |  |

|                                                | Table 11. Extended Status Register Definition                                     |                         |    |                                                                                                                                                                                                                                                                                                |   |   |   |  |  |  |  |
|------------------------------------------------|-----------------------------------------------------------------------------------|-------------------------|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|--|--|--|--|
| R                                              | R                                                                                 | R                       | R  | R R R                                                                                                                                                                                                                                                                                          |   |   |   |  |  |  |  |
| 15                                             | 14                                                                                | 13                      | 12 | 11                                                                                                                                                                                                                                                                                             | 8 |   |   |  |  |  |  |
| SMS                                            | R                                                                                 | R                       | R  | R                                                                                                                                                                                                                                                                                              | R |   |   |  |  |  |  |
| 7                                              | 6                                                                                 | 5                       | 4  | 3                                                                                                                                                                                                                                                                                              | 2 | 1 | 0 |  |  |  |  |
| ENHANCE<br>XSR.7 = STAT<br>1 = Page B          | ESERVED FOR F<br>MENTS (R)<br>E MACHINE S<br>Suffer Program a<br>Suffer Program r | TATUS (SMS)<br>wailable |    | NOTES:<br>After issue a Page Buffer Program command (E8H),<br>XSR.7="1" indicates that the entered command is accepted.<br>If XSR.7 is "0", the command is not accepted and a next Page<br>Buffer Program command (E8H) should be issued again to<br>check if page buffer is available or not. |   |   |   |  |  |  |  |
| XSR.6-0 = RESERVED FOR FUTURE ENHANCEMENTS (R) |                                                                                   |                         |    | XSR.15-8 and XSR.6-0 are reserved for future use and should be masked out when polling the extended status register.                                                                                                                                                                           |   |   |   |  |  |  |  |

| Table 12. Partition Configuration Register Definition                                                                                                                                                                                                                                                                                                                                                                |            |                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |         |                                                                                                                 |                 |            |         |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----------------------------------------------------------------------------------------------------------------|-----------------|------------|---------|--|--|
| R                                                                                                                                                                                                                                                                                                                                                                                                                    | R          | R                                                           | R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ]       | R                                                                                                               | PC2             | PC1        | PC0     |  |  |
| 15                                                                                                                                                                                                                                                                                                                                                                                                                   | 14         | 13                                                          | 12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1       | 1                                                                                                               | 10              | 9          | 8       |  |  |
| R                                                                                                                                                                                                                                                                                                                                                                                                                    | R          | R                                                           | R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ]       | R                                                                                                               | R               | R          | R       |  |  |
| 7                                                                                                                                                                                                                                                                                                                                                                                                                    | 6          | 5                                                           | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |         | 3                                                                                                               | 2               | 1          | 0       |  |  |
| 7654PCR.15-11 = RESERVED FOR FUTURE<br>ENHANCEMENTS (R)PCR.10-8 = PARTITION CONFIGURATION (PC2-0)<br>000 = No partitioning. Dual Work is not allowed.<br>001 = Plane1-3 are merged into one partition.<br>(default in a bottom parameter device)010 = Plane 0-1 and Plane2-3 are merged into one<br>partition respectively.<br>100 = Plane 0-2 are merged into one partition.<br>(default in a top parameter device) |            |                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |         | See Figure 4 for the detail on partition configuration.<br>PCR 15-11 and PCR 7-0 are reserved for future use an |                 |            |         |  |  |
| 0 1 0<br>P<br>1 0 0                                                                                                                                                                                                                                                                                                                                                                                                  | PARTITION1 | DITANE2 IN PART IN PART IN PART IN PART IN PART IN PARTITIO | 070171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670171<br>670170000000000 | 1 0     |                                                                                                                 | PARTITION3 PART | LINE2      | PLANEO  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                      | LI-        |                                                             | المعالم معالم معالم معالم معالم معالم معالم معالم معالم                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | on Cont | igurat                                                                                                          |                 | LLA<br>PLA | LLA     |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                      |            |                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |         |                                                                                                                 |                 |            | Rev 244 |  |  |

Rev. 2.44

| <ol> <li>Electrical Specifications</li> <li>Absolute Maximum Ratings<sup>*</sup></li> <li>Operating Temperature<br/>During Read, Erase and Program 0°C to +70°C <sup>(1)</sup></li> </ol>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | *WARNING: Stressing the device beyond the "Absolute<br>Maximum Ratings" may cause permanent<br>damage. These are stress ratings only. Operation<br>beyond the "Operating Conditions" is not<br>recommended and extended exposure beyond<br>the "Operating Conditions" may affect device<br>reliability. |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | NOTES:                                                                                                                                                                                                                                                                                                  |
| Storage Temperature                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1. Operating temperature is for commercial temperature product defined by this specification.                                                                                                                                                                                                           |
| During under Bias10°C to +80°C<br>During non Bias65°C to +125°C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2. All specified voltages are with respect to GND.                                                                                                                                                                                                                                                      |
| -05 C to +125 C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Minimum DC voltage is -0.5V on input/output pins and -0.2V on $V_{CC}$ and $V_{PP}$ pins. During transitions,                                                                                                                                                                                           |
| Voltage On Any Pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | this level may undershoot to -2.0V for periods <20ns.                                                                                                                                                                                                                                                   |
| (except $V_{CC}$ and $V_{PP}$ )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Maximum DC voltage on input/output pins is $V_{a} + 0.5V_{a}$ which during transitions may current to                                                                                                                                                                                                   |
| (except + CC and + pp)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | $V_{CC}$ +0.5V which, during transitions, may overshoot to $V_{CC}$ +2.0V for periods <20ns.                                                                                                                                                                                                            |
| $\mathbf{X}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 3. Maximum $DC$ voltage on $V_{PP}$ may overshoot to                                                                                                                                                                                                                                                    |
| $V_{CC}$ and $V_{CCQ}$ Supply Voltage0.2V to +3.9V <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | <ul> <li>+13.0V for periods &lt;20ns.</li> <li>4. V<sub>PP</sub> erase/program voltage is normally 2.7V-3.6V.</li> </ul>                                                                                                                                                                                |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Applying 11.7V-12.3V to V <sub>PP</sub> during erase/program                                                                                                                                                                                                                                            |
| $V_{PP}$ Supply Voltage0.2V to +12.6V <sup>(2, 3, 4)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | can be done for a maximum of 1,000 cycles on the                                                                                                                                                                                                                                                        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | main blocks and 1,000 cycles on the parameter blocks. $V_{PP}$ may be connected to 11.7V-12.3V for a total of 80                                                                                                                                                                                        |
| Output Short Circuit Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | hours maximum.                                                                                                                                                                                                                                                                                          |
| output short onour ouront and in the state of the state o | 5. Output shorted for no more than one second. No more than one output shorted at a time.                                                                                                                                                                                                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                         |

# 1.2 Operating Conditions

| Parameter                                                                   | Symbol            | Min.    | Тур. | Max.  | Unit   | Notes |
|-----------------------------------------------------------------------------|-------------------|---------|------|-------|--------|-------|
| Operating Temperature                                                       | T <sub>A</sub>    | 0       | +25  | +70   | °C     |       |
| V <sub>CC</sub> Supply Voltage                                              | V <sub>CC</sub>   | 2.7     | 3.0  | 3.6   | V      | 1     |
| I/O Supply Voltage                                                          | V <sub>CCQ</sub>  | 2.7     | 3.0  | 3.6   | V      | 1     |
| V <sub>PP</sub> Voltage when Used as a Logic Control                        | V <sub>PPH1</sub> | 1.65    | 3.0  | 3.6   | V      | 1     |
| V <sub>PP</sub> Supply Voltage                                              | V <sub>PPH2</sub> | 11.7    | 12   | 12.3  | V      | 1, 2  |
| Main Block Erase Cycling: V <sub>PP</sub> =V <sub>PPH1</sub>                |                   | 100,000 |      |       | Cycles |       |
| Parameter Block Erase Cycling: V <sub>PP</sub> =V <sub>PPH1</sub>           |                   | 100,000 |      |       | Cycles |       |
| Main Block Erase Cycling: V <sub>PP</sub> =V <sub>PPH2</sub> , 80 hrs.      |                   |         |      | 1,000 | Cycles |       |
| Parameter Block Erase Cycling: V <sub>PP</sub> =V <sub>PPH2</sub> , 80 hrs. |                   |         |      | 1,000 | Cycles |       |
| Maximum V <sub>PP</sub> hours at V <sub>PPH2</sub>                          |                   |         |      | 80    | Hours  |       |

NOTES:

See DC Characteristics tables for voltage range-specific specification.
 Applying V<sub>PP</sub>=11.7V-12.3V during a erase or program can be done for a maximum of 1,000 cycles on the main blocks and 1,000 cycles on the parameter blocks. A permanent connection to V<sub>PP</sub>=11.7V-12.3V is not allowed and can cause damage to the device.



1.2.1 Capacitance<sup>(1)</sup> ( $T_A$ =+25°C, f=1MHz)

# 1.2.3 DC Characteristics

V<sub>CC</sub>=2.7V-3.6V

|                                        |                                                        |                                               | · cc -  |      |      |      |      |                                                                                                           |
|----------------------------------------|--------------------------------------------------------|-----------------------------------------------|---------|------|------|------|------|-----------------------------------------------------------------------------------------------------------|
| Symbol                                 | Paran                                                  | neter                                         | Notes   | Min. | Тур. | Max. | Unit | Test Conditions                                                                                           |
| I <sub>LI</sub>                        | Input Load Current                                     |                                               | 1       | -1.0 |      | +1.0 | μΑ   | V <sub>CC</sub> =V <sub>CC</sub> Max.,                                                                    |
| I <sub>LO</sub>                        | Output Leakage Cur                                     | rent                                          | 1       | -1.0 |      | +1.0 | μΑ   | V <sub>CCQ</sub> =V <sub>CCQ</sub> Max.,<br>V <sub>IN</sub> /V <sub>OUT</sub> =V <sub>CCQ</sub> or<br>GND |
| I <sub>CCS</sub>                       | V <sub>CC</sub> Standby Curren                         | ıt                                            | 1,8     |      | 4    | 20   | μΑ   | $V_{CC}=V_{CC}Max.,$<br>CE#=RST#=<br>$V_{CCQ}\pm0.2V,$<br>$WP\#=V_{CCQ} \text{ or } GND$                  |
| I <sub>CCAS</sub>                      | V <sub>CC</sub> Automatic Pow                          | er Savings Current                            | 1,4     |      | 4    | 20   | μΑ   | V <sub>CC</sub> =V <sub>CC</sub> Max.,<br>CE#=GND±0.2V,<br>WP#=V <sub>CCQ</sub> or GND                    |
| I <sub>CCD</sub>                       | V <sub>CC</sub> Reset Power-D                          | own Current                                   | 1       |      | 4    | 20   | μA   | RST#=GND±0.2V                                                                                             |
| L                                      | Average V <sub>CC</sub> Read<br>Current<br>Normal Mode |                                               | 1,7     |      | 15   | 25   | mA   | V <sub>CC</sub> =V <sub>CC</sub> Max.,<br>CE#=V <sub>IL</sub> ,                                           |
| I <sub>CCR</sub>                       | Average V <sub>CC</sub> Read<br>Current<br>Page Mode   | 8 Word Read                                   | 1,7     |      | 5    | 10   | mA   | OE#=V <sub>IH</sub> ,<br>f=5MHz                                                                           |
|                                        | V (Daga Duffar) D                                      | V <sub>CC</sub> (Page Buffer) Program Current |         |      | 20   | 60   | mA   | V <sub>PP</sub> =V <sub>PPH1</sub>                                                                        |
| I <sub>CCW</sub>                       | V <sub>CC</sub> (Fage Buller) F                        | Togram Current                                | 1,5,7   |      | 10   | 20   | mA   | V <sub>PP</sub> =V <sub>PPH2</sub>                                                                        |
| т                                      | V <sub>CC</sub> Block Erase, Fu                        | ıll Chip                                      | 1,5,7   |      | 10   | 30   | mA   | V <sub>PP</sub> =V <sub>PPH1</sub>                                                                        |
| I <sub>CCE</sub>                       | Erase Current                                          |                                               | 1,5,7   |      | 4    | 10   | mA   | V <sub>PP</sub> =V <sub>PPH2</sub>                                                                        |
| I <sub>CCWS</sub><br>I <sub>CCES</sub> | V <sub>CC</sub> (Page Buffer) P<br>Block Erase Suspend |                                               | 1,2,7   |      | 10   | 200  | μΑ   | CE#=V <sub>IH</sub>                                                                                       |
| I <sub>PPS</sub><br>I <sub>PPR</sub>   | $V_{PP}$ Standby or Read                               | d Current                                     | 1,6,7   |      | 2    | 5    | μΑ   | V <sub>PP</sub> ≤V <sub>CC</sub>                                                                          |
| Innus                                  | V <sub>PP</sub> (Page Buffer) P                        | rogram Current                                | 1,5,6,7 |      | 2    | 5    | μA   | V <sub>PP</sub> =V <sub>PPH1</sub>                                                                        |
| I <sub>PPW</sub>                       | , bh (i age pariet) I                                  |                                               | 1,5,6,7 |      | 10   | 30   | mA   | V <sub>PP</sub> =V <sub>PPH2</sub>                                                                        |
| Inne                                   | V <sub>PP</sub> Block Erase, Fu                        | ıll Chip                                      | 1,5,6,7 |      | 2    | 5    | μA   | V <sub>PP</sub> =V <sub>PPH1</sub>                                                                        |
| I <sub>PPE</sub>                       | Erase Current                                          |                                               | 1,5,6,7 |      | 5    | 15   | mA   | V <sub>PP</sub> =V <sub>PPH2</sub>                                                                        |
| Induca                                 | V <sub>PP</sub> (Page Buffer) P                        | rogram                                        | 1,6,7   |      | 2    | 5    | μA   | V <sub>PP</sub> =V <sub>PPH1</sub>                                                                        |
| I <sub>PPWS</sub>                      | Suspend Current                                        |                                               | 1,6,7   |      | 10   | 200  | μA   | V <sub>PP</sub> =V <sub>PPH2</sub>                                                                        |
| Index                                  | V <sub>PP</sub> Block Erase Sus                        | spend Current                                 | 1,6,7   |      | 2    | 5    | μA   | V <sub>PP</sub> =V <sub>PPH1</sub>                                                                        |
| I <sub>PPES</sub>                      | * pp Diock Elase Sus                                   | spena Current                                 | 1,6,7   |      | 10   | 200  | μΑ   | V <sub>PP</sub> =V <sub>PPH2</sub>                                                                        |

|                   |                                                                                                            | V <sub>CC</sub> =2 | 2.7V-3.6V                | T    |                           |      |                                                                                                                         |
|-------------------|------------------------------------------------------------------------------------------------------------|--------------------|--------------------------|------|---------------------------|------|-------------------------------------------------------------------------------------------------------------------------|
| Symbol            | Parameter                                                                                                  | Notes              | Min.                     | Тур. | Max.                      | Unit | Test Conditions                                                                                                         |
| V <sub>IL</sub>   | Input Low Voltage                                                                                          | 5                  | -0.4                     |      | 0.4                       | V    |                                                                                                                         |
| V <sub>IH</sub>   | Input High Voltage                                                                                         | 5                  | 2.4                      |      | V <sub>CCQ</sub><br>+ 0.4 | V    |                                                                                                                         |
| V <sub>OL</sub>   | Output Low Voltage                                                                                         | 5,8                |                          |      | 0.2                       | V    | $\label{eq:Vcc} \begin{split} V_{CC} = & V_{CC} Min., \\ V_{CCQ} = & V_{CCQ} Min., \\ I_{OL} = & 100 \mu A \end{split}$ |
| V <sub>OH</sub>   | Output High Voltage                                                                                        | 5                  | V <sub>CCQ</sub><br>-0.2 |      |                           | V    | $V_{CC}=V_{CC}Min.,$<br>$V_{CCQ}=V_{CCQ}Min.,$<br>$I_{OH}=-100\mu A$                                                    |
| V <sub>PPLK</sub> | V <sub>PP</sub> Lockout during Normal<br>Operations                                                        | 3,5,6              |                          |      | 0.4                       | V    |                                                                                                                         |
| V <sub>PPH1</sub> | V <sub>PP</sub> during Block Erase, Full Chip<br>Erase, (Page Buffer) Program or OTP<br>Program Operations | 6                  | 1.65                     | 3.0  | 3.6                       | V    |                                                                                                                         |
| V <sub>PPH2</sub> | V <sub>PP</sub> during Block Erase, Full Chip<br>Erase, (Page Buffer) Program or OTP<br>Program Operations | 6                  | 11.7                     | 12   | 12.3                      | V    |                                                                                                                         |
| V <sub>LKO</sub>  | V <sub>CC</sub> Lockout Voltage                                                                            |                    | 1.5                      |      |                           | V    |                                                                                                                         |

#### DC Characteristics (Continued)

. ....

NOTES:

1. All currents are in RMS unless otherwise noted. Typical values are the reference values at V<sub>CC</sub>=3.0V and T<sub>A</sub>=+25°C unless V<sub>CC</sub> is specified.

2. I<sub>CCWS</sub> and I<sub>CCES</sub> are specified with the device de-selected. If read or (page buffer) program is executed while in block erase suspend mode, the device's current draw is the sum of I<sub>CCES</sub> and I<sub>CCR</sub> or I<sub>CCW</sub>. If read is executed while in (page buffer) program suspend mode, the device's current draw is the sum of  $I_{CCWS}$  and  $I_{CCR}$ . 3. Block erase, full chip erase, (page buffer) program and OTP program are inhibited when  $V_{PP} \le V_{PPLK}$ , and not guaranteed

in the range between V<sub>PPLK</sub>(max.) and V<sub>PPH1</sub>(min.), between V<sub>PPH1</sub>(max.) and V<sub>PPH2</sub>(min.) and above V<sub>PPH2</sub>(max.).

4. The Automatic Power Savings (APS) feature automatically places the device in power save mode after read cycle completion. Standard address access timings (t<sub>AVOV</sub>) provide new data when addresses are changed.

5. Sampled, not 100% tested.

6. V<sub>PP</sub> is not used for power supply pin. With V<sub>PP</sub>≤V<sub>PPLK</sub>, block erase, full chip erase, (page buffer) program and OTP program cannot be executed and should not be attempted.

Applying 12V±0.3V to V<sub>PP</sub> provides fast erasing or fast programming mode. In this mode, V<sub>PP</sub> is power supply pin and supplies the memory cell current for block erasing and (page buffer) programming. Use similar power supply trace widths and layout considerations given to the  $V_{CC}$  power bus.

Applying 12V±0.3V to V<sub>PP</sub> during erase/program can only be done for a maximum of 1,000 cycles on each block. V<sub>PP</sub> may be connected to  $12V\pm0.3V$  for a total of 80 hours maximum.

7. The operating current in dual work is the sum of the operating current (read, erase, program) in each plane.

8. Includes RY/BY#.

# 1.2.4 AC Characteristics - Read-Only Operations<sup>(1)</sup>

| Symbol                                | Parameter                                                           | Notes | Min. | Max. | Unit |
|---------------------------------------|---------------------------------------------------------------------|-------|------|------|------|
| t <sub>AVAV</sub>                     | Read Cycle Time                                                     |       | 60   |      | ns   |
| t <sub>AVQV</sub>                     | Address to Output Delay                                             |       |      | 60   | ns   |
| t <sub>ELQV</sub>                     | CE# to Output Delay                                                 | 3     |      | 60   | ns   |
| t <sub>APA</sub>                      | Page Address Access Time                                            |       |      | 25   | ns   |
| t <sub>GLQV</sub>                     | OE# to Output Delay                                                 | 3     |      | 20   | ns   |
| t <sub>PHQV</sub>                     | RST# High to Output Delay                                           |       |      | 150  | ns   |
| t <sub>EHQZ</sub> , t <sub>GHQZ</sub> | CE# or OE# to Output in High Z, Whichever Occurs First              | 2     |      | 20   | ns   |
| t <sub>ELQX</sub>                     | CE# to Output in Low Z                                              | 2     | 0    |      | ns   |
| t <sub>GLQX</sub>                     | OE# to Output in Low Z                                              | 2     | 0    |      | ns   |
| t <sub>OH</sub>                       | Output Hold from First Occurring Address, CE# or OE# change         | 2     | 0    |      | ns   |
| t <sub>AVEL</sub> , t <sub>AVGL</sub> | Address Setup to CE#, OE# Going Low<br>for Reading Status Register  | 4,6   | 10   |      | ns   |
| $t_{\rm ELAX}, t_{\rm GLAX}$          | Address Hold from CE#, OE# Going Low<br>for Reading Status Register | 5,6   | 30   |      | ns   |
| t <sub>EHEL</sub> , t <sub>GHGL</sub> | CE#, OE# Pulse Width High for Reading<br>Status Register            | 6     | 15   |      | ns   |

#### $V_{CC}=2.7V-3.6V, T_{A}=0^{\circ}C \text{ to }+70^{\circ}C$

NOTES:

1. See AC input/output reference waveform for timing measurements and maximum allowable input slew rate.

2. Sampled, not 100% tested.

 Sampled, not 100% tested.
 OE# may be delayed up to t<sub>ELQV</sub> — t<sub>GLQV</sub> after the falling edge of CE# without impact to t<sub>ELQV</sub>.
 Address setup time (t<sub>AVEL</sub>, t<sub>AVGL</sub>) is defined from the falling edge of CE# or OE# (whichever goes low last).
 Address hold time (t<sub>ELAX</sub>, t<sub>GLAX</sub>) is defined from the falling edge of CE# or OE# (whichever goes low last).
 Specifications t<sub>AVEL</sub>, t<sub>AVGL</sub>, t<sub>ELAX</sub>, t<sub>GLAX</sub> and t<sub>EHEL</sub>, t<sub>GHGL</sub> for read operations apply to only status register read operations.







# 1.2.5 AC Characteristics - Write Operations<sup>(1), (2)</sup>

| Symbol                                                                    | Parameter                                                       | Notes | Min. | Max.            | Unit |
|---------------------------------------------------------------------------|-----------------------------------------------------------------|-------|------|-----------------|------|
| t <sub>AVAV</sub>                                                         | Write Cycle Time                                                |       | 60   |                 | ns   |
| t <sub>PHWL</sub> (t <sub>PHEL</sub> )                                    | RST# High Recovery to WE# (CE#) Going Low                       |       | 150  |                 | ns   |
| $t_{ELWL} (t_{WLEL})$                                                     | CE# (WE#) Setup to WE# (CE#) Going Low                          |       | 0    |                 | ns   |
| $t_{WLWH}(t_{ELEH})$                                                      | WE# (CE#) Pulse Width                                           | 4     | 45   |                 | ns   |
| t <sub>DVWH</sub> (t <sub>DVEH</sub> )                                    | Data Setup to WE# (CE#) Going High                              | 8     | 40   |                 | ns   |
| $t_{AVWH} (t_{AVEH})$                                                     | Address Setup to WE# (CE#) Going High                           | 8     | 45   |                 | ns   |
| t <sub>WHEH</sub> (t <sub>EHWH</sub> ) CE# (WE#) Hold from WE# (CE#) High |                                                                 |       | 0    |                 | ns   |
| t <sub>WHDX</sub> (t <sub>EHDX</sub> ) Data Hold from WE# (CE#) High      |                                                                 |       | 0    |                 | ns   |
| $t_{\rm WHAX} \left( t_{\rm EHAX} \right)$                                | WHAX (t <sub>EHAX</sub> ) Address Hold from WE# (CE#) High      |       | 0    |                 | ns   |
| $t_{\rm WHWL}  (t_{\rm EHEL})$                                            | WHWL (t <sub>EHEL</sub> ) WE# (CE#) Pulse Width High            |       | 15   |                 | ns   |
| $t_{\rm SHWH} \left( t_{\rm SHEH}  ight)$                                 | HWH (t <sub>SHEH</sub> ) WP# High Setup to WE# (CE#) Going High |       | 0    |                 | ns   |
| t <sub>VVWH</sub> (t <sub>VVEH</sub> )                                    | V <sub>PP</sub> Setup to WE# (CE#) Going High                   | 3     | 200  |                 | ns   |
| $t_{\rm WHGL}$ ( $t_{\rm EHGL}$ )                                         | Write Recovery before Read                                      |       | 30   |                 | ns   |
| t <sub>QVSL</sub>                                                         | WP# High Hold from Valid SRD, RY/BY# High Z                     | 3, 6  | 0    |                 | ns   |
| t <sub>QVVL</sub> V <sub>PP</sub> Hold from Valid SRD, RY/BY# High Z      |                                                                 | 3, 6  | 0    |                 | ns   |
| t <sub>WHR0</sub> (t <sub>EHR0</sub> )                                    | WE# (CE#) High to SR.7 Going "0"                                | 3, 7  |      | $t_{AVQV}^+$ 50 | ns   |
| $t_{WHRL} (t_{EHRL})$                                                     | WE# (CE#) High to RY/BY# Going Low                              | 3     |      | 100             | ns   |

#### $V_{CC}$ =2.7V-3.6V, $T_{A}$ =0°C to +70°C

NOTES:

1. The timing characteristics for reading the status register during block erase, full chip erase, (page buffer) program and OTP program operations are the same as during read-only operations. Refer to AC Characteristics for read-only operations.

2. A write operation can be initiated and terminated with either CE# or WE#.

3. Sampled, not 100% tested.

4. Write pulse width (t<sub>WP</sub>) is defined from the falling edge of CE# or WE# (whichever goes low last) to the rising edge of CE# or WE# (whichever goes high first). Hence,  $t_{WP}=t_{WLWH}=t_{ELEH}=t_{WLEH}=t_{ELWH}$ . 5. Write pulse width high ( $t_{WPH}$ ) is defined from the rising edge of CE# or WE# (whichever goes high first) to the falling

edge of CE# or WE# (whichever goes low last). Hence,  $t_{WPH}=t_{WHWL}=t_{EHEL}=t_{WHEL}=t_{EHWL}$ . 6.  $V_{PP}$  should be held at  $V_{PP}=V_{PPH1/2}$  until determination of block erase, full chip erase, (page buffer) program or OTP program success (SR.1/3/4/5=0).

7.  $t_{WHR0}$  ( $t_{EHR0}$ ) after the Read Query or Read Identifier Codes/OTP command= $t_{AVOV}$ +100ns.

8. Refer to Table 6 for valid address and data for block erase, full chip erase, (page buffer) program, OTP program or lock bit configuration.





| Symbol            | Parameter                                                              |  | Min. | Max. | Unit |
|-------------------|------------------------------------------------------------------------|--|------|------|------|
| t <sub>PLPH</sub> | RST# Low to Reset during Read<br>(RST# should be low during power-up.) |  | 100  |      | ns   |
| t <sub>PLRH</sub> | RST# Low to Reset during Erase or Program                              |  |      | 22   | μs   |
| t <sub>2VPH</sub> | VPH V <sub>CC</sub> 2.7V to RST# High                                  |  | 100  |      | ns   |
| t <sub>VHQV</sub> | VHQV V <sub>CC</sub> 2.7V to Output Delay                              |  |      | 1    | ms   |
| NOTES             |                                                                        |  |      |      |      |

NOTES:

1. A reset time, t<sub>PHQV</sub>, is required from the later of SR.7 (RY/BY#) going "1" (High Z) or RST# going high until outputs are valid. Refer to AC Characteristics - Read-Only Operations for  $t_{PHQV}$ . 2.  $t_{PLPH}$  is <100ns the device may still reset but this is not guaranteed.

3. Sampled, not 100% tested.

4. If RST# asserted while a block erase, full chip erase, (page buffer) program or OTP program operation is not executing, the reset will complete within 100ns.

5. When the device power-up, holding RST# low minimum 100ns is required after V<sub>CC</sub> has been in predefined range and also has been in stable there.

 $V_{CC}=2.7V-3.6V, T_{A}=0^{\circ}C \text{ to }+70^{\circ}C$ 

| 1.2.7 Block Erase, Full Chip Erase, (Page Buffer) Program and OTP Program Performance | 1.2.7 | 7 Block Erase, Full Chip Erase, (Page) | Buffer) Program and O | OTP Program Performance <sup>(3)</sup> | ) |
|---------------------------------------------------------------------------------------|-------|----------------------------------------|-----------------------|----------------------------------------|---|
|---------------------------------------------------------------------------------------|-------|----------------------------------------|-----------------------|----------------------------------------|---|

| Symbol                                     | Parameter                                                                         | Notes | Page Buffer<br>Command is<br>Used or not | V <sub>PP</sub> =V <sub>PPH1</sub><br>(In System) |                     | V <sub>PP</sub> =V <sub>PPH2</sub><br>(In Manufacturing) |      |                     | Unit                |    |
|--------------------------------------------|-----------------------------------------------------------------------------------|-------|------------------------------------------|---------------------------------------------------|---------------------|----------------------------------------------------------|------|---------------------|---------------------|----|
|                                            |                                                                                   |       | Used                                     | Min.                                              | Тур. <sup>(1)</sup> | Max. <sup>(2)</sup>                                      | Min. | Тур. <sup>(1)</sup> | Max. <sup>(2)</sup> |    |
| t <sub>WPB</sub>                           | 4K-Word Parameter Block                                                           | 2     | Not Used                                 |                                                   | 0.05                | 0.3                                                      |      | 0.04                | 0.12                | S  |
| •WPB                                       | Program Time                                                                      | 2     | Used                                     |                                                   | 0.03                | 0.12                                                     |      | 0.02                | 0.06                | S  |
| t <sub>WMB</sub>                           | 32K-Word Main Block                                                               | 2     | Not Used                                 |                                                   | 0.38                | 2.4                                                      |      | 0.31                | 1.0                 | S  |
| WMB                                        | Program Time                                                                      | 2     | Used                                     |                                                   | 0.24                | 1.0                                                      |      | 0.17                | 0.5                 | s  |
| t <sub>WHQV1</sub> /                       | Word Program Time                                                                 | 2     | Not Used                                 |                                                   | 11                  | 200                                                      |      | 9                   | 185                 | μs |
| t <sub>EHQV1</sub>                         |                                                                                   | 2     | Used                                     |                                                   | 7                   | 100                                                      |      | 5                   | 90                  | μs |
| t <sub>WHOV1</sub> /<br>t <sub>EHOV1</sub> | OTP Program Time                                                                  | 2     | Not Used                                 |                                                   | 36                  | 400                                                      |      | 27                  | 185                 | μs |
| t <sub>WHQV2</sub> /<br>t <sub>EHQV2</sub> | 4K-Word Parameter Block<br>Erase Time                                             | 2     | -                                        |                                                   | 0.3                 | 4                                                        |      | 0.2                 | 4                   | s  |
| t <sub>WHQV3</sub> /<br>t <sub>EHQV3</sub> | 32K-Word Main Block<br>Erase Time                                                 | 2     | -                                        |                                                   | 0.6                 | 5                                                        |      | 0.5                 | 5                   | s  |
|                                            | Full Chip Erase Time                                                              | 2     |                                          |                                                   | 40                  | 350                                                      |      | 33                  | 350                 | s  |
| t <sub>WHRH1</sub> /<br>t <sub>EHRH1</sub> | (Page Buffer) Program Suspend<br>Latency Time to Read                             | 4     | -                                        |                                                   | 5                   | 10                                                       |      | 5                   | 10                  | μs |
| t <sub>WHRH2</sub> /<br>t <sub>EHRH2</sub> | Block Erase Suspend<br>Latency Time to Read                                       | 4     | -                                        |                                                   | 5                   | 20                                                       |      | 5                   | 20                  | μs |
| t <sub>ERES</sub>                          | Latency Time from Block Erase<br>Resume Command to Block<br>Erase Suspend Command | 5     | -                                        | 500                                               |                     |                                                          | 500  |                     |                     | μs |

NOTES:

1. Typical values measured at  $V_{CC}$ =3.0V,  $V_{PP}$ =3.0V or 12V, and  $T_A$ =+25°C. Assumes corresponding lock bits are not set. Subject to change based on device characterization.

2. Excludes external system-level overhead.

3. Sampled, but not 100% tested.

4. A latency time is required from writing suspend command (WE# or CE# going high) until SR.7 going "1" or RY/BY# going High Z.

5. If the interval time from a Block Erase Resume command to a subsequent Block Erase Suspend command is shorter than t<sub>ERES</sub> and its sequence is repeated, the block erase operation may not be finished.

# 2 Related Document Information<sup>(1)</sup>

| Document No. | Document Name              |
|--------------|----------------------------|
| FUM00701     | LH28F320BF series Appendix |

NOTE:

1. International customers should contact their local SHARP or distribution sales offices.

# LH28F320BFXX-XXXXXX Flash MEMORY ERRATA

# 1. AC Characteristics

## **PROBLEM**

The table below summarizes the AC characteristics.

AC Characteristics - Write Operations

| Page | Symbol                | Parameter                  | Min.                    | Max. | Unit |    |
|------|-----------------------|----------------------------|-------------------------|------|------|----|
| 25   | t <sub>AVAV</sub>     | Write Cycle Time           |                         | 75   |      | ns |
| 25   | $t_{WLWH}(t_{ELEH})$  | WE# (CE#) Pulse Width      | t <sub>AVAV</sub> =75ns | 50   |      | ns |
| 25   | $t_{WHWL} (t_{EHEL})$ | WE# (CE#) Pulse Width High | 25                      |      | ns   |    |

V<sub>CC</sub>=2.7V-3.6V

## **WORKAROUND**

System designers should consider these specifications.

# **STATUS**

This is intended to be fixed in future devices.

# A-1 RECOMMENDED OPERATING CONDITIONS

## A-1.1 At Device Power-Up

AC timing illustrated in Figure A-1 is recommended for the supply voltages and the control signals at device power-up. If the timing in the figure is ignored, the device may not operate correctly.



Figure A-1. AC Timing at Device Power-Up

For the AC specifications  $t_{VR}$ ,  $t_R$ ,  $t_F$  in the figure, refer to the next page. See the "ELECTRICAL SPECIFICATIONS" described in specifications for the supply voltage range, the operating temperature and the AC specifications not shown in the next page.

# A-1.1.1 Rise and Fall Time

| Symbol          | Parameter                 |  | Min. | Max.  | Unit |
|-----------------|---------------------------|--|------|-------|------|
| t <sub>VR</sub> | V <sub>CC</sub> Rise Time |  | 0.5  | 30000 | μs/V |
| t <sub>R</sub>  | Input Signal Rise Time    |  |      | 1     | μs/V |
| t <sub>F</sub>  | Input Signal Fall Time    |  |      | 1     | μs/V |

NOTES:

1. Sampled, not 100% tested.

2. This specification is applied for not only the device power-up but also the normal operations.

# A-1.2 Glitch Noises

Do not input the glitch noises which are below  $V_{IH}$  (Min.) or above  $V_{IL}$  (Max.) on address, data, reset, and control signals, as shown in Figure A-2 (b). The acceptable glitch noises are illustrated in Figure A-2 (a).



Figure A-2. Waveform for Glitch Noises

See the "DC CHARACTERISTICS" described in specifications for  $V_{IH}$  (Min.) and  $V_{IL}$  (Max.).

# A-2 RELATED DOCUMENT INFORMATION<sup>(1)</sup>

| Document No. | Document Name                                             |  |
|--------------|-----------------------------------------------------------|--|
| AP-001-SD-E  | Flash Memory Family Software Drivers                      |  |
| AP-006-PT-E  | Data Protection Method of SHARP Flash Memory              |  |
| AP-007-SW-E  | RP#, V <sub>PP</sub> Electric Potential Switching Circuit |  |

NOTE:

1. International customers should contact their local SHARP or distribution sales office.

#### A-3 STATUS REGISTER READ OPERATIONS

If AC timing for reading the status register described in specifications is not satisfied, a system processor can check the status register bit SR.15 instead of SR.7 to determine when the erase or program operation has been completed.

|                                                                                                                                                                                           | NOTES:                                                                                                                                                                                                  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SR.15 = WRITE STATE MACHINE STATUS: (DQ <sub>15</sub> )<br>1 = Ready in All Partitions<br>0 = Busy in Any Partition                                                                       | SR.15 indicates the status of WSM (Write State Machine). If SR.15="0", erase or program operation is in progress in any partition.                                                                      |
| <ul> <li>SR.7 = WRITE STATE MACHINE STATUS<br/>FOR EACH PARTITION: (DQ<sub>7</sub>)</li> <li>1 = Ready in the Addressed Partition</li> <li>0 = Busy in the Addressed Partition</li> </ul> | SR.7 indicates the status of the partition. If SR.7="0", erase or program operation is in progress in the addressed partition. Even if the SR.7 is "1", the WSM may be occupied by the other partition. |

Table A-3-1. Status Register Definition (SR.15 and SR.7)

