

# LH4266 SPDT RF Switch

# **General Description**

The LH4266 is a single pole double throw switch intended for RF and video switching applications. The device has a TTL compatible control signal and can be configured as a multiplexer or demultiplexer which will fulfill most switching needs.

The non-selected input may be terminated to provide a match to the source driving that port and prevent spurious oscillations that might occur from an unterminated transmission line.

#### Features

- Single pole double throw (SPDT)
- DC to 150 MHz

- + 27.5 dBm maximum signal (50Ω) Low insertion loss 1.5 dB (50Ω)
- Non-selected input terminated
- Break before make
- TTL compatible control signal
- Internal power supply bypassing

### Applications

- ATE pin driver switch
- Computer RF switch
- Tester switching matrix
- RF voltage multiplexer



© 1995 National Semiconductor Corporation TL/K/9404 RRD-B30M115/Printed in U. S. A.

# LH4266 SPDT RF Switch

October 1988

| Absolute Maximum Ratings                        |             |                                                |                    |
|-------------------------------------------------|-------------|------------------------------------------------|--------------------|
| If Military/Aerospace specified devices are     | e required, | Control Voltage, (V <sub>C</sub> )             | V <sub>S</sub> -2V |
| please contact the National Semiconduc          | ctor Sales  | Storage Temperature Range, (T <sub>STG</sub> ) | -65°C to +150°C    |
| Office/Distributors for availability and specif | fications.  | Operating Temperature Range, (T <sub>A</sub> ) |                    |
| Supply Voltage, (V <sub>S</sub> )               | $\pm 18V$   | LH4266CD                                       | -25°C to +85°C     |
| Power Dissipation, (P <sub>D</sub> )(See Curve) | 2.0W        | LH4266D                                        | -55°C to +125°C    |
| Input Signal, (V <sub>IN</sub> )                | $\pm V_S$   | Lead Temperature (T <sub>L</sub> )             |                    |
| ESD                                             | TBD         | (Soldering, < 10 seconds)                      | 300°C              |

# **DC Electrical Characteristics** $V_S = \pm 15V$ , $R_S = 50\Omega$ , $R_L = 50\Omega$ , $T_A = 25^{\circ}C$ unless otherwise noted.

|                 |                       |                                                 | LH4266C |                             |                             | Units                               |  |
|-----------------|-----------------------|-------------------------------------------------|---------|-----------------------------|-----------------------------|-------------------------------------|--|
| Symbol          | Parameter             | Conditions                                      | Typical | Tested<br>Limit<br>(Note 2) | Design<br>Limit<br>(Note 3) | (Max. unless<br>otherwise<br>noted) |  |
| IS              | Supply                | V+                                              | 4.8     | 7                           |                             | m۵                                  |  |
|                 | Current               | V-                                              | -47     | -60                         |                             |                                     |  |
| V <sub>TH</sub> | Logic High            |                                                 | 1.5     | 2.0                         |                             | V (Min)                             |  |
| V <sub>TL</sub> | Logic Low             |                                                 | 0.5     | 0.8                         |                             | V                                   |  |
| I <sub>IN</sub> | Control Input Current | $V_{IN} = 0V$ to 5V                             | 2.0     | 3.0                         |                             | μΑ                                  |  |
| R <sub>ON</sub> | On Resistance         | $V_1 = V_2 = 0V,$                               | 15      | 18                          |                             | 0                                   |  |
| Δ <sub>r</sub>  | Resistance Match      | l <sub>D</sub> = 1 mA                           |         | 4                           |                             | 32                                  |  |
|                 | Leakage Current       | $V_{1-2} = V_D = \pm 5V,$<br>Switch On, Note 4  |         | 100                         |                             |                                     |  |
|                 |                       | $V_{1-2} = V_D = \pm 5V,$<br>Switch Off, Note 4 |         | 100                         |                             | nA                                  |  |
|                 |                       | $V_{1-2} = V_D = \pm 5V,$<br>Input to Input     |         | 100                         |                             |                                     |  |

DC Electrical Characteristics  $V_S=~\pm15V,\,R_S=~50\Omega,\,R_L=~50\Omega,\,T_A=~25^\circ\text{C}$  unless otherwise noted. (Note 1)

|                 |                       |                                                 |         | LH4266                      |                             |                                     |
|-----------------|-----------------------|-------------------------------------------------|---------|-----------------------------|-----------------------------|-------------------------------------|
| Symbol          | Parameter             | Conditions                                      | Typical | Tested<br>Limit<br>(Note 2) | Design<br>Limit<br>(Note 3) | (Max. unless<br>otherwise<br>noted) |
| IS              | Supply                | V+                                              | 4.8     | 7                           |                             | m۵                                  |
|                 | Current               | V-                                              | -47     | -60                         |                             |                                     |
| V <sub>TH</sub> | Logic High            |                                                 | 1.5     | 1.8                         |                             | V (Min)                             |
| V <sub>TL</sub> | Logic Low             |                                                 | 0.5     | 0.8                         |                             | V                                   |
| I <sub>IN</sub> | Control Input Current | $V_{IN} = 0V$ to 5V                             | 2.0     | 3.0                         |                             | μA                                  |
| R <sub>ON</sub> | On Resistance         | $V_1 = V_2 = 0V,$                               | 15      |                             | 30                          | 0                                   |
| Δ <sub>r</sub>  | Resistance Match      | I <sub>D</sub> = 1 mA                           |         | 6                           |                             |                                     |
|                 | Leakage Current       | $V_{1-2} = V_D = \pm 5V,$<br>Switch On, Note 4  |         | 1                           |                             |                                     |
|                 |                       | $V_{1-2} = V_D = \pm 5V,$<br>Switch Off, Note 4 |         | 1                           |                             | μΑ                                  |
|                 |                       | $V_{1-2} = V_D = \pm 5V,$<br>Input to Input     |         | 1                           |                             |                                     |
|                 |                       |                                                 |         |                             |                             |                                     |

|                  |                           | Conditions             | LH4266C/LH4266 |                             |                             | Units                               |
|------------------|---------------------------|------------------------|----------------|-----------------------------|-----------------------------|-------------------------------------|
| Symbol Parameter | Parameter                 |                        | Typical        | Tested<br>Limit<br>(Note 2) | Design<br>Limit<br>(Note 3) | (Max. unless<br>otherwise<br>noted) |
|                  | Insertion Loss            | 10 MHz                 | 1.0            | 1.5                         |                             | dB                                  |
|                  |                           | 100 MHz                | 2.0            | 2.3                         |                             |                                     |
|                  | Isolation Input to Output | 10 MHz                 | 90             | 75                          |                             | dB<br>(Min)                         |
|                  | See Test Circuit          | 100 MHz                | 75             | 60                          |                             |                                     |
|                  | Isolation Input1          | 10 MHz                 | 90             |                             |                             |                                     |
|                  | to Input2                 | 100 MHz                | 60             |                             |                             |                                     |
|                  | Distortion                | $V_{OUT} = 10 V_{p-p}$ | 1.0            |                             |                             | %                                   |
| V <sub>SWR</sub> |                           | Unselected Input       | 1.5 : 1        |                             |                             | Ratio                               |
| T <sub>SW</sub>  | Switching Speed           |                        | 500            | -                           |                             | ns                                  |

Note 1: Boldface limits are guaranteed over full temperature range.

Note 2: Tested limits are guaranteed and 100% production tested.

Note 3: Design limits are guaranteed (but not production tested) over the indicated temperature range. These limits are not used to calculate outgoing quality level. Note 4: Leakage current is measured with signal applied to each input. See test circuit.





\*Same test for Input 2.

Test Circuit for Isolation Input to Output



TL/K/9404-12

## **Applications Information, LH4266**

The LH4266 uses hybrid technology to give increased circuit performance. In order to maintain its excellent cross talk and feedthru specifications, proper RF grounding and shielding should be incorporated in the printed circuit board layout. For example; the input traces should not run next to output traces and grounds should be provided by a ground plane under the device (see Figure 1a, b for suggested PC board lavout).

The device contains two internal termination resistors and switches. If termination of the non-selected input is desired, connect the termination pin to the adjacement input pin and the deselected input will be terminated with approximately 50Ω.

Note that the internal termination resistors are internally connected to the device's ground pin. Thus if the internal termination resistors are used then the input ground planes should remain isolated from the output ground plane (as in Figure 1) so as not to form a ground loop. When using external termination resistors at the input, the resistors should be connected to their respective ground planes, and, pin 16 should be tied to input1's ground plane while pin 21 is tied to input2's ground plane. Since pins 16 and 21 are internally connected to the device ground pin, the input and output ground planes should remain isolated. LH4266's power supplies are internally bypassed with high frequency capacitors for ease of use. Thus for high frequency applications bypass capacitors are not required, however, at low frequencies (10 MHz or less) a 4.7  $\mu\text{F}$  bypass capacitor for each supply is recommended.

Due to the unique design of the LH4266 it can easily be used as a multiplexer or demultiplexer. In fact several units can be connected to give a 1 to 4 multiplexer or a 4 to 1 demultiplexer by simply adding the required units as shown in Figures 2 to 5.

The action of the switches can be seen in the following truth table.

| LH4266 | Truth | Table |
|--------|-------|-------|
|--------|-------|-------|

| Control  | Pin 24<br>Input 2 | Pin 13<br>Input 1 |
|----------|-------------------|-------------------|
| Low = 0  | On                | Off               |
| High = 1 | Off               | On                |



Double Sided Board, Bottom Side

# **Video Switch**

The LH4266 is ideally suited for video signal switching applications. Figure 7 shows how the LH4266 may be used to select one of two video input signals while the LH4006 buffer allows driving four doubly terminated 75 $\Omega$  cables. R1 biases the buffer's output to 0V and prevents the output stage from saturating when both switches are momentarily open. Meanwhile, R2 eliminates the offset voltage caused by the buffer's input bias current, and, a 10 pF capacitor across R2 prevents undesirable oscillations caused by stray capacitance at the buffers's inverting input. The circuit is capable of producing  $\pm 1V$  at the terminated ends of the 75 $\Omega$  cables. To maintain LH4266's excellent input to output isolation and input to input crosstalk specifications, extreme care should be exercised while laying out the printed circuit board. From Figure 1's recommended printed circuit board layout it can be observed that there are three separate ground planes. Each input signal should be referenced to it's respective ground plane while the output signal, control signal and power supplies are referenced to the output ground plane. Note that LH4266's internal termination resistors are internally connected to the device's ground pin. Consequently, if 1 H4266's internal termination resistors are used then the input and output ground planes should remain isolated (as in Figure 1) so as to prevent a ground loop from occurring. When an external termination resistor is used as in Figure 7, the resistor should be connected to its respective ground plane, while pin 16 is tied to input1's ground plane and pin 21 is tied to input2's ground plane. Moreover, all ground planes should remain isolated because pins 16 and 21 are internally connected to the device ground pin.

# **Application Circuits, LH4266**



FIGURE 2. 2 to 1 Multiplexer



FIGURE 3. 1 to 2 Demultiplexer



FIGURE 4. 4 to 1 Multiplexer



FIGURE 5. 1 to 4 Demultiplexer



FIGURE 6. ATE Pin Driver Switch

TL/K/9404-3

TL/K/9404-4





National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.