

# LM1815EP

-

.

**Features** 

Adaptive hysteresis

external resistor

**Applications** 

Single supply operation

Ground referenced input

CMOS compatible logic

Selected Military Applications

Selected Avionics Applications

True zero crossing timing reference

Operates from 2V to 12V supply voltage

Handles inputs from 100 mV\_{P-P} to over  $120V_{P-P}$  with

# Enhanced Plastic Adaptive Variable Reluctance Sensor Amplifier

### **General Description**

The LM1815EP is an adaptive sense amplifier and default gating circuit for motor control applications. The sense amplifier provides a one-shot pulse output whose leading edge coincides with the negative-going zero crossing of a ground referenced input signal such as from a variable reluctance magnetic pick-up coil.

In normal operation, this timing reference signal is processed (delayed) externally and returned to the LM1815EP. A Logic input is then able to select either the timing reference or the processed signal for transmission to the output driver stage.

The adaptive sense amplifier operates with a positive-going threshold which is derived by peak detecting the incoming signal and dividing this down. Thus the input hysteresis varies with input signal amplitude. This enables the circuit to sense in situations where the high speed noise is greater than the low speed signal amplitude. Minimum input signal is  $150 \text{mV}_{\text{P-P}}$ .

### ENHANCED PLASTIC

- Extended Temperature Performance of -40°C to +125°C
- Baseline Control Single Fab & Assembly Site
- Process Change Notification (PCN)
- Qualification & Reliability Data
- Solder (PbSn) Lead Finish is standard
- Enhanced Diminishing Manufacturing Sources (DMS) Support

### **Ordering Information**

| PART NUMBER      | VID PART NUMBER | NS PACKAGE NUMBER (Note 3) |
|------------------|-----------------|----------------------------|
| LM1815MXEP       | V62/04634-01    | M14A                       |
| (Note 1, Note 2) | TBD             | TBD                        |

Note 1: For the following (Enhanced Plastic) versions, check for availability: LM1815MEP, LM1815NEP. Parts listed with an "X" are provided in Tape & Reel and parts without an "X" are in Rails.

Note 2: FOR ADDITIONAL ORDERING AND PRODUCT INFORMATION, PLEASE VISIT THE ENHANCED PLASTIC WEB SITE AT: www.national.com/ mil

Note 3: Refer to package details under Physical Dimensions

### **Connection Diagram**

LM1815EP Enhanced Plastic



If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Supply Voltage                      | 12V                          |
|-------------------------------------|------------------------------|
| Power Dissipation ( <i>Note 5</i> ) | 1250 mW                      |
| Operating Temperature Range         | –40°C≤T <sub>A</sub> ≤+125°C |

| Storage Temperature Range                |  |
|------------------------------------------|--|
| Junction Temperature                     |  |
| Input Current                            |  |
| Lead Temperature<br>(Soldering, 10 sec.) |  |
|                                          |  |

 $-65^{\circ}C \le T_{J} \le +150^{\circ}C$ +150°C ±30 mA 260°C

LM1815EP Enhanced Plastic

| Parameter                       | Conditions                                                                  | Min | Тур  | Max | Units                |
|---------------------------------|-----------------------------------------------------------------------------|-----|------|-----|----------------------|
| Operating Supply Voltage        |                                                                             | 2.5 | 10   | 12  | V                    |
| Supply Current                  | Pin 3 = -0.1V, Pin 9 = 2V, Pin 11 = 0.8V                                    |     | 3.6  | 6   | mA                   |
| Reference Pulse Width           | $f_{IN}$ = 1Hz to 2kHz, R = 150k $\Omega$ , C = 0.001µF                     | 70  | 100  | 130 | μs                   |
| Logic Input Bias Current        | V <sub>IN</sub> = 2V, (Pin 9 and Pin 11)                                    |     |      | 5   | μA                   |
| Signal Input Bias Current       | V <sub>IN</sub> = 0V dc, (Pin 3)                                            |     | -200 |     | nA                   |
| Logic Threshold                 | (Pin 9 and Pin 11)                                                          | 0.8 | 1.1  | 2.0 | V                    |
| V <sub>OUT</sub> High           | $R_L = 1k\Omega$ , (Pin 10)                                                 | 7.5 | 8.6  |     | V                    |
| V <sub>OUT</sub> Low            | I <sub>SINK</sub> = 0.1mA, (Pin 10)                                         |     | 0.3  | 0.4 | V                    |
| Output Leakage Pin 12           | V <sub>12</sub> = 11V                                                       |     | 0.01 | 10  | μA                   |
| Saturation Voltage P12          | I <sub>12</sub> = 2mA                                                       |     | 0.2  | 0.4 | V                    |
| Input Zero Crossing Threshold   | All Modes, V <sub>SIGNAL</sub> = 1V pk-pk                                   | -25 | 0    | 25  | mV ( <i>Note 7</i> ) |
| Minimum Input Arming Threshold  | Mode 1, Pin 5 = Open                                                        | 30  | 45   | 60  | mV ( <i>Note 7</i> ) |
|                                 | Mode 2, Pin 5 = $V_{CC}$                                                    | 200 | 300  | 450 | mV ( <i>Note 7</i> ) |
|                                 | Mode 3, Pin 5 = Gnd                                                         | -25 | 0    | 25  | mV ( <i>Note 7</i> ) |
|                                 | Mode 1, Pin 5 = Open<br>V <sub>SIGNAL</sub> ≥ 230mV pk-pk ( <i>Note 6</i> ) | 40  | 80   | 90  | %( <i>Note 7</i> )   |
| Adaptive Input Arming Threshold | Mode 2, Pin 5 = $V_{CC}$<br>$V_{SIGNAL} \ge 1.0V \text{ pk-pk} (Note 6)$    |     | 80   |     | %( <i>Note 7</i> )   |
|                                 | Mode 3, Pin 5 = Gnd<br>V <sub>SIGNAL</sub> ≥ 150mV pk-pk ( <i>Note 6</i> )  |     | 80   |     | %( <i>Note 7</i> )   |

Note 4: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" specifies conditions of device operation.

Note 5: For operation at elevated temperatures, the device must be derated based on a 150°C maximum junction temperature and a thermal resistance of 80° C/W (DIP), 120°C/W (SO-14) junction to ambient.

Note 6: Tested per Figure 1, V<sub>SIGNAL</sub> is a Sine Wave; F<sub>SIGNAL</sub> is 1000Hz.

Note 7: The Min/Typ Max limits are relative to the positive voltage peak seen at  $V_{IN}$  Pin 3.

3

## **Typical Performance Characteristics**



Mode 3 Minimum Arming Threshold

vs Temperature

MODE 3

Vcc = 10V PIN 5 = 0V

0 25 50

AMBIENT TEMPERATURE (°C)

75 100 125

20090507

25

20

15

10 5

> 0 -5

-10 -15

-20

-25

ARMING THRESHOLD (mV)

vs Temperature 500 ARMING THRESHOLD (mV) 400 300 200 MODE 2 VCC = 10V100 PIN 5 = Vcc 0 0 50 75 100 50 -25 125 AMBIENT TEMPERATURE (°C) 20090506

Mode 2 Minimum Arming Threshold

Mode 1 Minimum Arming Threshold vs V<sub>CC</sub>



20090508



LM1815EP Enhanced Plastic







| Signal<br>Input<br>Pin 3 | RC<br>Timing<br>Pin 14 | Input<br>Select<br>Pin 11 | Timing<br>Input<br>Pin 9 | Gated<br>Output<br>Pin 10 |
|--------------------------|------------------------|---------------------------|--------------------------|---------------------------|
| ± Pulses                 | RC                     | L                         | Х                        | Pulses = RC               |
| Х                        | X                      | Н                         | Н                        | н                         |
| Х                        | Х                      | Н                         | L                        | L                         |
| ± Pulses                 | L                      | L                         | L                        | Zero                      |
|                          |                        |                           |                          | Crossing                  |





7

# Schematic Diagram



### **Application Hints**



FIGURE 2. LM1815EP Oscillograms

#### **INPUT VOLTAGE CLAMP**

The signal input voltage at pin 3 is internally clamped. Current limit for the Input pin is provided by an external resistor which should be selected to allow a peak current of ±3 mA in normal operation. Positive inputs are clamped by a  $1k\Omega$  resistor and series diode (see R4 and Q12 in the internal schematic diagram), while an active clamp limits pin 3 to typically 350mV below Ground for negative inputs (see R2, R3, Q10, and Q11 in the internal schematic diagram). Thus for input signal transitions that are more than 350mV below Ground, the input pin current (up to 3mA) will be pulled from the V+ supply. If the V + pin is not adequately bypassed the resulting voltage ripple at the V+ pin will disrupt normal device operation. Likewise, for input signal transitions that are more than 500mV above Ground, the input pin current will be dumped to Ground through device pin 2. Slight shifts in the Ground potential at device pin 2, due to poor grounding techniques relative to the input signal ground, can cause unreliable operation. As always, adequate device grounding, and V+ bypassing, needs to be considered across the entire input voltage and frequency range for the intended application.

#### **INPUT CURRENT LIMITING**

As stated earlier, current limiting for the Input pin is provided by a user supplied external resistor. For purposes of selecting the appropriate resistor value the Input pin should be considered to be a zero ohm connection to ground. For applications where the input voltage signal is not symmetrical with relationship to Ground the worst case voltage peak should be used.

#### Minimum Rext = [(Vin peak)/3mA]

In the application example shown in figure 1 (Rext =  $18k\Omega$ ) the recommended maximum input signal voltage is  $\pm 54V$  (i.e. 108Vp-p).

### **OPERATION OF ZERO CROSSING DETECTOR**

The LM1815EP is designed to operate as a zero crossing detector, triggering an internal one shot on the negative-going edge of the input signal. Unlike other zero crossing detectors, the LM1815EP cannot be triggered until the input signal has crossed an "arming" threshold on the positive-going portion

of the waveform. The arming circuit is reset when the chip is triggered, and subsequent zero crossings are ignored until the arming threshold is exceeded again. This threshold varies depending on the connection at pin 5. Three different modes of operation are possible:

#### MODE 1, PIN 5 OPEN

The adaptive mode is selected by leaving device pin 5 open circuit. For input signals of less than  $\pm 135$ mV (i.e. 270 mVp-p) and greater than typically  $\pm 75$ mV (i.e. 150mVp-p), the input arming threshold is typically at 45mV. Under these conditions the input signal must first cross the 45mV threshold in the positive direction to arm the zero crossing detector, and then cross zero in the negative direction to trigger it.

If the signal is less than 30mV peak (minimum rating in Electrical Characteristics), the one shot is guaranteed to not trigger.

Input signals of greater than  $\pm 230$ mV (i.e. 460 mVp-p) will cause the arming threshold to track at 80% of the peak input voltage. A peak detector capacitor at device pin 7 stores a value relative to the positive input peaks to establish the arming threshold. Input signals must exceed this threshold in the positive direction to arm the zero crossing detector, which can then be triggered by a negative-going zero crossing.

The peak detector tracks rapidly as the input signal amplitude increases, and decays by virtue of the resistor connected externally at pin 7 track decreases in the input signal.

If the input signal amplitude falls faster than the voltage stored on the peak detector capacitor there may be a loss of output signal until the capacitor voltage has decayed to an appropriate level.

Note that since the input voltage is clamped, the waveform observed at pin 3 is not identical to the waveform observed at the variable reluctance sensor. Similarly, the voltage stored at pin 7 is not identical to the peak voltage appearing at pin 3.

#### MODE 2, PIN 5 CONNECTED TO V+

The input arming threshold is fixed at 200mV minimum when device pin 5 is connected to the positive supply. The chip has no output for signals of less than  $\pm 200$  mV (i.e. 400mVp-p)

and triggers on the next negative-going zero crossing when the arming threshold is has been exceeded.

### **MODE 3, PIN 5 GROUNDED**

With pin 5 grounded, the input arming threshold is set to 0V,  $\pm 25$ mV maximum. Positive-going zero crossings arm the chip, and the next negative-going zero crossing triggers it. This is the very basic form of zero-crossing detection.

#### **ONE SHOT TIMING**

The one shot timing is set by a resistor and capacitor connected to pin 14. The recommended maximum resistor value is 150kohms. The capacitor value can be changed as needed, as long as the capacitor type does not present any signfigant leakage that would adversely affect the RC time constant. The output pulse width is:

pulse width = 
$$0.673 \times R \times C$$
 (1)

For a given One Shot pulse width, the recommended maximum input signal frequency is:

 $Fin(max) = 1/(1.346 \times R \times C)$  (2)

In the application example shown in figure 1 (R=150kohms, C=0.001 $\mu$ F) the recommended maximum input frequency will typically be 5kHz. Operating with input frequencies above the recommended Fin (max) value may result in unreliable performance of the One Shot circuitry. For those applications where the One Shot circuit is not required, device pin 14 can be tied directly to Ground.

#### LOGIC INPUTS

In some systems it is necessary to externally generate pulses, such as during stall conditions when the variable reluctance sensor has no output. External pulse inputs at pin 9 are gated through to pin 10 when Input Select (pin 11) is pulled high. Pin 12 is a direct output for the one shot and is unaffected by the status of pin 11.

Input/output pins 9, 11, 10, and 12 are all CMOS logic compatible. In addition, pins 9, 11, and 12 are TTL compatible. Pin 10 is not guaranteed to drive a TTL load.

Pins 1, 4, 6 and 13 have no internal connections and can be grounded.



| Products                       |                              | Design Support                  |                                |  |
|--------------------------------|------------------------------|---------------------------------|--------------------------------|--|
| Amplifiers                     | www.national.com/amplifiers  | WEBENCH® Tools                  | www.national.com/webench       |  |
| Audio                          | www.national.com/audio       | App Notes                       | www.national.com/appnotes      |  |
| Clock and Timing               | www.national.com/timing      | Reference Designs               | www.national.com/refdesigns    |  |
| Data Converters                | www.national.com/adc         | Samples                         | www.national.com/samples       |  |
| Interface                      | www.national.com/interface   | Eval Boards                     | www.national.com/evalboards    |  |
| LVDS                           | www.national.com/lvds        | Packaging                       | www.national.com/packaging     |  |
| Power Management               | www.national.com/power       | Green Compliance                | www.national.com/quality/green |  |
| Switching Regulators           | www.national.com/switchers   | Distributors                    | www.national.com/contacts      |  |
| LDOs                           | www.national.com/ldo         | Quality and Reliability         | www.national.com/quality       |  |
| LED Lighting                   | www.national.com/led         | Feedback/Support                | www.national.com/feedback      |  |
| Voltage References             | www.national.com/vref        | Design Made Easy                | www.national.com/easy          |  |
| PowerWise® Solutions           | www.national.com/powerwise   | Applications & Markets          | www.national.com/solutions     |  |
| Serial Digital Interface (SDI) | www.national.com/sdi         | Mil/Aero                        | www.national.com/milaero       |  |
| Temperature Sensors            | www.national.com/tempsensors | SolarMagic™                     | www.national.com/solarmagic    |  |
| PLL/VCO                        | www.national.com/wireless    | PowerWise® Design<br>University | www.national.com/training      |  |

For more National Semiconductor product information and proven design tools, visit the following Web sites at: www.national.com

THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT.

TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS, PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS.

EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS. NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders.

Copyright© 2010 National Semiconductor Corporation

For the most current product information visit us at www.national.com



National Semiconductor Americas Technical Support Center Email: support@nsc.com w.national.com Tel: 1-800-272-9959

National Semiconductor Europe **Technical Support Center** Email: europe.support@nsc.com

National Semiconductor Asia Pacific Technical Support Center Email: ap.support@nsc.com

National Semiconductor Japan **Technical Support Center** Email: ipn.feedback@nsc.com