

www.ti.com

SNVS242C - JUNE 2003 - REVISED MARCH 2013

# LM2724A High Speed 3A Synchronous MOSFET Driver

Check for Samples: LM2724A

## FEATURES

- Shoot-Through Protection
- Input Under-Voltage-Lock-Out
- 3A Peak Driving Current
- 195µA Quiescent Current
- 28V Input Voltage in Buck Configuration
- SOIC-8 and WSON Packages

## **APPLICATIONS**

- High Current DC/DC Power Supplies
- High Input Voltage Switching Regulators
- Fast Transient Microprocessors
- Notebook Computers

## DESCRIPTION

The LM2724A is a dual N-channel MOSFET driver which can drive both the top and bottom MOSFETs in a push-pull structure simultaneously. The LM2724A takes a logic input and splits it into two complimentary signals with a typical 20ns dead time in between. The built-in cross-conduction protection circuitry prevents the top and bottom MOSFETs from turning on simultaneously. With a bias voltage of 5V, the peak sourcing and sinking current for each driver of the LM2724A is about 3A. Input UVLO (Under-Voltage-Lock-Out) ensures that all the driver outputs stay low until the supply rail exceeds the power-on threshold during system power on, or after the supply rail drops below power-on threshold by a specified hysteresis during system power down. The cross-conduction protection circuitry detects both driver outputs and will not turn on a driver until the other driver output is low. The top gate voltage needed by the top MOSFET is obtained through an external boot-strap structure. When not switching, the LM2724A only draws up to 195µA from the 5V rail. The synchronization operation of the bottom MOSFET can be disabled by pulling the SYNC pin to ground.

## TYPICAL APPLICATION



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.

## LM2724A

#### SNVS242C - JUNE 2003 - REVISED MARCH 2013



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### CONNECTION DIAGRAM



Figure 1. 8-Lead SOIC See Package Number D



Figure 2. 8-Lead WSON See Package Number NGN

| Pin | Name            | Function                                                                         |
|-----|-----------------|----------------------------------------------------------------------------------|
| 1   | SW              | Top driver return. Should be connected to the common node of top and bottom FETs |
| 2   | HG              | Top gate drive output. Should be connected to the top FET gate.                  |
| 3   | BOOT            | Bootstrap. Accepts a bootstrap voltage for powering the high-side driver         |
| 4   | IN              | Accepts a logic control signal                                                   |
| 5   | SYNC            | Bottom gate enable                                                               |
| 6   | V <sub>CC</sub> | Connect to +5V supply                                                            |
| 7   | LG              | Bottom gate drive output. Should be connected to the bottom FET gate.            |
| 8   | GND             | Ground                                                                           |

#### **PIN DESCRIPTIONS**

#### **BLOCK DIAGRAM**



EXAS

www.ti.com

#### ABSOLUTE MAXIMUM RATINGS<sup>(1)(2)</sup>

|                                  |            | VALUE / UNITS                   |
|----------------------------------|------------|---------------------------------|
| V <sub>CC</sub>                  |            | 7V                              |
| BOOT to SW                       |            | 7V                              |
| BOOT to GND <sup>(3)</sup>       |            | 35V                             |
| SW to GND <sup>(4)</sup>         | -2V to 30V |                                 |
| Junction Temperature             | +150°C     |                                 |
| Power Dissipation <sup>(5)</sup> |            | 720mW (SOIC-8)<br>3.2W (WSON-8) |
| Storage Temperature              |            | −65°C to 150°C                  |
| ESD Susceptibility               | 2.0 kV     |                                 |
| Soldering Time, Temperature      |            | 10sec., 300°C                   |

(1) Absolute Maximum Ratings are limits beyond which damage to the device may occur. Operating ratings are conditions under which the device operates correctly. The ensured specifications apply only for the listed test conditions. Some performance characteristics may degrade when the part is not operated under listed conditions.

(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.

(3) If BOOT voltage exceeds this value, the ESD structure will degrade.

- (4) The SW pin can have -2V to -0.5V applied for a maximum duty cycle of 10% with a maximum period of 1 second. There is no duty cycle or maximum period limitation for a SW pin voltage range of -0.5V to 30V.
- (5) Maximum allowable power dissipation is a function of the maximum junction temperature, T<sub>JMAX</sub>, the junction-to-ambient thermal resistance, θ<sub>JA</sub>, and the ambient temperature, T<sub>A</sub>. The maximum allowable power dissipation at any ambient temperature is calculated using: P<sub>MAX</sub> = (T<sub>JMAX</sub>-T<sub>A</sub>) / θ<sub>JA</sub>. The junction-to-ambient thermal resistance, θ<sub>JA</sub>, for LM2724A is 172°C/W. For a T<sub>JMAX</sub> of 150°C and T<sub>A</sub> of 25°C, the maximum allowable power dissipation is 0.7W. The θ<sub>JA</sub>, for LM2724A WSON package is 39°C/W. For a T<sub>JMAX</sub> of 150°C and T<sub>A</sub> of 25°C, the maximum allowable power dissipation is 3.2W.

(6) ESD machine model susceptibility is 200V.

## **RECOMMENDED OPERATING CONDITIONS**<sup>(1)</sup>

|                            | VALUE / UNITS  |  |
|----------------------------|----------------|--|
| V <sub>CC</sub>            | 4.3V to 6.8V   |  |
| Junction Temperature Range | -40°C to 125°C |  |

(1) Absolute Maximum Ratings are limits beyond which damage to the device may occur. Operating ratings are conditions under which the device operates correctly. The ensured specifications apply only for the listed test conditions. Some performance characteristics may degrade when the part is not operated under listed conditions.

## Electrical Characteristics — LM2724A

V<sub>CC</sub> = BOOT = SYNC = 5V, SW = GND = 0V, unless otherwise specified. Tyicals and limits appearing in plain type apply for  $T_A = T_J = +25^{\circ}C$ . Limits appearing in **boldface** type apply over the entire operating temperature range.

| Symbol                 | Parameter                                                                      | Condition                               | Min        | Тур  | Max | Units           |
|------------------------|--------------------------------------------------------------------------------|-----------------------------------------|------------|------|-----|-----------------|
| POWER S                | SUPPLY                                                                         | ·                                       |            |      |     |                 |
| I <sub>q_op</sub>      | Operating Quiescent Current                                                    | IN = 0V                                 |            | 145  | 195 | μA              |
| TOP DRIV               | /ER                                                                            |                                         |            |      |     | .4              |
|                        | Peak Pull-Up Current                                                           |                                         |            | 3.0  |     | А               |
|                        | Pull-Up Rds_on                                                                 | $I_{BOOT} = I_{HG} = 0.3A$              |            | 1.2  |     | Ω               |
|                        | Peak Pull-down Current                                                         |                                         |            | -3.2 |     | Α               |
|                        | Pull-down Rds_on                                                               | $I_{SW} = I_{HG} = 0.3A$                |            | 0.5  |     | Ω               |
| t <sub>4</sub>         | Rise Time                                                                      | Timing Diagram, $C_{LOAD} = 3.3$ nF     |            | 17   |     | ns              |
| t <sub>6</sub>         | Fall Time                                                                      |                                         |            | 12   |     | ns              |
| t <sub>3</sub>         | Pull-Up Dead Time                                                              | Timing Diagram                          |            | 19   |     | ns              |
| t <sub>5</sub>         | Pull-Down Delay                                                                | Timing Diagram, from IN Falling Edge    |            | 27   |     | ns              |
| воттом                 | DRIVER                                                                         |                                         |            |      |     |                 |
|                        | Peak Pull-Up Current                                                           |                                         |            | 3.2  |     | А               |
|                        | Pull-up Rds_on                                                                 | $I_{VCC} = I_{LG} = 0.3A$               |            | 1.1  |     | Ω               |
|                        | Peak Pull-down Current                                                         |                                         |            | 3.2  |     | А               |
|                        | Pull-down Rds_on                                                               | $I_{GND} = I_{LG} = 0.3A$               |            | 0.6  |     | Ω               |
| t <sub>8</sub>         | Rise Time                                                                      | Timing Diagram, $C_{LOAD} = 3.3$ nF     |            | 17   |     | ns              |
| t <sub>2</sub>         | Fall Time                                                                      |                                         |            | 14   |     | ns              |
| t <sub>7</sub>         | Pull-up Dead Time                                                              | Timing Diagram                          |            | 22   |     | ns              |
| t <sub>1</sub>         | Pull-down Delay                                                                | Timing Diagram                          |            | 13   |     | ns              |
| LOGIC                  | •                                                                              | •                                       | . <u>.</u> |      | -j  | +               |
| V <sub>uvlo_up</sub>   | V <sub>CC</sub> Under-Voltage-Lock-Out Upper Threshold                         | V <sub>CC</sub> rises from 0V toward 5V |            |      | 4   | V               |
| V <sub>uvlo_dn</sub>   | V <sub>CC</sub> Under-Voltage-Lock-Out Lower Threshold                         | VCC falls from 5V toward 0V             | 2.5        |      |     | V               |
| V <sub>uvlo_hys</sub>  | V <sub>CC</sub> Under-Voltage-Lock-Out Hysteresis                              | $V_{CC}$ falls from 5V toward 0V        |            | 0.8  |     | V               |
| V <sub>IH_SYNC</sub>   | SYNC Pin High Input                                                            |                                         | 55%        |      |     | V               |
| V <sub>IL_SYNC</sub>   | SYNC Pin Low Input                                                             |                                         |            |      | 25% | V <sub>CC</sub> |
| I <sub>leak_SYNC</sub> | SYNC Pin Leakage Current                                                       | SYNC = 5V, Sink Current                 |            |      | 2   |                 |
|                        |                                                                                | SYNC = 0V, Source Current               |            |      | 10  | μA              |
| I <sub>leak_IN</sub>   | IN Pin Leakage Current                                                         | IN = 0V, Source Current                 |            |      | 2   | μA              |
|                        |                                                                                | IN = 5V, Sink Current                   |            |      | 10  | μΛ              |
| t <sub>on_min1</sub>   | Minimum Positive Pulse Width at IN Pin <sup>(1)</sup>                          |                                         |            | 160  |     |                 |
| t <sub>on_min2</sub>   | Minimum Positive Pulse Width at IN Pin for HG to Respond $^{\left( 2\right) }$ |                                         |            | 45   |     |                 |
| t <sub>on_min3</sub>   | Minimum Positive Pulse Width at IN Pin for LG to $\ensuremath{Respond}^{(3)}$  |                                         |            | 10   |     | ns              |
| t <sub>off_min1</sub>  | Minimum Negative Pulse Width at IN Pin for LG to Respond <sup>(4)</sup>        |                                         |            | 40   |     |                 |
| t <sub>off_min2</sub>  | Minimum Negative Pulse Width at IN Pin for HG to Respond <sup>(5)</sup>        |                                         |            | 5    |     |                 |
| V <sub>IH_IN</sub>     | IN High Level Input Voltage                                                    | When IN pin goes high from 0V           | 55%        |      |     | N               |
| V <sub>IL_IN</sub>     | IN Low Level Input Voltage                                                     | When IN pin goes low from 5V            |            |      | 25% | V <sub>CC</sub> |

If the positive pulse width at IN pin is below this value but above ton\_min2, the pulse is internally stretched to ton\_min1, so the HG width will (1) be a constant value.

If the positive pulse width at IN pin is below this value but above t<sub>on\_min3</sub>, then HG stops responding while LG still responds to the pulse. If the positive pulse width at IN pin is below this value, the pulse will be completely ignored. Neither HG or LG will respond to it. (2)

(3)

(4)

If the negative pulse width at IN pin is below this value but above toff min2, then LG stops responding while HG still responds. If the negative pulse width at IN pin is below this value, the pulse will be completely ignored. Neither HG or LG will respond to it. (5)



www.ti.com

SNVS242C - JUNE 2003 - REVISED MARCH 2013

#### **TIMING DIAGRAM**



SNVS242C - JUNE 2003 - REVISED MARCH 2013

## **REVISION HISTORY**

| Cł | Changes from Revision B (March 2013) to Revision C |   |  |  |  |  |  |
|----|----------------------------------------------------|---|--|--|--|--|--|
| •  | Changed layout of National Data Sheet to TI format | 5 |  |  |  |  |  |





www.ti.com



6-Feb-2020

## PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| LM2724AMX/NOPB   | ACTIVE | SOIC         | D       | 8    | 2500    | Green (RoHS<br>& no Sb/Br) | SN               | Level-1-260C-UNLIM |              | 2724<br>AM     | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are n | ominal |
|-----------------------|--------|
|-----------------------|--------|

| Device         | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM2724AMX/NOPB | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

10-Aug-2016



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LM2724AMX/NOPB | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |

# D0008A



# **PACKAGE OUTLINE**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



# D0008A

# **EXAMPLE BOARD LAYOUT**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## D0008A

# **EXAMPLE STENCIL DESIGN**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated