

# LM4810 Boomer® Audio Power Amplifier Series

# **Dual 105mW Headphone Amplifier with Active-High Shutdown Mode**

### **General Description**

The LM4810 is a dual audio power amplifier capable of delivering 105mW per channel of continuous average power into a 16 $\Omega$  load with 0.1% (THD+N) from a 5V power supply. Boomer audio power amplifiers were designed specifically to provide high quality output power with a minimal amount of external components. Since the LM4810 does not require bootstrap capacitors or snubber networks, it is optimally suited for low-power portable systems.

The unity-gain stable LM4810 can be configured by external gain-setting resistors.

The LM4810 features an externally controlled, active-high, micropower consumption shutdown mode, as well as an internal thermal shutdown protection mechanism.

### **Key Specifications**

■ THD+N at 1kHz, 105mW continuous average power into  $16\Omega$  0.1% (typ)

- THD+N at 1kHz, 70mW continuous average power into 32Ω 0.1% (typ)
- Shutdown Current

### 0.4µA (typ)

#### **Features**

- Active-high shutdown mode
- LLP, MSOP, and SO surface mount packaging
- "Click and Pop" suppression circuitry
- Low shutdown current
- No bootstrap capacitors required
- Unity-gain stable

### **Applications**

- Cellular Phones
- Personal Computers
- Microphone Preamplifier
- PDA's

### **Typical Application**



\*Refer to the Application Information Section for information concerning proper selection of the input and output coupling capacitors.

FIGURE 1. Typical Audio Amplifier Application Circuit

Boomer® is a registered trademark of National Semiconductor Corporation.

### **Connection Diagrams**

**MSOP Package** 



Top View Order NumberLM4810MM See NS Package Number MUA08A

SO Package

V<sub>OUT1</sub> 1 8 V<sub>DD</sub>

7 V<sub>OUT2</sub>

6 V<sub>IN2</sub>

5 SHUTDOWN

Top View Order NumberLM4810MA See NS Package Number M08A

**LLP Package** 



Top View Order NumberLM4810LD See NS Package Number LDA08B

SO Marking







**LLP Marking** 



### Absolute Maximum Ratings (Note 2)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Supply Voltage                         | 6.0V            |
|----------------------------------------|-----------------|
| Storage Temperature                    | -65°C to +150°C |
| ESD Susceptibility (Note 4)            | 3.5kV           |
| ESD Machine Model (Note 8)             | 250V            |
| Junction Temperature (T <sub>J</sub> ) | 150°C           |
| Soldering Information (Note 1)         |                 |
| Small Outline Package                  |                 |
| Vapor Phase (60 sec.)                  | 215°C           |
| Infrared (15 sec.)                     | 220°C           |
| Thermal Resistance                     |                 |

| $\theta_{JC}$ (SO)   | 35°C/W            |
|----------------------|-------------------|
| $\theta_{JA}$ (MSOP) | 210°C/W           |
| $\theta_{JC}$ (MSOP) | 56°C/W            |
| $\theta_{JA}$ (LLP)  | 117°C/W (Note 9)  |
| $\theta_{JA}$ (LLP)  | 150°C/W (Note 10) |
| $\theta_{JC}$ (LLP)  | 15°C/W            |

### **Operating Ratings** (Note 2)

Temperature Range

 $-40^{\circ}C \le T_A \le 85^{\circ}C$  $T_{MIN} \leq T_A \leq T_{MAX}$ Supply Voltage ( $V_{\rm CC}$  $2.0V \le V_{CC} \le 5.5V$ 

Note 1: See AN-450 "Surface Mounting and their Effects on Product Reliability" for other methods of soldering surface mount devices.

### **Electrical Characteristics** (Notes 2, 3)

 $\theta_{JA}$  (SO)

The following specifications apply for  $V_{DD}$  = 5V unless otherwise specified, limits apply to  $T_A$  = 25°C.

170°C/W

| Symbol            | Parameter                    | Conditions                                    | LM4      | 4810                  | Units    |
|-------------------|------------------------------|-----------------------------------------------|----------|-----------------------|----------|
|                   |                              |                                               | Тур      | Limit                 | (Limits) |
|                   |                              |                                               | (Note 5) | (Note 7)              |          |
| V <sub>DD</sub>   | Supply Voltage               |                                               |          | 2.0                   | V (min)  |
|                   |                              |                                               |          | 5.5                   | V (max)  |
| I <sub>DD</sub>   | Supply Current               | $V_{IN} = 0V, I_O = 0A$                       | 1.3      | 3                     | mA(max)  |
| I <sub>SD</sub>   | Shutdown Current             | $V_{IN} = 0V, V_{SHUTDOWN} = V_{DD}$          | 0.4      | 2                     | μA(max)  |
| V <sub>os</sub>   | Output Offset Voltage        | $V_{IN} = 0V$                                 | 4.0      | 50                    | mV(max)  |
| Po                | Output Power                 | THD+N = 0.1%, f = 1kHz                        |          |                       |          |
|                   |                              | $R_L = 16\Omega$                              | 105      |                       | mW       |
|                   |                              | $R_L = 32\Omega$                              | 70       | 65                    | mW(min)  |
| THD+N             | Total Harmonic Distortion    | $P_O = 50$ mW, $R_L = 32\Omega$               | 0.3      |                       | %        |
|                   |                              | f = 20Hz to 20kHz                             |          |                       |          |
| Crosstalk         | Channel Separation           | $R_L = 32\Omega; P_O = 70$ mW                 | 70       |                       | dB       |
| PSRR              | Power Supply Rejection Ratio | $C_B = 1.0 \mu F; V_{RIPPLE} = 200 mV_{PP},$  | 70       |                       | dB       |
|                   |                              | $f = 1kHz$ ; Input terminated into $50\Omega$ |          |                       |          |
| V <sub>SDIH</sub> | Shutdown Voltage Input High  |                                               |          | 0.8 x V <sub>DD</sub> | V (min)  |
| V <sub>SDIL</sub> | Shutdown Voltage Input Low   |                                               |          | 0.2 x V <sub>DD</sub> | V (max)  |

### **Electrical Characteristics** (Notes 2, 3)

The following specifications apply for  $V_{DD}$  = 3.3V unless otherwise specified, limits apply to  $T_A$  = 25°C.

| Symbol          | Parameter                 | Conditions                                           | LM              | LM4810 Units      |          |
|-----------------|---------------------------|------------------------------------------------------|-----------------|-------------------|----------|
|                 |                           |                                                      | Typ<br>(Note 5) | Limit<br>(Note 7) | (Limits) |
| I <sub>DD</sub> | Supply Current            | V <sub>IN</sub> = 0V, I <sub>O</sub> = 0A            | 1.0             |                   | mA       |
| I <sub>SD</sub> | Shutdown Current          | $V_{IN} = 0V, V_{SHUTDOWN} = V_{DD}$                 | 0.4             |                   | μA       |
| V <sub>OS</sub> | Output Offset Voltage     | $V_{IN} = 0V$                                        | 4.0             |                   | mV       |
| Po              | Output Power              | THD+N = 0.1%, f = 1kHz                               |                 |                   |          |
|                 |                           | $R_L = 16\Omega$                                     | 40              |                   | mW       |
|                 |                           | $R_L = 32\Omega$                                     | 28              |                   | mW       |
| THD+N           | Total Harmonic Distortion | $P_O = 25$ mW, $R_L = 32\Omega$<br>f = 20Hz to 20kHz | 0.4             |                   | %        |
| Crosstalk       | Channel Separation        | $R_L = 32\Omega$ ; $P_O = 25$ mW                     | 70              |                   | dB       |

### Electrical Characteristics (Notes 2, 3) (Continued)

The following specifications apply for  $V_{DD}$  = 3.3V unless otherwise specified, limits apply to  $T_A$  = 25°C.

| Symbol            | Parameter                    | Conditions                                          | LM4810   |                       | Units    |
|-------------------|------------------------------|-----------------------------------------------------|----------|-----------------------|----------|
|                   |                              |                                                     | Тур      | Limit                 | (Limits) |
|                   |                              |                                                     | (Note 5) | (Note 7)              |          |
| PSRR              | Power Supply Rejection Ratio | $C_B = 1.0 \mu F$ ; Vripple = 200mV <sub>PP</sub> , | 70       |                       | dB       |
|                   |                              | $f = 1kHz$ ; Input terminated into $50\Omega$       |          |                       |          |
| V <sub>SDIH</sub> | Shutdown Voltage Input High  |                                                     |          | 0.8 x V <sub>DD</sub> | V (min)  |
| V <sub>SDIL</sub> | Shutdown Voltage Input Low   |                                                     |          | 0.2 x V <sub>DD</sub> | V (max)  |

### Electrical Characteristics (Notes 2, 3)

The following specifications apply for  $V_{DD}$  = 2.6V unless otherwise specified, limits apply to  $T_A$  = 25°C.

| Symbol            | Parameter                    | Conditions                                          | LM4810          |                       | Units    |
|-------------------|------------------------------|-----------------------------------------------------|-----------------|-----------------------|----------|
|                   |                              |                                                     | Typ<br>(Note 5) | Limit<br>(Note 7)     | (Limits) |
|                   |                              | N 01/ 1 0A                                          | , ,             | (Note 7)              |          |
| I <sub>DD</sub>   | Supply Current               | $V_{IN} = 0V, I_O = 0A$                             | 0.9             |                       | mA       |
| I <sub>SD</sub>   | Shutdown Current             | $V_{IN} = 0V, V_{SHUTDOWN} = V_{DD}$                | 0.2             |                       | μΑ       |
| Vos               | Output Offset Voltage        | $V_{IN} = 0V$                                       | 4.0             |                       | mV       |
| Po                | Output Power                 | THD+N = 0.1%, f = 1kHz                              |                 |                       |          |
|                   |                              | $R_L = 16\Omega$                                    | 20              |                       | mW       |
|                   |                              | $R_L = 32\Omega$                                    | 16              |                       | mW       |
| THD+N             | Total Harmonic Distortion    | $P_{O} = 15 \text{mW}, R_{L} = 32 \Omega$           | 0.6             |                       | %        |
|                   |                              | f = 20Hz to 20kHz                                   |                 |                       |          |
| Crosstalk         | Channel Separation           | $R_L = 32\Omega$ ; $P_O = 15$ mW                    | 70              |                       | dB       |
| PSRR              | Power Supply Rejection Ratio | $C_B = 1.0 \mu F$ ; Vripple = 200mV <sub>PP</sub> , | 70              |                       | dB       |
|                   |                              | $f = 1kHz$ ; Input terminated into $50\Omega$       |                 |                       |          |
| V <sub>SDIH</sub> | Shutdown Voltage Input High  |                                                     |                 | 0.8 x V <sub>DD</sub> | V (min)  |
| V <sub>SDIL</sub> | Shutdown Voltage Input Low   |                                                     |                 | 0.2 x V <sub>DD</sub> | V (max)  |

- Note 2: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur.
- Note 3: All voltages are measured with respect to the ground pin, unless otherwise specified.
- Note 4: Human body model, 100pF discharged through a 1.5k $\Omega$  resistor.
- Note 5: Typical specifications are specified at +25OC and represent the most likely parametric norm.
- Note 6: Tested limits are guaranteed to National's AOQL (Average Outgoing Quality Level).
- Note 7: Datasheet max/min specification limits are guaranteed by design, test, or statistical analysis.
- Note 8: Machine Model ESD test is covered by specification EIAJ IC-121-1981. A 200pF cap is charged to the specified voltage, then discharged directly into the IC with no external series resistor (resistance of discharge path must be under 50Ohms).
- **Note 9:** The given  $\theta_{JA}$  is for an LM4810 packaged in an LDA08B with the Exposed-Dap soldered to a printed circuit board copper pad with an area equivalent to that of the Exposed-Dap itself.
- Note 10: The given  $\theta_{JA}$  is for an LM4810 packaged in an LDA08B with the Exposed-Dap not soldered to any circuit board copper.

### **External Components Description** (Figure 1)

| Components                                                                                                                                                                                                            | Functional Description                                                                                                                                                                                                                                                                            |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1. R <sub>i</sub>                                                                                                                                                                                                     | The inverting input resistance, along with $R_f$ , set the closed-loop gain. $R_i$ , along with $C_i$ , form a high pass filter with $f_c = 1/(2\pi R_i C_i)$ .                                                                                                                                   |  |
| 2. C <sub>i</sub>                                                                                                                                                                                                     | The input coupling capacitor blocks DC voltage at the amplifier's input terminals. $C_i$ , along with $R_i$ , create a highpass filter with $f_c = 1/(2\pi R_i C_i)$ . Refer to the section, <b>Selecting Proper External Components</b> , for an explanation of determining the value of $C_i$ . |  |
| 3. R <sub>f</sub>                                                                                                                                                                                                     | The feedback resistance, along with R <sub>i</sub> , set closed-loop gain.                                                                                                                                                                                                                        |  |
| 4. C <sub>S</sub>                                                                                                                                                                                                     | This is the supply bypass capacitor. It provides power supply filtering. Refer to the <b>Application</b> Information section for proper placement and selection of the supply bypass capacitor.                                                                                                   |  |
| This is the BYPASS pin capacitor. It provides half-supply filtering. Refer to the section, <b>Selecting</b> Proper External Components, for information concerning proper placement and selection of C <sub>B</sub> . |                                                                                                                                                                                                                                                                                                   |  |
| 6. C <sub>O</sub>                                                                                                                                                                                                     | This is the output coupling capacitor. It blocks the DC voltage at the amplifier's output and forms a high pass filter with $R_L$ at $f_O = 1/(2\pi R_L C_O)$                                                                                                                                     |  |

## **Typical Performance Characteristics**

### THD+N vs Frequency



### THD+N vs Frequency



### THD+N vs Frequency



### THD+N vs Frequency



### **Typical Performance Characteristics** (Continued) THD+N vs Frequency THD+N vs Frequency $P_0 = 25 \text{ mW}$ $P_0 = 25 \text{ mW}^2$ $R_L = 16 \Omega$ $R_L = 8 \Omega$ NO FILTERS NO FILTERS THD+N (%) 0.01 0.01 20 20 100 1k 10k 20k 100 1k 10k 20k FREQUENCY (Hz) FREQUENCY (Hz) 20008967 20008968 THD+N vs Frequency THD+N vs Frequency $V_{\rm DD} = 2.6 \, \text{V}$ V<sub>DD</sub> = 2.6 V $P_0 = 15 \text{ mW}$ $P_0 = 15 \text{ mW}$ $R_L = 32\Omega_L$ = 16Ω NO FILTERS NO FILTERS THD+N (%) 0.01 0.01 20 100 20 100 1k 10k 20k 1k 10k 20k FREQUENCY (Hz) FREQUENCY (Hz) 20008969 20008970 THD+N vs Frequency THD+N vs Frequency = 2.6 V $P_0 = 15 \text{ mW}$ $= 5 k\Omega$ NO FILTERS THD+N (%) THD+N (%)





20008972

#### THD+N vs Output Power



#### THD+N vs Output Power



#### THD+N vs Output Power



#### THD+N vs Output Power





### THD+N vs Output Power



20008978

#### THD+N vs Output Power



#### THD+N vs Output Power



20008980

#### THD+N vs Output Power



#### **Output Power vs Load Resistance**



**Output Power vs Load Resistance** 



#### **Output Power vs Load Resistance**



### Output Power vs Supply Voltage



#### Output Power vs Power Supply



20008926

#### Output Power vs Power Supply



#### Dropout Voltage vs Supply Voltage



#### Power Dissipation vs Output Power



#### Power Dissipation vs Output Power



20008930

#### Typical Performance Characteristics (Continued) **Power Dissipation vs Channel Separation Output Power** 180 $V_{DD} = 5V$ $V_{DD}$ BW < 80 kHz-10 f = 1 kHz $R_L = 32\Omega$ 160 $= 8\Omega$ -20 $P_0^- = 70 \text{ mW}$ THD+N < 1.0% POWER DISSIPATION (mW) 140 -30 0 dB = 70mW CROSSTALK (dB) 120 -40 -50 100 -60 80 -70 $\mathsf{R}_\mathsf{L}$ $= 16 \Omega$ 60 -80 Channel B to -90 40 $= 32\Omega$ -100 20 -1100 -120 0 20 40 60 80 100 120 140 160 10 100 1k 10k 20k OUTPUT POWER (mW) FREQUENCY (Hz) 20008931 20008982 **Noise Floor Power Supply Rejection Ratio** $50 \mu$ +0 $V_{DD} = 5V$ V<sub>DD</sub> = 5V | | | | | | | $V_{RIPPLE} = 200 \text{ mV}_{PP}$ $R_L = 32\Omega$ 0 dB = 200 mV<sub>PP</sub> OUTPUT NOISE LEVEL (dB) $40 \mu$ Input terminated $=32\Omega$ -30 -into $50\Omega$ ; $C_B = 1.0 \mu$ F < 22 kHz $30 \mu$ -50 -60 $20 \mu$ -70-80 terminated $10 \mu$ into $50\Omega$ ; -90 -100 0 20 100 1k 10k 100k 50 100 200 500 1k 2k 5k 10k 20k Ηz FREQUENCY (Hz) 20008983 20008934 Open Loop **Open Loop Frequency Response Frequency Response** 70 135 70 135 $V_{DD} = 5V$ 5 V $V_{DD}$ 60 60 90 90 32Ω 50 45 50 45 0 0 40 40 30 30 GAIN (dB) GAIN (dB) -90 BHASE 20 20 -90 10 10 -135





20008951





### Application Information

#### **MICRO-POWER SHUTDOWN**

The voltage applied to the SHUTDOWN pin controls the LM4810's shutdown function. Activate micro-power shutdown by applying a logic high voltage to the SHUTDOWN pin. The logic threshold is typically  $V_{\rm DD}/2$ . When active, the LM4810's micro-power shutdown feature turns off the amplifier's bias circuitry, reducing the supply current. The low 0.4 $\mu$ A typical shutdown current is achieved by applying a voltage that is as near as  $V_{\rm DD}$  as possible to the SHUTDOWN pin. A voltage that is less than  $V_{\rm DD}$  may increase the shutdown current.

There are a few ways to control the micro-power shutdown. These include using a single-pole, single-throw switch, a microprocessor, or a microcontroller. When using a switch, connect an external  $100 k\Omega$  pull-up resistor between the SHUTDOWN pin and  $V_{\rm DD}$ . Connect the switch between the SHUTDOWN pin and GND. Select normal amplifier operation by closing the switch. Opening the switch connects the SHUTDOWN pin to  $V_{\rm DD}$  through the pull-up resistor, activating micro-power shutdown. The switch and resistor guarantee that the SHUTDOWN pin will not float. This prevents unwanted state changes. In a system with a microprocessor or a microcontroller, use a digital output to apply the control voltage to the SHUTDOWN pin. Driving the SHUTDOWN pin with active circuitry eliminates the pull-up resistor.

# EXPOSED-DAP PACKAGE PCB MOUNTING CONSIDERATION

The LM4810's exposed-Dap (die attach paddle) package (LD) provides a low thermal resistance between the die and the PCB to which the part is mounted and soldered. This allows rapid heat transfer from the die to the surrounding PCB copper traces, ground plane, and surrounding air.

The LD package should have its DAP soldered to a copper pad on the PCB. The DAP's PCB copper pad may be connected to a large plane of continuous unbroken copper. This plane forms a thermal mass, heat sink, and radiation area. However, since the LM4810 is designed for headphone applications, connecting a copper plane to the DAP's PCB

copper pad is not required. The LM4810's Power Dissipation vs Output Power Curve in the **Typical Performance Characteristics** shows that the maximum power dissipated is just 45mW per amplifier with a 5V power supply and a 32 $\Omega$  load. Further detailed and specific information concerning PCB layout, fabrication, and mounting an LD (LLP) package is available from National Semiconductor's Package Engineering Group under application note AN1187.

#### **POWER DISSIPATION**

Power dissipation is a major concern when using any power amplifier and must be thoroughly understood to ensure a successful design. Equation 1 states the maximum power dissipation point for a single-ended amplifier operating at a given supply voltage and driving a specified output load.

$$P_{DMAX} = (V_{DD})^2 / (2\pi^2 R_L)$$
 (1)

Since the LM4810 has two operational amplifiers in one package, the maximum internal power dissipation point is twice that of the number which results from Equation 1. Even with the large internal power dissipation, the LM4810 does not require heat sinking over a large range of ambient temperature. From Equation 1, assuming a 5V power supply and a 32 $\Omega$  load, the maximum power dissipation point is 40mW per amplifier. Thus the maximum package dissipation point is 80mW. The maximum power dissipation point obtained must not be greater than the power dissipation that results from Equation 2:

$$P_{DMAX} = (T_{JMAX} - T_A) / \theta_{JA}$$
 (2)

For package MUA08A,  $\theta_{JA} = 210^{\circ}\text{C/W}$ .  $T_{JMAX} = 150^{\circ}\text{C}$  for the LM4810. Depending on the ambient temperature,  $T_A$ , of the system surroundings, Equation 2 can be used to find the maximum internal power dissipation supported by the IC packaging. If the result of Equation 1 is greater than that of Equation 2, then either the supply voltage must be de-

### **Application Information** (Continued)

creased, the load impedance increased or  $T_A$  reduced. For the typical application of a 5V power supply, with a  $32\Omega$  load, the maximum ambient temperature possible without violating the maximum junction temperature is approximately  $133.2^{\circ}C$  provided that device operation is around the maximum power dissipation point. Power dissipation is a function of output power and thus, if typical operation is not around the maximum power dissipation point, the ambient temperature may be increased accordingly. Refer to the  $\mbox{Typical Performance Characteristics}$  curves for power dissipation information for lower output powers.

### **POWER SUPPLY BYPASSING**

As with any power amplifier, proper supply bypassing is critical for low noise performance and high power supply rejection. Applications that employ a 5V regulator typically use a 10µF in parallel with a 0.1µF filter capacitors to stabilize the regulator's output, reduce noise on the supply line, and improve the supply's transient response. However, their presence does not eliminate the need for a local 1.0µF tantalum bypass capacitance connected between the LM4810's supply pins and ground. Keep the length of leads and traces that connect capacitors between the LM4810's power supply pin and ground as short as possible. Connecting a 4.7µF capacitor, CB, between the BYPASS pin and ground improves the internal bias voltage's stability and improves the amplifier's PSRR. The PSRR improvements increase as the bypass pin capacitor value increases. Too large, however, increases the amplifier's turn-on time. The selection of bypass capacitor values, especially C<sub>B</sub>, depends on desired PSRR requirements, click and pop performance (as explained in the section, Selecting Proper External Components), system cost, and size constraints.

#### SELECTING PROPER EXTERNAL COMPONENTS

Optimizing the LM4810's performance requires properly selecting external components. Though the LM4810 operates well when using external components with wide tolerances, best performance is achieved by optimizing component values.

The LM4810 is unity-gain stable, giving a designer maximum design flexibility. The gain should be set to no more than a given application requires. This allows the amplifier to achieve minimum THD+N and maximum signal-to-noise ratio. These parameters are compromised as the closed-loop gain increases. However, low gain demands input signals with greater voltage swings to achieve maximum output power. Fortunately, many signal sources such as audio CODECs have outputs of 1V<sub>RMS</sub> (2.83V<sub>P-P</sub>). Please refer to the **Audio Power Amplifier Design** section for more information on selecting the proper gain.

#### Input and Output Capacitor Value Selection

Amplifying the lowest audio frequencies requires high value input and output coupling capacitors ( $C_I$  and  $C_O$  in Figure 1). A high value capacitor can be expensive and may compromise space efficiency in portable designs. In many cases, however, the speakers used in portable systems, whether internal or external, have little ability to reproduce signals below 150Hz. Applications using speakers with this limited frequency response reap little improvement by using high value input and output capacitors.

Besides affecting system cost and size,  $C_i$  has an effect on the LM4810's click and pop performance. The magnitude of

the pop is directly proportional to the input capacitor's size. Thus, pops can be minimized by selecting an input capacitor value that is no higher than necessary to meet the desired –3dB frequency. Please refer to the **Optimizing Click and Pop Reduction Performance** section for a more detailed discussion on click and pop performance.

As shown in *Figure 1*, the input resistor,  $R_{\rm I}$  and the input capacitor,  $C_{\rm I}$ , produce a -3dB high pass filter cutoff frequency that is found using Equation (3). In addition, the output load  $R_{\rm L}$ , and the output capacitor  $C_{\rm O}$ , produce a -3db high pass filter cutoff frequency defined by Equation (4).

$$f_{I-3db} = 1/2\pi R_I C_I \tag{3}$$

$$f_{O-3db} = 1/2\pi R_L C_O \tag{4}$$

Also, careful consideration must be taken in selecting a certain type of capacitor to be used in the system. Different types of capacitors (tantalum, electrolytic, ceramic) have unique performance characteristics and may affect overall system performance.

#### **Bypass Capacitor Value Selection**

Besides minimizing the input capacitor size, careful consideration should be paid to the value of  $C_{\rm B}$ , the capacitor connected to the BYPASS pin. Since  $C_{\rm B}$  determines how fast the LM4810 settles to quiescent operation, its value is critical when minimizing turn-on pops. The slower the LM4810's outputs ramp to their quiescent DC voltage (nominally 1/2  $V_{\rm DD}$ ), the smaller the turn-on pop. Choosing  $C_{\rm B}$  equal to 4.7µF along with a small value of  $C_{\rm i}$  (in the range of 0.1µF to 0.47µF), produces a click-less and pop-less shutdown function. As discussed above, choosing  $C_{\rm i}$  no larger than necessary for the desired bandwith helps minimize clicks and pops.

# OPTIMIZING CLICK AND POP REDUCTION PERFORMANCE

The LM4810 contains circuitry that minimizes turn-on and shutdown transients or "clicks and pop". For this discussion, turn-on refers to either applying the power supply voltage or when the shutdown mode is deactivated. During turn-on, the LM4810's internal amplifiers are configured as unity gain buffers. An internal current source charges up the capacitor on the BYPASS pin in a controlled, linear manner. The gain of the internal amplifiers remains unity until the voltage on the BYPASS pin reaches  $1/2\ V_{\rm DD}$ . As soon as the voltage on the BYPASS pin is stable, the device becomes fully operational. During device turn-on, a transient (pop) is created from a voltage difference between the input and output of the amplifier as the voltage on the BYPASS pin reaches 1/2 VDD. For this discussion, the input of the amplifier refers to the node between R<sub>I</sub> and C<sub>I</sub>. Ideally, the input and output track the voltage applied to the BYPASS pin. During turn-on, the buffer-configured amplifier output charges the input capacitor, C<sub>I</sub>, through the input resistor, R<sub>I</sub>. This input resistor delays the charging time of C<sub>1</sub> thereby causing the voltage difference between the input and output that results in a transient (pop). Higher value capacitors need more time to reach a quiescent DC voltage (usually  $1/2~V_{DD}$ ) when charged with a fixed current. Decreasing the value of C<sub>1</sub> and RI will minimize the turn-on pops at the expense of the desired -3dB frequency.

Although the BYPASS pin current cannot be modified, changing the size of C<sub>B</sub> alters the device's turn-on time and

### **Application Information** (Continued)

the magnitude of "clicks and pops". Increasing the value of  $C_{\rm B}$  reduces the magnitude of turn-on pops. However, this presents a tradeoff: as the size of  $C_{\rm B}$  increases, the turn-on time increases. There is a linear relationship between the size of  $C_{\rm B}$  and the turn-on time. Here are some typical turn-on times for various values of  $C_{\rm B}$ :

| Св     | T <sub>ON</sub> |
|--------|-----------------|
| 0.1μF  | 80ms            |
| 0.22µF | 170ms           |
| 0.33µF | 270ms           |
| 0.47µF | 370ms           |
| 0.68µF | 490ms           |
| 1.0μF  | 920ms           |
| 2.2µF  | 1.8sec          |
| 3.3µF  | 2.8sec          |
| 4.7μF  | 3.4sec          |
| 10μF   | 7.7sec          |

In order eliminate "clicks and pops", all capacitors must be discharged before turn-on. Rapidly switching  $V_{\rm DD}$  may not allow the capacitors to fully discharge, which may cause "clicks and pops". In a single-ended configuration, the output is coupled to the load by  $C_{\rm O}$ . This capacitor usually has a high value.  $C_{\rm O}$  discharges through internal  $20 {\rm k}\Omega$  resistors. Depending on the size of  $C_{\rm O}$ , the discharge time constant can be relatively large. To reduce transients in single-ended mode, an external  $1 {\rm k}\Omega - 5 {\rm k}\Omega$  resistor can be placed in parallel with the internal  $20 {\rm k}\Omega$  resistor. The tradeoff for using this resistor is increased quiescent current.

#### **AUDIO POWER AMPLIFIER DESIGN**

#### Design a Dual 70mW/32 $\Omega$ Audio Amplifier

Given:

The design begins by specifying the minimum supply voltage necessary to obtain the specified output power. One way to find the minimum supply voltage is to use the Output Power vs Supply Voltage curve in the **Typical Performance Characteristics** section. Another way, using Equation (5), is to calculate the peak output voltage necessary to achieve the desired output power for a given load impedance. To account for the amplifier's dropout voltage, two additional voltages, based on the Dropout Voltage vs Supply Voltage in the **Typical Performance Characteristics** curves, must be added to the result obtained by Equation (5). For a single-ended application, the result is Equation (6).

$$V_{\text{opeak}} = \sqrt{(2R_{L}P_{0})}$$
 (5)

$$V_{DD} \ge (2V_{OPEAK} + (V_{ODTOP} + V_{ODROT}))$$
 (6)

The Output Power vs Supply Voltage graph for a  $32\Omega$  load indicates a minimum supply voltage of 4.8V. This is easily met by the commonly used 5V supply voltage. The additional voltage creates the benefit of headroom, allowing the LM4810 to produce peak output power in excess of 70mW without clipping or other audible distortion. The choice of supply voltage must also not create a situation that violates maximum power dissipation as explained above in the **Power Dissipation** section. Remember that the maximum power dissipation point from Equation (1) must be multiplied by two since there are two independent amplifiers inside the package. Once the power dissipation equations have been addressed, the required gain can be determined from Equation (7).

$$A_{V} \ge \sqrt{(P_{0}R_{L})}/(V_{IN}) = V_{orms}/V_{inrms}$$
(7)

Thus, a minimum gain of 1.497 allows the LM4810 to reach full output swing and maintain low noise and THD+N perfromance. For this example, let  $A_V$ =1.5.

The amplifiers overall gain is set using the input (R<sub>i</sub>) and feedback (R<sub>f</sub>) resistors. With the desired input impedance set at  $20k\Omega$ , the feedback resistor is found using Equation (8).

$$A_{V} = R_{f}/R_{i} \tag{8}$$

The value of  $R_f$  is  $30k\Omega$ .

The last step in this design is setting the amplifier's -3db frequency bandwidth. To achieve the desired  $\pm 0.25dB$  pass band magnitude variation limit, the low frequency response must extend to at lease one–fifth the lower bandwidth limit and the high frequency response must extend to at least five times the upper bandwidth limit. The gain variation for both response limits is 0.17dB, well within the  $\pm 0.25dB$  desired limit. The results are an

$$f_1 = 100Hz/5 = 20Hz$$
 (9)

and a

$$f_H = 20kHz^*5 = 100kHz$$
 (10)

As stated in the **External Components** section, both  $R_i$  in conjunction with  $C_i$ , and  $C_o$  with  $R_L$ , create first order highpass filters. Thus to obtain the desired low frequency response of 100Hz within  $\pm 0.5$ dB, both poles must be taken into consideration. The combination of two single order filters at the same frequency forms a second order response. This results in a signal which is down 0.34dB at five times away from the single order filter –3dB point. Thus, a frequency of 20Hz is used in the following equations to ensure that the response is better than 0.5dB down at 100Hz.

$$C_i \ge 1 / (2\pi * 20k\Omega * 20Hz) = 0.397\mu\text{F}$$
; use  $0.39\mu\text{F}$ . (11)

$$C_0 \ge 1 / (2\pi * 32\Omega * 20Hz) = 249\mu\text{F}$$
; use 330 $\mu\text{F}$ . (12)

The high frequency pole is determined by the product of the desired high frequency pole,  $f_{\rm H}$ , and the closed-loop gain,

# Application Information (Continued)

 $A_V$ . With a closed-loop gain of 1.5 and  $f_H$  = 100kHz, the resulting GBWP = 150kHz which is much smaller than the LM4810's GBWP of 900kHz. This figure displays that if a

designer has a need to design an amplifier with a higher gain, the LM4810 can still be used without running into bandwidth limitations.

### **Demonstration Board Schematic**



FIGURE 2. LM4810 Demonstration Board Schematic

### **Demonstration Board Layout**



FIGURE 3. Recommended PC Board Layout Component-Side Silkscreen



FIGURE 4. Recommended PC Board Layout Component-Side Layout



FIGURE 5. Recommended PC Board Layout Bottom-Side Layout

### **Demonstration Board Layout** (Continued)



FIGURE 6. Recommended LD PC Board Layout Component-Side Silkreen



FIGURE 7. Recommended LD PC Board Layout

**Component-Side Layout** 



FIGURE 8. Recommended LD PC Board Layout Bottom-Side Layout

### Physical Dimensions inches (millimeters) unless otherwise noted



Order Number LM4810MM NS Package Number MUA08A





Order Number LM4810MA NS Package Number M08A

### Physical Dimensions inches (millimeters) unless otherwise noted (Continued) (1.3) (0.7)(8X 0.5) DIMENSIONS ARE IN MILLIMETERS (8X 0.25) RECOMMENDED LAND PATTERN 1:1 RATIO WITH PKG SOLDER PADS <u>C</u> 0.8 MAX 1.5±0.1 PIN 1 INDEX AREA-(0.2)PIN 1 ID 0 2.5±0.1 0.7±0.1 崮 2.5±0.1 -(A) 8X 0.25±0.05 6X 0.5 0.100 C AS BS 2X 1.5

Order Number LM4810LD **NS Package Number LDA08B** 

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



Email: support@nsc.com

www.national.com

**National Semiconductor** 

Europe

Fax: +49 (0) 180-530 85 86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 69 9508 6208 English Tel: +44 (0) 870 24 0 2171

Français Tel: +33 (0) 1 41 91 8790

**National Semiconductor** Asia Pacific Customer Response Group Tel: 65-2544466

Fax: 65-2504466 Email: ap.support@nsc.com **National Semiconductor** Tel: 81-3-5639-7560

LDA08B (Rev A

Fax: 81-3-5639-7507