LMH34400 ### SBOSA56B - MARCH 2022 - REVISED MARCH 2023 # LMH34400 240-MHz, Single-Ended, Transimpedance Amplifier with Integrated Clamp #### 1 Features Integrated gain: 40 kΩ Performance, $C_{PD} = 1 pF$ : Bandwidth: 240 MHz Input-referred noise: 50 nA<sub>RMS</sub> Rise, fall time: 1.5 ns Integrated ambient light cancellation Integrated 100-mA protection clamp Quiescent current: 20 mA Low-power mode current: 1.5 mA Temperature range: -40°C to +125°C ## 2 Applications - Mechanically scanning LIDAR - Solid-state scanning LIDAR - Laser distance meter - Optical ToF position sensor - Drone vision - Industrial robot LIDAR - Mobile robot LIDAR - Vacuum robot LIDAR ### 3 Description The LMH34400 is the industries' smallest, fixedgain, single-ended transimpedance amplifier for light detection and ranging (LIDAR) applications and laser distance measurement systems. The LMH34400 can produce 1.0 V<sub>PP</sub> of output swing and has an input referred noise of 50 nA<sub>RMS</sub>. The LMH34400 has an integrated 100-mA clamp that protects the amplifier and allows the device to recover rapidly from an overloaded input condition. The LMH34400 also features an integrated ambient light cancellation (ALC) circuit that can be used instead of AC coupling between the photodiode and the amplifier to save board space and system cost. The ALC loop should be disabled in cases where frequency signal content less than 400 kHz needs to be measured. The LMH34400 can be placed in low-power mode using the EN pin to conserve power when the amplifier is not being used. This feature allows several LMH34400 amplifiers to be multiplexed to the input of the next stage of the receive signal chain with the EN control pin serving as the multiplexer select function. The LMH34400 offers single-ended output and is optimized to be used with time-to-digital converter (TDC) based LIDAR systems. ### Package Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | | | | |-------------|-----------------|-------------------|--|--|--| | LMH34400 | DRL (SOT563, 6) | 1.60 mm × 1.20 mm | | | | For all available packages, see the package option addendum at the end of the data sheet. Simplified Block Diagram Transimpedance Bandwidth vs Frequency ## **Table of Contents** | 1 Features1 | 7.4 Device Functional Modes | 13 | |-----------------------------------------------------|-----------------------------------------------------|----| | 2 Applications1 | 8 Application and Implementation | 15 | | 3 Description1 | 8.1 Application Information | 15 | | 4 Revision History2 | 8.2 Typical Application | | | 5 Pin Configuration and Functions3 | 8.3 Typical Application | | | 6 Specifications4 | 8.4 Power Supply Recommendations | | | 6.1 Absolute Maximum Ratings4 | 8.5 Layout | 20 | | 6.2 ESD Ratings4 | 9 Device and Documentation Support | | | 6.3 Recommended Operating Conditions4 | 9.1 Device Support | | | 6.4 Thermal Information4 | 9.2 Documentation Support | 21 | | 6.5 Electrical Characteristics5 | 9.3 Receiving Notification of Documentation Updates | 21 | | 6.6 Electrical Characteristics: Logic Threshold and | 9.4 Support Resources | 21 | | Switching Characteristics6 | 9.5 Trademarks | 21 | | 6.7 Typical Characteristics7 | 9.6 Electrostatic Discharge Caution | 21 | | 7 Detailed Description12 | 9.7 Glossary | 21 | | 7.1 Overview | 10 Mechanical, Packaging, and Orderable | | | 7.2 Functional Block Diagram12 | Information | 21 | | 7.3 Feature Description13 | | | | 7.3 Feature Description13 | | | # **4 Revision History** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | Changes from Revision A (August 2022) to Revision B (March 2023) | | | | | |--------------------------------------------------------------------------------------------|------|--|--|--| | Added the Typical Application, Design Requirements, and Detailed Design Procedure sections | 18 | | | | | Changes from Revision * (March 2022) to Revision A (August 2022) | Page | | | | | Changed the status of the data sheet from: Advanced Information to: Production Data | 1 | | | | # **5 Pin Configuration and Functions** Figure 5-1. DRL Package, 6-Pin SOT563 (Top View) Table 5-1. Pin Functions | PIN | | TYPE(2) | DESCRIPTION | |--------|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | ITPE(=) | DESCRIPTION | | EN | 3 | I | Device enable pin. $\overline{EN}$ = logic low = normal operation (default) <sup>(1)</sup> ; $\overline{EN}$ = logic high = low-power mode. | | GND | 5 | I | Amplifier ground. | | IDC_EN | 6 | I | Ambient light cancellation loop enable. $\overline{\text{IDC\_EN}}$ = logic low = enable DC cancellation (default) <sup>(1)</sup> ; $\overline{\text{IDC\_EN}}$ = logic high = disable DC cancellation. | | IN | 1 | I | Transimpedance amplifier input. | | OUT | 4 | 0 | Amplifier output. | | VDD | 2 | I | Positive power supply. | <sup>(1)</sup> TI recommends driving a digital pin with a low-impedance source rather than leaving the pin floating because fast-moving transients can couple into the pin and inadvertently change the logic level. <sup>(2)</sup> I = input, O = output ## **6 Specifications** ## **6.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |------------------|--------------------------------|-------|----------|------| | $V_{DD}$ | Total supply voltage | | 3.65 | V | | | Voltage at output pin | 0 | $V_{DD}$ | V | | | Voltage at logic pins | -0.25 | $V_{DD}$ | V | | I <sub>IN</sub> | Continuous current into IN | | 25 | mA | | I <sub>OUT</sub> | Continuous output current | | 35 | mA | | TJ | Junction temperature | | 150 | °C | | T <sub>A</sub> | Operating free-air temperature | -40 | 125 | °C | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | <sup>(1)</sup> If used outside the *Recommended Operating Conditions* but within the *Absolute Maximum Ratings*, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|-------------------------------------------------------------------------------------|-------|------| | V | Floatroatatia diagharga | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup> | ±1000 | W | | V <sub>(ESD)</sub> | | Charged device model (CDM), per ANSI/ESDA/<br>JEDEC JS-002, all pins <sup>(2)</sup> | ±250 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ### **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |----------------|--------------------------------|-----|-----|------|------| | $V_{DD}$ | Total supply voltage | 3 | 3.3 | 3.45 | V | | T <sub>A</sub> | Operating free-air temperature | -40 | | 125 | °C | ### **6.4 Thermal Information** | | | LMH34400 | | |-----------------------|----------------------------------------------|---------------|------| | | THERMAL METRIC <sup>(1)</sup> | DRL (SOT-563) | UNIT | | | | 6 PINS | | | R <sub>θJA</sub> | Junction-to-ambient thermal resistance | 201.2 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 101.5 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 83.2 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 5.4 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 82.4 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. Product Folder Links: LMH34400 <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## **6.5 Electrical Characteristics** $V_{DD}$ = 3.3 V, $C_{PD}$ (1) = 1 pF, $\overline{EN}$ = 0 V, $\overline{IDC\_EN}$ = 3.3 V, $R_L$ = 100 $\Omega$ (Output is AC-coupled for AC performance parameters; for DC performance parameters load is referenced to 1V), and $T_A$ = 25°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------------|------------------------------------------|-------------------------------------------------------------------|------|------|------|-------------------| | AC PERF | ORMANCE | | | | | | | SSBW | Small-signal bandwidth | V <sub>OUT</sub> = 100 mV <sub>PP</sub> | | 240 | | MHz | | LSBW | Large-signal bandwidth | V <sub>OUT</sub> = 1 V <sub>PP</sub> | | 240 | | MHz | | t <sub>R</sub> , t <sub>F</sub> | Rise and fall time | V <sub>OUT</sub> = 100 mV <sub>PP</sub> , pulse width = 10 ns | | 1.5 | | ns | | | Slew rate (2) | V <sub>OUT</sub> = 1 V <sub>PP</sub> , pulse width = 10 ns | | 470 | | V/µs | | | Overload recovery time (1% settling) | I <sub>IN</sub> = 10 mA, pulse width = 10 ns | | 18 | | ns | | | Overload pulse extension (3) | I <sub>IN</sub> = 10 mA, pulse width = 10 ns | | 3 | | ns | | e <sub>N</sub> | Output noise density | f = 10 MHz | | 94 | | nV/√Hz | | i <sub>N</sub> | Integrated input-referred noise | f = DC to 250 MHz | | 50 | | nA <sub>RMS</sub> | | Z <sub>OUT</sub> | Closed-loop output impedance | f = 50 MHz | | 10 | | Ω | | | ORMANCE | | | | | | | Z <sub>21</sub> | Small-signal transimpedance gain (4) | | 33 | 40 | 46 | kΩ | | Vo | Default output voltage | I <sub>IN</sub> = 0 μA | 0.93 | 1 | 1.07 | V | | $\Delta V_O/\Delta T_A$ | Output voltage drift | | | ±20 | | μV/°C | | INPUT PE | ERFORMANCE | | | | | | | R <sub>IN</sub> | Input Resistance | | 50 | 100 | 150 | Ω | | V <sub>IN</sub> | Default input bias voltage | Input pin floating | 2.44 | 2.5 | 2.55 | V | | $\Delta V_{IN}/\Delta T_A$ | Default input bias voltage drift | Input pin floating | | 1.1 | | mV/°C | | I <sub>IN</sub> | DC input current range | Z <sub>21</sub> < 3-dB degradation from<br>I <sub>IN</sub> = 5 μA | 27 | 34 | | μΑ | | OUTPUT | PERFORMANCE | | | | | | | ., | 0.1.1.1.15 | | 2.05 | 2.3 | | V | | $V_{OH}$ | Output voltage swing (high) (5) | T <sub>A</sub> = -40°C to 125°C | | 2.3 | | V | | . , | 2 | | | 0.4 | 0.6 | V | | $V_{OL}$ | Output voltage swing (low) (6) | T <sub>A</sub> = -40°C to 125°C | | 0.45 | | V | | | | I <sub>IN</sub> = 15 μA, R <sub>L</sub> = 25 Ω | 16 | 19 | 22 | | | l <sub>OUT</sub> | Linear output drive (source) | $T_A = -40$ °C, $I_{IN} = 15 \mu A$ , $R_L = 25 \Omega$ | | 19 | | mA | | | | $T_A$ = 125°C, $I_{IN}$ = 15 μA, $R_L$ = 25 Ω | | 19 | | | | I <sub>sc</sub> | Output short-circuit current (7) | | | 85 | | mA | | Z <sub>OUT</sub> | DC output impedance (amplifier enabled) | | 7 | 10 | 13 | Ω | | AMBIENT | LIGHT CANCELLATION PERFORMANC | E (IDC_EN = 0 V) (8) | | | | | | | 0 | $I_{IN} = 0 \ \mu A \rightarrow 100 \ \mu A$ | | 6 | | μs | | | Settling time | $I_{IN} = 100 \ \mu A \rightarrow 0 \ \mu A$ | | 35 | | μs | | | Ambient light current cancellation range | Output offset shift from $I_{DC} = 5 \mu A < \pm 10 \text{ mV}$ | 2 | 3 | | mA | | POWER S | SUPPLY | | | | | | | | | | 16 | 20 | 24 | | | IQ | Quiescent current | T <sub>A</sub> = 125°C | | 22.5 | | mA | | - | | $T_A = -40^{\circ}C$ | | 18 | | | ### 6.5 Electrical Characteristics (continued) $V_{DD}$ = 3.3 V, $C_{PD}$ (1) = 1 pF, $\overline{EN}$ = 0 V, $\overline{IDC}_{\overline{E}N}$ = 3.3 V, $R_L$ = 100 $\Omega$ (Output is AC-coupled for AC performance parameters; for DC performance parameters load is referenced to 1V), and $T_A$ = 25°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | | | |----------|---------------------------------------------------------|------------------------|-----|-----|-----|------|--|--|--|--| | SHUTDOWN | | | | | | | | | | | | | | | 1.2 | 1.5 | 1.7 | | | | | | | IQ | Disabled quiescent current ( $\overline{EN} = V_{DD}$ ) | T <sub>A</sub> = -40°C | | 1.4 | | mA | | | | | | | | T <sub>A</sub> = 125°C | | 1.6 | | | | | | | | | EN and IDC_EN pins input bias current | | | 65 | 90 | μA | | | | | - (1) Input capacitance of photodiode. - (2) Average of rising and falling slew rate. - (3) Pulse width extension measured at 50% of pulse height of square wave. - (4) Gain measured at the amplifier output pin when driving a 100-Ω resistive load. At higher resistor loads the gain increases. - (5) Photodiode anode biased to a negative voltage - (6) Photodiode cathode biased to a positive voltage - (7) Device cannot withstand continuous short-circuit. - (8) Enabling the ambient light cancellation loop adds noise to the system. ## 6.6 Electrical Characteristics: Logic Threshold and Switching Characteristics $V_{DD}$ = 3.3 V, $C_{PD}$ (1) = 1 pF, $\overline{EN}$ = 0 V, $\overline{IDC}_{\overline{EN}}$ = 3.3 V, $R_L$ = 100 $\Omega$ (Output is AC-coupled for AC performance parameters; for DC performance parameters load is referenced to 1V), and $T_A$ = 25°C (unless otherwise noted) | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------------------|----------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | LOGIC THRESHOLD PERFORMANCE | | | | | | | EN central threshold voltage | Amplifier disabled above this voltage | | 1.6 | 2 | V | | EN control threshold voltage | Amplifier enabled below this voltage | 0.8 | 1.2 | | V | | IDC EN control threshold voltage | Ambient light cancellation loop disabled above this voltage | | 1.6 | 2 | V | | IDC_EN control tilleshold voltage | Ambient light cancellation loop enabled below this voltage | 0.8 | 1.2 | | V | | EN CONTROL TRANSIENT PERFORMANCE | : | | | | | | Enable transition-time (1% settling) | Ambient loop disabled, f <sub>IN</sub> = 25 MHz, V <sub>OUT</sub> = 1 V <sub>PP</sub> , I <sub>DC</sub> = 0 µA | | 200 | | ns | | Disable transition-time (1% settling) | Ambient loop disabled, f <sub>IN</sub> = 25 MHz, V <sub>OUT</sub> = 1 V <sub>PP</sub> , I <sub>DC</sub> = 0 µA | | 3.5 | | ns | | Enable transition-time (1% settling) | Ambient loop enabled, $f_{IN}$ = 25 MHz, $V_{OUT}$ = 1 $V_{PP}$ , $I_{DC}$ = 100 $\mu A$ | | 10 | | μs | | Disable transition-time (1% settling) | Ambient loop enabled, $f_{IN}$ = 25 MHz, $V_{OUT}$ = 1 $V_{PP}$ , $I_{DC}$ = 100 $\mu$ A | | 3.5 | | ns | (1) Input capacitance of photodiode. Submit Document Feedback ### 6.7 Typical Characteristics At $V_{DD}$ = 3.3 V, $C_{PD}$ = 1 pF, $\overline{EN}$ = 0 V (enabled), $\overline{IDC}_{\overline{EN}}$ = 3.3 V (disabled), $R_L$ = 100 $\Omega$ , and $T_A$ = 25°C (unless otherwise noted) Cancellation At $V_{DD}$ = 3.3 V, $C_{PD}$ = 1 pF, $\overline{EN}$ = 0 V (enabled), $\overline{IDC}_{\overline{EN}}$ = 3.3 V (disabled), $R_L$ = 100 $\Omega$ , and $T_A$ = 25°C (unless otherwise noted) At $V_{DD}$ = 3.3 V, $C_{PD}$ = 1 pF, $\overline{EN}$ = 0 V (enabled), $\overline{IDC}_{\overline{EN}}$ = 3.3 V (disabled), $R_L$ = 100 $\Omega$ , and $T_A$ = 25°C (unless otherwise noted) At $V_{DD}$ = 3.3 V, $C_{PD}$ = 1 pF, $\overline{EN}$ = 0 V (enabled), $\overline{IDC}_{\overline{EN}}$ = 3.3 V (disabled), $R_L$ = 100 $\Omega$ , and $T_A$ = 25°C (unless otherwise noted) At $V_{DD}$ = 3.3 V, $C_{PD}$ = 1 pF, $\overline{EN}$ = 0 V (enabled), $\overline{IDC\_EN}$ = 3.3 V (disabled), $R_L$ = 100 $\Omega$ , and $T_A$ = 25°C (unless otherwise noted) ### 7 Detailed Description ### 7.1 Overview The LMH34400 is a single-channel, single-ended output, high-speed transimpedance amplifier (TIA) and features several integrated functions geared towards light detection and ranging (LIDAR) and pulsed time-of-flight (ToF) systems. The LMH34400 is designed to work with photodiodes (PDs) whose anodes are biased to a negative voltage and cathodes tied to the amplifier input so that the amplifier sources the photocurrent. The LMH34400 is offered in a space-saving 1.60 mm $\times$ 1.20 mm, 6-pin SOT563 package and is rated over a temperature range from $-40^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ . ## 7.2 Functional Block Diagram Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ### 7.3 Feature Description #### 7.3.1 Clamping and Input Protection The LMH34400 is designed to work with photodiode (PD) configurations that can source or sink current; the LMH34400, however, is optimized for a sinking current configuration. It is assumed that the LMH34400 device is being used with a PD that is configured with its cathode tied to the amplifier input and the anode tied to a negative supply voltage, unless stated otherwise. The LMH34400 features two internal clamps, a fast recovery clamp and a soft clamp. The fast recovery clamp is the active clamp when the photodiode is sinking a photocurrent. The soft clamp is the active clamp when the photodiode is sourcing a photocurrent. Stray reflections from nearby objects with high reflectivity can produce large output current pulses from the PD. The linear input range of the LMH34400 is approximately 30 $\mu$ A. Input currents in excess of the linear current range cause the internal nodes of the amplifier to saturate, which increases the amplifier recovery time. The end result is a broadening of the output pulse leading to blind zones in the system. To protect against this condition, the LMH34400 features an integrated clamp that absorbs and diverts the excess current to the positive supply ( $V_{DD}$ ) when the amplifier detects its nodes entering a saturated condition. The integrated clamp minimizes the pulse extension to less than a few nanoseconds for input pulses up to 100 mA. When the amplifier is in low-power mode, the clamp circuitry is still active, thereby protecting the TIA input. #### 7.3.2 ESD Protection All LMH34400 IO pins excluding (VDD and GND) have an internal electrostatic discharge (ESD) protection diode to the positive and negative supply rails to protect the amplifier from ESD events. #### 7.3.3 Single-Ended Output Stage The output stage of the LMH34400 has a 10- $\Omega$ series resistor on its output to isolate the amplifier output stage transistors from the package bond-wire inductance and printed circuit board (PCB) capacitance. The net gain of the LMH34400 (TIA + output stage) is 40 k $\Omega$ when driving an external 100- $\Omega$ resistor. When the external load resistor is increased above 100 $\Omega$ , the effective gain from the IN pin to the output pin increases. Consequently, when the external load resistor is decreased to less than 100 $\Omega$ , the effective gain from the IN pin to the output pin decreases as a result of the larger voltage drop across the internal 10- $\Omega$ resistor. When there is no load resistor connected to the output pin, the effective TIA gain is 44 k $\Omega$ . The output voltage of the LMH34400 is set to a fixed value of 1.0 V when there is no current flowing into the amplifier. The output swings above and below 1.0 V when the photodiode sinks and sources current, respectively. #### 7.4 Device Functional Modes ### 7.4.1 Ambient Light Cancellation Mode The LMH34400 has an integrated DC cancellation loop that can used to cancel any voltage offsets resulting from ambient light. The DC cancellation loop is enabled by setting $\overline{\text{IDC\_EN}}$ low. Incident ambient light on a photodiode produces a DC current resulting in an offset voltage at the output of the TIA stage. If the photodiode produces a DC output current resulting from ambient light, then the output of the level-shift buffer stage is offset from the reference voltage VREF. The ALC loop detects this offset and produces an opposing DC current to compensate for the differential offset voltage at its input. The loop has a high-pass cutoff frequency of 400 kHz. The ambient light cancellation loop is disabled when the amplifier is placed in low-power mode. The shot noise current introduced by the DC cancellation loop increases the overall amplifier noise. So, if the ambient light level is negligible, then disable the loop to improve SNR. The cancellation loop helps save PCB space and system costs by eliminating the need for external AC coupling passive components. Additionally, the extra trace inductance and PCB capacitance introduced by using external AC coupling components degrades the LMH34400 dynamic performance. Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback ### 7.4.2 Power-Down Mode (Multiplexer Mode) The LMH34400 can be placed in low-power mode by setting $\overline{\text{EN}}$ high, which helps in saving system power. Enabling low-power mode puts the outputs of the internal amplifiers in the LMH34400 in a high-impedance state. Figure 7-1 shows how this device feature can further save board space and cost by eliminating the need for a discrete high-speed multiplexer, if a system consists of several photodiode and amplifier channels multiplexed to single time-of-flight detector circuit. The disabled channel outputs are not an ideal open circuit so as the number of multiplexed channels increases, the disabled channels begin to load the enabled channel. An additional isolation resistor can help reduce the impact of reflections from disabled channels. Multiplexing more than four channels in parallel will degrade the performance of the enabled channel. When the amplifier is in its low-power mode, the clamp circuitry is still active thereby protecting the TIA input. The ambient light cancellation loop is disabled when the amplifier is placed in power-down mode. When the LMH34400 device is brought out of power-down operation, the ambient light cancellation loop requires several time constants to settle. The time constant is based on the 400-kHz cutoff frequency of the loop. Figure 7-1. Configuring Two LMH34400 Devices in Multiplexer Mode ## 8 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ### 8.1 Application Information The high gain and single-ended output of the LMH34400 is well suited to be used in connection with a time-to-digital converter (TDC) for a time-of-flight (ToF) based receiver in a LIDAR system. The TDC function can be implemented using a stand-alone TDC or using a FPGA. ToF receive circuits that use TDC are significantly less expensive and consume considerably less power when compared to an Analog-to-Digital Converter (ADC) based solution. The output of the LMH34400 presents an analog representation of the returned light pulse. It is common practice to use a time-discriminator circuit before the TDC to precisely use a deterministic part of the returned waveform to stop the TDC. The most straightforward method to accomplish this action is called leading-edge discrimination. This method uses a high-speed comparator with a low propagation delay to stop the TDC when the waveform crosses a chosen incoming light amplitude value. In many applications, the amplitude of the returned pulse can vary considerably due to the difference in target reflectivity or simply the light source spreading out to a target moving to longer distances. For this reason, it is it is also important to choose a compartor with low dispersion. If the dispersion is high, then the amplitude variation in the returned signal will be converted to a variation in the timing signal presented to the TDC. This behavior is known as a walk error. Figure 8-1 shows the LMH34400 connected to the TLV3801 high speed comparator. In this configuration, an incoming optical pulse will source current out of the amplifier's input pin and deliver a proportional voltage pulse to the comparator input. As the amplifier's output has 1.0 V DC with no input current, the reference voltage of the comparator should be set to a level above 1.0 V. For example, if the desire is to have the comparator to change states when the input rises above 10 $\mu$ A of current, then the V<sub>REF</sub> voltage should be set to 1.0 V + (40 k $\Omega$ ×10 $\mu$ A) = 1.4 V. Figure 8-1. LMH34400 to Interface to Comparator and TDC ### 8.2 Typical Application Figure 8-2 shows the circuit used to test the LMH34400 with a voltage source. Figure 8-2. LMH34400 Test Circuit #### 8.2.1 Design Requirements The objective is to design a low-noise, wideband output transimpedance amplifier. The design requirements are as follows: Amplifier supply voltage: 3.3 V Transimpedance gain: 40 kΩ Photodiode capacitance: C<sub>PD</sub> = 1 pF Target bandwidth: 240 MHz Integrated input-referred noise: 50 nA<sub>RMS</sub> (noise bandwidth = 250 MHz) #### 8.2.2 Detailed Design Procedure Figure 8-2 shows the LMH34400 test circuit used to evaluate various bandwidth without using an optical input signal. The voltage source is DC biased close to the input bias voltage of the LMH34400 (approximately 2.5 V). The LMH34400 internal design is optimized to only source current out of the input pin (pin 1). When testing the LMH34400 with a network analyzer or other AC source, the DC bias should be controlled such that the sum of the input AC and DC components does not result in a sourcing current into the amplifier input. In the configuration shown in Figure 8-2, there is a 50 $\Omega$ series resistor that helps with any reflection into the observing instrument. The instrument could be any 50 $\Omega$ impedance input device such as vector network analyzer (VNA) or oscilloscope. This setup creates a voltage divider on the output and reduces the TIA's amplitude by a factor of two. This factor must be considered when interpreting the measured results. The bandwidth of a transimpedance amplifier strongly depends on the capacitance of the photodiode ( $C_{PD}$ ) that is connected to the input pin of the amplifier. The larger the capacitance, the lower the closed loop bandwidth. Figure 8-3 shows when the $C_{PD}$ connected to the LMH34400 is between 0 pF - 10 pF. While bandwidth is inversely proportional to the photodiode capacitance, the input-referred current noise and photodiode capacitance are directly proportional. To measure the output noise, the same circuit in Figure 8-2 can be used with a simple modification. In this case, all components on the input pin should be removed except $C_{PD}$ . Figure 8-4 shows the impact of the input-referred noise density as the $C_{PD}$ is varied from 0 pF to 10 pF. As the capacitance increases, the amplitude and breadth of the high frequency noise increases significantly. Figure 8-5 shows the impact of an increasing photodiode capacitance on these two parameters in one plot. In this plot, the integrated input-referred noise is calcuated over a fixed range of DC to 250 MHz. Both the small-signal bandwidth and integrated input-referred noise trend toward poorer performance as the capacitance increases. For the highest level of performance, the photodiode capacitance should be minimized. As the photodiode capacitance is proportional to its light capturing area, the optimum value chosen will be a compromise of several system variables and will differ between applications. ### 8.2.3 Application Curves ### 8.3 Typical Application A common application for the LMH34400 is as a transimpedance front-end driving a comparator, which can then connect to a time-to-digital converter to calculate distances from pulse-based time-of-flight measurements. Figure 8-6 shows the test circuit with a Hamamatsu<sup>™</sup> GN8195-12 photodiode input connected to the LMH34400, which is then driving TI's TLV3601 comparator. Figure 8-6. LMH34400 Signal Chain With Comparator ### 8.3.1 Design Requirements The objective is to design a transimpedance front-end that can receive a 10 ns wide pulse, amplify the pulse through the LMH34400, and then drive the output through a comparator. The design requirements are as follows: - Supply voltage 3.3 V - · Photodiode capacitance 1 pF - Pulse width 10 ns - Input current pulse edge rate 1 ns - Input peak current 25 µA #### 8.3.2 Detailed Design Procedure The circuit in Figure 8-6 shows a photodiode anode connected to the LMH34400 which is followed by a comparator. To create the 10 ns, 25 $\mu$ A input current pulses, the GN8195 photodiode is chosen because it provides low input capacitance with minimal biasing requirements and allows for easy optical coupling through fiber. Given the 40 k $\Omega$ gain from the LMH34400, the expected output voltage with 25 $\mu$ A input current would be a 1 V peak signal. With input pulse edge rates of 1 ns, it was expected that the LMH34400 would produce slower pulse edges because the input slew rate is higher than the capabilities of the device. To increase the edge rates of the LMH34400 output signal, the TLV3601 comparator is added after the LMH34400 because it has a rise and fall time of 750 ps. For a simple time-of-flight application, the output of the comparator could be connected to a time-to-digital converter (TDC) to perform a simple distance calculation. Using this method, the distance is calculated by measuring the time between outgoing and incoming pulse edges and multiplying by two. In the signal chain, the LMH34400 provides the initial signal amplification and conversion to a voltage, then the TLV3601 further increases the output amplitude as well as provides a clean, fast edge to a following time-to-digital converter. In the circuit design, the interface between the LMH34400 and the TLV3601 does not require any additional biasing or level shifting, because the LMH34400 default output bias interfaces easily with the comparator. Additionally, this 1 V bias level allows for a setting the threshold voltage of half the supply voltage which keeps it close to the center of the comparator's bias range as possible. However, this threshold can be set at any value above 1 V to adjust for the application's dynamic range requirements. In this realization, the output of the TLV3601 was connected to a 50 $\Omega$ series output resistance to properly interface with 50 $\Omega$ terminated test equipment. ### 8.3.3 Application Curves Figure 8-7 through Figure 8-9 show the control signal input, LMH34400 output, and TLV3601 output, respectively, with a 10 ns wide, 1 ns edge rate input current pulse. The figures show the ability of the LMH34400 to convert a small 25 $\mu$ A input signal to a 1-V output and then use the TLV3601 to increase the edge rate and amplitude of the received pulse. Also, the shape of this output pulse stays approximately constant over a large range of optical input power levels. In this specific case, note the output swing of the TLV3601 is limited because it is driving a matched 100 $\Omega$ load to interface with the test equipment. #### 8.4 Power Supply Recommendations The LMH34400 operates on a single 3.3-V power supply. As a low power-supply source impedance must be maintained across frequency, use multiple bypass capacitors in parallel. Place the bypass capacitors as close to the supply pin as possible and place the smallest capacitor on the same side of the PCB as the LMH34400. Preferably, the larger valued bypass capacitors should be places on the same side of the PCB as well. However, the capacitors can be positioned on the opposite side of the PCB using multiple vias if layout space is overly constrained. ### 8.5 Layout #### 8.5.1 Layout Guidelines Achieving optimum performance with a high-frequency amplifier such as the LMH34400 requires careful attention to board layout parasitics and external component types. Recommendations that optimize performance include: - Minimize parasitic capacitance from the signal I/O pins to ac ground. Parasitic capacitance on the output pins can cause instability whereas parasitic capacitance on the input pin reduces the amplifier bandwidth. To reduce unwanted capacitance, cut out the power and ground traces under the signal input and output pins. Otherwise, ground and power planes must be unbroken elsewhere on the board. - Minimize the distance from the power-supply pins to high-frequency bypass capacitors. Use high quality, 100-pF to 0.1-μF, C0G and NPO-type decoupling capacitors with voltage ratings at least three times greater than the amplifiers maximum power supplies. Place the smallest value capacitors on the same side as the DUT. If possible, use low equivalent series impedance capacitors to further reduce the parasitic impedance. If space constraints force the larger value bypass capacitors to be placed on the opposite side of the PCB, then use multiple vias on the supply and ground side of the capacitors. This configuration ensures that there is a low-impedance path to the amplifiers power-supply pins across the amplifiers gain bandwidth specification. Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. Larger (2.2-μF to 6.8-μF) decoupling capacitors that are effective at lower frequency must be used on the supply pins. Place these decoupling capacitors further from the device. ### 8.5.2 Layout Example Figure 8-10. Layout Recommendation Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ## 9 Device and Documentation Support ## 9.1 Device Support ### 9.1.1 Development Support - Texas Instruments, LIDAR-Pulsed Time-of-Flight Reference Design Using High-Speed Data Converters design guide - Texas Instruments, LIDAR Pulsed Time of Flight Reference Design design guide - · Texas Instruments, Optical Front-End System Reference Design design guide ### 9.2 Documentation Support #### 9.2.1 Related Documentation For related documentation, see the following: - Texas Instruments, LMH34400DRL Evaluation Module user's guide - Texas Instruments, What You Need To Know About Transimpedance Amplifiers Part 1 blog - Texas Instruments, What You Need To Know About Transimpedance Amplifiers Part 2 blog - Texas Instruments, Training Video: How to Design Transimpedance Amplifier Circuits - Texas Instruments, Training Video: High-Speed Transimpedance Amplifier Design Flow - Texas Instruments, Training Video: How to Convert a TINA-TI Model into a Generic SPICE Model - Texas Instruments, Transimpedance Considerations for High-Speed Amplifiers application report ### 9.3 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 9.4 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 9.5 Trademarks Hamamatsu™ is a trademark of Hamamatsu Photonics K.K. TI E2E™ is a trademark of Texas Instruments. All trademarks are the property of their respective owners. #### 9.6 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 9.7 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ### 10 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 3-Feb-2023 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | LMH34400IDRLR | ACTIVE | SOT-5X3 | DRL | 6 | 4000 | RoHS & Green | NIPDAUAG | Level-2-260C-1 YEAR | -40 to 125 | 1M5 | Samples | | XLMH34400IDRLR | ACTIVE | SOT-5X3 | DRL | 6 | 4000 | TBD | Call TI | Call TI | -40 to 125 | | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE OPTION ADDENDUM** www.ti.com 3-Feb-2023 # **PACKAGE MATERIALS INFORMATION** www.ti.com 3-Feb-2023 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | LMH34400IDRLR | SOT-5X3 | DRL | 6 | 4000 | 180.0 | 8.4 | 1.98 | 1.78 | 0.69 | 4.0 | 8.0 | Q3 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 3-Feb-2023 ### \*All dimensions are nominal | | Device | Package Type | Package Drawing | Pins SPQ | | Length (mm) | Width (mm) | Height (mm) | | |---|---------------|--------------|-----------------|----------|------|-------------|------------|-------------|--| | ı | LMH34400IDRLR | SOT-5X3 | DRL | 6 | 4000 | 202.0 | 201.0 | 28.0 | | PLASTIC SMALL OUTLINE ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing - per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side. 4. Reference JEDEC registration MO-293 Variation UAAD PLASTIC SMALL OUTLINE NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.7. Land pattern design aligns to IPC-610, Bottom Termination Component (BTC) solder joint inspection criteria. PLASTIC SMALL OUTLINE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated