

Buy









SNOSB30P-OCTOBER 2008-REVISED JANUARY 2015

# LMH6554 2.8-GHz Ultra Linear Fully Differential Amplifier

#### 1 Features

Texas

INSTRUMENTS

- Small-Signal Bandwidth 2.8 GHz
- 2 VPP Large-Signal Bandwidth 1.8 GHz
- 0.1 dB Gain Flatness 830 MHz
- OIP3 at 150 MHz 46.5 dBm
- HD2/HD3 at 75 MHz -96 / -97 dBc
- Input Noise Voltage 0.9 nV/√Hz
- Input Noise Current 11 pA/√Hz
- Slew Rate 6200 V/µs
- Power 260 mW
- Typical Supply Current 52 mA
- 14-Lead UQFN Package

#### Applications 2

- **Differential ADC Driver**
- Single-Ended to Differential Converter
- **High-Speed Differential Signaling**
- IF/RF and Baseband Gain Blocks
- SAW Filter Buffer/Driver
- Oscilloscope Probes
- Automotive Safety Applications
- Video Over Twisted Pair
- **Differential Line Driver**

# **Typical Application Schematic**

# 3 Description

The LMH6554 device is a high-performance fully differential amplifier designed to provide the exceptional signal fidelity and wide large-signal bandwidth necessary for driving 8- to 16-bit highspeed data acquisition systems. Usina Tľs proprietary differential current mode input stage architecture, the LMH6554 has unity gain, smallsignal bandwidth of 2.8 GHz and allows operation at gains greater than unity without sacrificing response flatness, bandwidth, harmonic distortion, or output noise performance.

The low-impedance differential output of the device is designed to drive ADC inputs and any intermediate filter stage. The LMH6554 delivers 16-bit linearity up to 75 MHz when driving 2-V peak-to-peak into loads as low as 200  $\Omega$ .

The LMH6554 is fabricated in TI's advanced complementary BiCMOS process and is available in a space-saving 14-lead UQFN package for higher performance.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| LMH6554     | UQFN (14) | 2.50 mm × 2.50 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.





Application and Implementation ...... 13

9.1 Application Information..... 13 9.2 Typical Applications ..... 13 10 Power Supply Recommendations ...... 20 10.1 Power Supply Bypassing ...... 20

11.1 Layout Guidelines ..... 21 11.2 Layout Example ..... 21 11.3 Power Dissipation ..... 22 11.4 ESD Protection...... 22 12 Device and Documentation Support ...... 23 Documentation Support ...... 23

Trademarks ...... 23 12.4 Electrostatic Discharge Caution ...... 23 12.5 Glossary ...... 23

Mechanical, Packaging, and Orderable

www.ti.com

# **Table of Contents**

9

11

13

12.2 12.3

| 1 | Feat | tures 1                                                       |
|---|------|---------------------------------------------------------------|
| 2 | Арр  | lications 1                                                   |
| 3 | Des  | cription1                                                     |
| 4 | Турі | ical Application Schematic 1                                  |
| 5 | Rev  | ision History 2                                               |
| 6 | Pin  | Configuration and Functions 3                                 |
| 7 | Spe  | cifications 4                                                 |
|   | 7.1  | Absolute Maximum Ratings 4                                    |
|   | 7.2  | ESD Ratings 4                                                 |
|   | 7.3  | Recommended Operating Conditions 4                            |
|   | 7.4  | Thermal Information 4                                         |
|   | 7.5  | Electrical Characteristics: +5 V 5                            |
|   | 7.6  | Typical Performance Characteristics $V_S = \pm 2.5 V \dots 7$ |
| 8 | Deta | ailed Description 11                                          |
|   | 8.1  | Overview 11                                                   |
|   | 8.2  | Functional Block Diagram 11                                   |
|   | 8.3  | Feature Description 11                                        |
|   | 8.4  | Device Functional Modes 12                                    |
|   |      |                                                               |

#### Revision History 5

| Changes from Revision O (March 2013) to Revision P                                                                                                                                                                                                                                                            | Page |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| <ul> <li>Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation<br/>section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, a<br/>Mechanical, Packaging, and Orderable Information section</li> </ul> | and  |
| Changes from Revision N (March 2013) to Revision O                                                                                                                                                                                                                                                            | Page |
| Changed layout of National Data Sheet to TI format                                                                                                                                                                                                                                                            | 23   |

2



#### LMH6554 SNOSB30P-OCTOBER 2008-REVISED JANUARY 2015

# 6 Pin Configuration and Functions



#### **Pin Functions**

| PIN  |     | I/O | DESCRIPTION                |  |
|------|-----|-----|----------------------------|--|
| NAME | NO. | 1/0 | DESCRIPTION                |  |
| -FB  | 7   | 0   | Feedback from -OUT         |  |
| +FB  | 4   | 0   | Feedback from +OUT         |  |
| +IN  | 6   | I   | Positive Input             |  |
| -IN  | 5   | I   | Negative Input             |  |
| NC   | 11  | _   | No Connection              |  |
| NC   | 14  | _   | No Connection              |  |
| -OUT | 12  | 0   | Negative Output            |  |
| +OUT | 13  | 0   | Positive Output            |  |
| VCM  | 2   | I   | Output Common Mode Voltage |  |
| VEN  | 9   | I   | Enable                     |  |
| V-   | 3   | Р   | Negative Supply            |  |
| V-   | 8   | Р   | Negative Supply            |  |
| V+   | 1   | Р   | Positive Supply            |  |
| V+   | 10  | Р   | Positive Supply            |  |

# 7 Specifications

# 7.1 Absolute Maximum Ratings (1)(2)(3)

|                                        | MIN | MAX | UNIT |
|----------------------------------------|-----|-----|------|
| Supply Voltage ( $V_S = V^+ - V^-$ )   |     | 5.5 | V    |
| Common Mode Input Voltage              | V   | V+  | V    |
| Maximum Operating Junction Temperature |     | 150 | °C   |
| Maximum Input Current                  |     | 30  | mA   |
| Maximum Output Current (pins 12, 13)   |     | (4) | mA   |
| Soldering Information                  |     | 000 | °C   |
| Infrared or Convection (30 sec)        |     | 260 |      |
| Storage Temperature, T <sub>stg</sub>  | -65 | 150 | °C   |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Recommended Operating Conditions indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For ensured specifications, see the Electrical Characteristics: +5 V tables.

(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.

(3) For soldering specifications, see SNOA549.

(4) The maximum output current (I<sub>OUT</sub>) is determined by device power dissipation limitations. See Power Dissipation for more details.

### 7.2 ESD Ratings

|                    |                         |                                                                              | VALUE | UNIT |
|--------------------|-------------------------|------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>            | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 $^{\rm (2)}$ | ±750  | V    |
|                    |                         | Machine model (MM)                                                           | ±250  |      |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommended Operating Conditions

See (1)

|                                        | MIN | NOM MAX | UNIT |
|----------------------------------------|-----|---------|------|
| Operating Temperature Range            | -40 | +125    | °C   |
| Total Supply Voltage Temperature Range | 4.7 | 5.25    | V    |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Recommended Operating Conditions indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For ensured specifications, see the Electrical Characteristics: +5 V tables.

#### 7.4 Thermal Information

|                                                         | LMH6554 |      |
|---------------------------------------------------------|---------|------|
| THERMAL METRIC <sup>(1)</sup>                           | NHJ     | UNIT |
|                                                         | 14 PINS |      |
| R <sub>0JA</sub> Junction-to-ambient thermal resistance | 60      | °C/W |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

### 7.5 Electrical Characteristics: +5 V

Unless otherwise specified, all limits are ensured for  $T_A = +25^{\circ}$ C,  $A_V = +2$ ,  $V^+ = +2.5$  V,  $V^- = -2.5$  V,  $R_L = 200 \Omega$ ,  $V_{CM} = (V^++V^-)/2$ ,  $R_F = 200 \Omega$ , for single-ended in, differential out.<sup>(1)</sup>

|                                              | PARAMETER                                                                 | TEST CONDITIONS                                                    | MIN <sup>(2)</sup> | TYP <sup>(3)</sup> | MAX <sup>(2)</sup> | UNIT        |  |
|----------------------------------------------|---------------------------------------------------------------------------|--------------------------------------------------------------------|--------------------|--------------------|--------------------|-------------|--|
| AC PERFC                                     | RMANCE (DIFFERENTIAL)                                                     | · · · · · · · · · · · · · · · · · · ·                              |                    |                    |                    |             |  |
|                                              |                                                                           | A <sub>V</sub> = 1, V <sub>OUT</sub> = 0.2 V <sub>PP</sub>         |                    | 2800               |                    |             |  |
| SSBW                                         | Small Signal -3 dB Bandwidth <sup>(2)</sup>                               | $A_V = 2, V_{OUT} = 0.2 V_{PP}$                                    |                    | 2500               |                    | MHz         |  |
|                                              |                                                                           | $A_V = 4$ , $V_{OUT} = 0.2 V_{PP}$                                 |                    | 1600               |                    |             |  |
|                                              |                                                                           | $A_V = 1$ , $V_{OUT} = 2 V_{PP}$                                   |                    | 1800               |                    |             |  |
| LSBW                                         | Large Signal Bandwidth                                                    | $A_V = 2$ , $V_{OUT} = 2 V_{PP}$                                   |                    | 1500               |                    | MHz         |  |
|                                              |                                                                           | $A_V = 2, V_{OUT} = 1.5 V_{PP}$                                    |                    | 1900               |                    |             |  |
| 0.1 dBBW                                     | 0.1 dB Bandwidth                                                          | $A_V = 2, V_{OUT} = 0.2 V_{PP}, R_F = 250\Omega$                   |                    | 830                |                    | MHz         |  |
| SR                                           | Slew Rate                                                                 | 4V Step                                                            |                    | 6200               |                    | V/µs        |  |
|                                              |                                                                           | 2V Step, 10–90%                                                    |                    | 290                |                    | •           |  |
| t <sub>r</sub> /t <sub>f</sub>               | Rise/Fall Time                                                            | 0.4V Step, 10–90%                                                  |                    | 150                |                    | ps          |  |
| T <sub>s 0.1</sub>                           | 0.1% Settling Time                                                        | $2V$ Step, $R_1 = 200\Omega$                                       |                    | 4                  |                    | ns          |  |
| 3_0.1                                        | Overdrive Recovery Time                                                   | $V_{IN} = 2V, A_V = 5 V/V$                                         |                    | 6                  |                    | ns          |  |
| DISTORTIO                                    | ON AND NOISE RESPONSE                                                     |                                                                    |                    | -                  |                    |             |  |
|                                              |                                                                           | $V_{OUT} = 2 V_{PP}$ , f = 20 MHz                                  |                    | -102               |                    |             |  |
| HD2                                          | 2 <sup>nd</sup> Harmonic Distortion                                       | $V_{OUT} = 2 V_{PP}, f = 75 MHz$                                   |                    | -96                |                    | dBc         |  |
|                                              |                                                                           | $V_{OUT} = 2 V_{PP}$ , f = 125 MHz                                 |                    | -87                |                    |             |  |
|                                              |                                                                           | $V_{OUT} = 2 V_{PP}, f = 250 \text{ MHz}$                          |                    | -79                |                    |             |  |
|                                              |                                                                           | $V_{OUT} = 1.5 V_{PP}, f = 250 \text{ MHz}$                        |                    | -81                |                    |             |  |
|                                              |                                                                           | $V_{OUT} = 2 V_{PP}, f = 20 MHz$                                   |                    | -110               |                    |             |  |
|                                              |                                                                           | $V_{OUT} = 2 V_{PP}, f = 75 MHz$                                   |                    | -97                |                    |             |  |
| HD3                                          | 3 <sup>rd</sup> Harmonic Distortion                                       | $V_{OUT} = 2 V_{PP}, f = 125 MHz$                                  |                    | -87                |                    | dBc         |  |
| 1120                                         |                                                                           | $V_{OUT} = 2 V_{PP}, f = 250 \text{ MHz}$                          |                    | -70                |                    | abo         |  |
|                                              |                                                                           | $V_{OUT} = 1.5 V_{PP}, f = 250 \text{ MHz}$                        |                    | -75                |                    |             |  |
| OIP3                                         | Output 3rd-Order Intercept                                                | $f = 150 \text{ MHz}, V_{OUT} = 2V_{PP} \text{ Composite}$         |                    | 46.5               |                    | dBm         |  |
| IMD3                                         | Two-Tone Intermodulation                                                  | $f = 150 \text{ MHz}, V_{OUT} = 2V_{PP} \text{ Composite}$         |                    | -97                |                    | dBc         |  |
| e <sub>n</sub>                               | Input Voltage Noise Density                                               | f = 10  MHz                                                        |                    | 0.9                |                    | nV/√Hz      |  |
|                                              | Input Noise Current                                                       | f = 10 MHz                                                         |                    | 11                 |                    | pA/√Hz      |  |
| i <sub>n+</sub>                              | Input Noise Current                                                       | f = 10 MHz                                                         |                    | 11                 |                    | pA/√Hz      |  |
| i <sub>n-</sub><br>NF                        | Noise Figure <sup>(4)</sup>                                               | $50\Omega$ System, A <sub>V</sub> = 7.3, 100 MHz                   |                    | 7.7                |                    | dB          |  |
|                                              |                                                                           | $5002$ System, $A_V = 7.3$ , 100 MHz                               |                    | 1.1                |                    | uБ          |  |
|                                              | ARACTERISTICS                                                             |                                                                    | -75                | -29                | 20                 |             |  |
| I <sub>BI+</sub> / I <sub>BI-</sub><br>TClbi | Input Bigs Current Temperature Drift                                      |                                                                    | -15                | -29                | 20                 | μΑ<br>μΑ/°C |  |
|                                              | Input Bias Current Temperature Drift<br>Input Bias Current <sup>(5)</sup> | $V_{CM} = 0V, V_{ID} = 0V,$<br>$I_{BOFFSET} = (I_{B-} - I_{B+})/2$ | -10                | 8                  | 10                 | μΑ/-Ο       |  |
| TClbo                                        | Input Bias Current Diff Offset<br>Temperature Drift <sup>(3)</sup>        | BOFFSET = (IB IB+)/2                                               |                    | 0.006              |                    | µA/°C       |  |
| CMRR                                         | Common Mode Rejection Ratio                                               | DC, $V_{CM} = 0V$ , $V_{ID} = 0V$                                  |                    | 83                 |                    | dB          |  |
| OWINN                                        |                                                                           | DO, VCM = OV, VID = OV                                             |                    | 03                 |                    | uD          |  |

(1) Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that  $T_J = T_A$ . No specification of parametric performance is indicated in the electrical tables under conditions of internal self-heating where  $T_J > T_A$ . See Thermal Information for information on temperature de-rating of this device." Min/Max ratings are based on product characterization and simulation. Individual parameters are tested as noted.

(2) Limits are 100% production tested at 25°C. Limits over the operating temperature range are ensured through correlation using Statistical Quality Control (SQC) methods.

(3) Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not ensured on shipped production material.

(4) For test schematic, refer to Figure 34.

(5)  $I_{BI}$  is referred to a differential output offset voltage by the following relationship:  $V_{OD(OFFSET)} = I_{BI}*2R_F$ 

Copyright © 2008–2015, Texas Instruments Incorporated



# Electrical Characteristics: +5 V (continued)

Unless otherwise specified, all limits are ensured for  $T_A = +25$  °C,  $A_V = +2$ ,  $V^+ = +2.5$  V,  $V^- = -2.5$  V,  $R_L = 200 \Omega$ ,  $V_{CM} = (V^++V^-)/2$ ,  $R_F = 200 \Omega$ , for single-ended in, differential out.<sup>(1)</sup>

| PARAMETER         |                                       | TEST CONDITIONS                                                         |                            | MIN <sup>(2)</sup> | TYP <sup>(3)</sup> | MAX <sup>(2)</sup> | UNIT |
|-------------------|---------------------------------------|-------------------------------------------------------------------------|----------------------------|--------------------|--------------------|--------------------|------|
| R <sub>IN</sub>   | Differential Input Resistance         | Differential                                                            |                            |                    | 19                 |                    | Ω    |
| C <sub>IN</sub>   | Differential Input Capacitance        | Differential                                                            |                            |                    | 1                  |                    | pF   |
| CMVR              | Input Common Mode Voltage Range       | CMRR > 32 dB                                                            |                            | ±1.25              | ±1.3               |                    | V    |
| OUTPUT            | PERFORMANCE                           |                                                                         |                            |                    |                    |                    |      |
|                   | Output Voltage Swing (3)              | Single-Ended Output                                                     |                            | ±1.35              | ±1.42              |                    | V    |
| I <sub>OUT</sub>  | Output Current <sup>(3)</sup>         | $V_{OUT} = 0V$                                                          |                            | ±120               | ±150               |                    | mA   |
| I <sub>SC</sub>   | Short Circuit Current                 | One Output Shorted to<br>V <sub>IN</sub> = 2V Single-Ended              | Ground<br>( <sup>6)</sup>  |                    | 150                |                    | mA   |
|                   | Output Balance Error                  | $\Delta$ VOUT Common Mod<br>Differential, $\Delta$ V <sub>OD</sub> = 1V |                            |                    | -64                |                    | dB   |
| OUTPUT            | COMMON MODE CONTROL CIRCUIT           |                                                                         |                            |                    |                    |                    |      |
|                   | Common Mode Small Signal<br>Bandwidth | $V_{IN^{+}} = V_{IN^{-}} = 0V$                                          |                            |                    | 500                |                    | MHz  |
|                   | Slew Rate                             | $V_{IN^{^+}}=V_{IN^{^-}}=0V$                                            |                            |                    | 200                |                    | V/µs |
| V <sub>OSCM</sub> | Input Offset Voltage                  | Common Mode, $V_{ID}$ =                                                 | 0, V <sub>CM</sub> = 0V    | -16                | -6.5               | 4                  | mV   |
| I <sub>OSCM</sub> | Input Offset Current                  | (7)                                                                     |                            |                    | 6                  | 18                 | μA   |
|                   | Voltage Range                         |                                                                         |                            | ±1.18              | ±1.25              |                    | V    |
|                   | CMRR                                  | Measure $V_{OD}$ , $V_{ID} = 0$                                         | /                          |                    | 82                 |                    | dB   |
|                   | Input Resistance                      |                                                                         |                            |                    | 180                |                    | kΩ   |
|                   | Gain                                  | $\Delta V_{OCM} / \Delta V_{CM}$                                        |                            | 0.99               | 0.995              | 1.0                | V/V  |
| MISCELL           | ANEOUS PERFORMANCE                    |                                                                         |                            |                    |                    |                    |      |
| Z <sub>T</sub>    | Open Loop Transimpedance Gain         | Differential                                                            |                            |                    | 180                |                    | kΩ   |
| PSRR              | Power Supply Rejection Ratio          | DC, $\Delta V^+ = \Delta V^- = 1V$                                      |                            | 74                 | 95                 |                    | dB   |
|                   |                                       |                                                                         |                            | 46                 | 52                 | 57                 |      |
| I <sub>S</sub>    | Supply Current <sup>(3)</sup>         | R <sub>L</sub> = ∞                                                      | At extreme temperatures    |                    |                    | 60                 | mA   |
|                   | Enable Voltage Threshold              | Single 5V Supply <sup>(8)</sup>                                         |                            |                    | 2.5                |                    | V    |
|                   | Disable Voltage Threshold             | Single 5V Supply (8)                                                    |                            |                    | 2.5                |                    | V    |
|                   | Enable/Disable Time                   |                                                                         |                            |                    | 15                 |                    | ns   |
|                   |                                       | Enchlo O Single 5 1/                                                    |                            | 450                | 510                | 570                |      |
| I <sub>SD</sub>   | Supply Current, Disabled              | Enable=0, Single 5-V supply                                             | At extreme<br>temperatures |                    |                    | 600                | μA   |

(6) Short circuit current should be limited in duration to no more than 10 seconds. See Power Dissipation for more details.

(7)

Negative input current implies current flowing out of the device.  $V_{EN}$  threshold is typically +/-0.3V centered around (V<sup>+</sup> + V<sup>-</sup>) / 2 relative to ground. (8)



# 7.6 Typical Performance Characteristics V<sub>s</sub> = ±2.5 V

 $(T_A = 25^{\circ}C, R_F = 200 \ \Omega, R_G = 90 \ \Omega, R_T = 76.8 \ \Omega, R_L = 200 \ \Omega, A_V = +2, \text{ for single ended in, differential out, unless specified)}.$ 



# Typical Performance Characteristics $V_s = \pm 2.5 V$ (continued)

 $(T_A = 25^{\circ}C, R_F = 200 \Omega, R_G = 90 \Omega, R_T = 76.8 \Omega, R_L = 200 \Omega, A_V = +2$ , for single ended in, differential out, unless specified).





# Typical Performance Characteristics $V_s = \pm 2.5 V$ (continued)

 $(T_A = 25^{\circ}C, R_F = 200 \Omega, R_G = 90 \Omega, R_T = 76.8 \Omega, R_L = 200 \Omega, A_V = +2$ , for single ended in, differential out, unless specified).



LMH6554 SNOSB30P-OCTOBER 2008-REVISED JANUARY 2015 TEXAS INSTRUMENTS

www.ti.com

# Typical Performance Characteristics $V_s = \pm 2.5 V$ (continued)

 $(T_A = 25^{\circ}C, R_F = 200 \Omega, R_G = 90 \Omega, R_T = 76.8 \Omega, R_L = 200 \Omega, A_V = +2$ , for single ended in, differential out, unless specified).





## 8 Detailed Description

#### 8.1 Overview

The LMH6554 is a fully differential, current feedback amplifier with integrated output common mode control, designed to provide low distortion amplification to wide bandwidth differential signals. The common mode feedback circuit sets the output common mode voltage independent of the input common mode, as well as forcing the V+ and V- outputs to be equal in magnitude and opposite in phase, even when only one of the inputs is driven as in single to differential conversion.

The proprietary current feedback architecture of the LMH6554 offers gain and bandwidth independence with exceptional gain flatness and noise performance, even at high values of gain, simply with the appropriate choice of RF1 and RF2. Generally RF1 is set equal to RF2, and RG1 equal to RG2, so that the gain is set by the ratio RF/RG. Matching of these resistors greatly affects CMRR, DC offset error, and output balance.

### 8.2 Functional Block Diagram



### 8.3 Feature Description

The proprietary current feedback architecture of the LMH6554 offers gain and bandwidth independence with exceptional gain flatness and noise performance, even at high values of gain, simply with the appropriate choice of RF1 and RF2. Generally RF1 is set equal to RF2, and RG1 equal to RG2, so that the gain is set by the ratio RF/RG. Matching of these resistors greatly affects CMRR, DC offset error, and output balance. A maximum of 0.1% tolerance resistors are recommended for optimal performance, and the amplifier is internally compensated to operate with optimum gain flatness with RF value of 200  $\Omega$  depending on PCB layout, and load resistance. The output common mode voltage is set by the VCM pin with a fixed gain of 1 V/V. This pin should be driven by a low impedance reference and should be bypassed to ground with a 0.1- $\mu$ F ceramic capacitor. Any unwanted signal coupling into the VCM pin will be passed along to the outputs, reducing the performance of the amplifier. The LMH6554 can be configured to operate on a single 5V supply connected to V+ with V- grounded or configured for a split supply operation with V+ = +2.5 V and V- = -2.5 V. Operation on a single 5-V supply, depending on gain, is limited by the input common mode range; therefore, AC coupling may be required.

SNOSB30P-OCTOBER 2008-REVISED JANUARY 2015



www.ti.com

#### 8.4 Device Functional Modes

This wideband FDA requires external resistors for correct signal-path operation. When configured for the desired input impedance and gain setting with these external resistors, the amplifier can be either on with the PD pin asserted to a voltage greater than Vs- + 1.7 V, or turned off by asserting PD low. Disabling the amplifier shuts off the quiescent current and stops correct amplifier operation. The signal path is still present for the source signal through the external resistors. The Vocm control pin sets the output average voltage. Left open, Vocm defaults to an internal midsupply value. Driving this high-impedance input with a voltage reference within its valid range sets a target for the internal Vcm error amplifier.



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The LMH6554 is a fully differential, current feedback amplifier with integrated output common mode control, designed to provide low distortion amplification to wide bandwidth differential signals. The common mode feedback circuit sets the output common mode voltage independent of the input common mode, as well as forcing the V<sup>+</sup> and V<sup>-</sup> outputs to be equal in magnitude and opposite in phase, even when only one of the inputs is driven as in single to differential conversion.

The proprietary current feedback architecture of the LMH6554 offers gain and bandwidth independence with exceptional gain flatness and noise performance, even at high values of gain, simply with the appropriate choice of  $R_{F1}$  and  $R_{F2}$ . Generally  $R_{F1}$  is set equal to  $R_{F2}$ , and  $R_{G1}$  equal to  $R_{G2}$ , so that the gain is set by the ratio  $R_F/R_G$ . Matching of these resistors greatly affects CMRR, DC offset error, and output balance. A maximum of 0.1% tolerance resistors are recommended for optimal performance, and the amplifier is internally compensated to operate with optimum gain flatness with  $R_F$  value of 200  $\Omega$  depending on PCB layout, and load resistance.

The output common mode voltage is set by the  $V_{CM}$  pin with a fixed gain of 1 V/V. This pin should be driven by a low impedance reference and should be bypassed to ground with a 0.1-µF ceramic capacitor. Any unwanted signal coupling into the  $V_{CM}$  pin will be passed along to the outputs, reducing the performance of the amplifier.

The LMH6554 can be configured to operate on a single 5-V supply connected to V+ with V- grounded or configured for a split supply operation with  $V^+ = +2.5$  V and  $V^- = -2.5$  V. Operation on a single 5-V supply, depending on gain, is limited by the input common mode range; therefore, AC coupling may be required. Split supplies will allow much less restricted AC and DC coupled operation with optimum distortion performance.

# 9.2 Typical Applications

### 9.2.1 Single-Ended Input to Differential Output Operation



Figure 25. Single-Ended Input to Differential Output Schematic

#### 9.2.1.1 Design Requirements

One typical application for the LMH6554 is to drive an ADC as shown in Figure 25. The following design is a single-ended to differential circuit with an input impedance of 50  $\Omega$  and an output impedance of 100  $\Omega$ . The VCM voltage of the amplifier needs to be set to the same voltage as the ADC reference voltage, which is typically 1.2 V. Figure 27 shows the design equations required to set the external resistor values. This design also requires a gain of 2 and -96 dBc THD at 75 MHz.



### **Typical Applications (continued)**

#### 9.2.1.2 Detailed Design Procedure

To match the input impedance of the circuit in Figure 27 to a specified source resistance, RS, requries that RT || RIN = RS. The equations governing RIN and AV for single-to-differential operation are also provided in Figure 27. These equations, along with the source matching condition, must be solved iteratively to achieve the desired gain with the proper input termination. Component values for several common gain configuration in a 50  $\Omega$  environment are given in Table 1.

#### 9.2.1.2.1 Enable / Disable Operation

The LMH6554 is equipped with an enable pin ( $V_{EN}$ ) to reduce power consumption when not in use. The  $V_{EN}$  pin, when not driven, floats high (on). When the  $V_{EN}$  pin is pulled low, the amplifier is disabled and the amplifier output stage goes into a high impedance state so the feedback and gain set resistors determine the output impedance of the circuit. For this reason input to output isolation will be poor in the disabled state and the part is not recommended in multiplexed applications where outputs are all tied together.

With a 5V difference between V<sup>+</sup> and V<sup>-</sup>, the V<sub>EN</sub> threshold is  $\frac{1}{2}$  way between the supplies (e.g. 2.5V with 5V single supply) as shown in Figure 26. R2 ensures active (enable) mode with V<sub>EN</sub> floating, and R1 provides input current limiting. V<sub>EN</sub> also has ESD diodes to either supply.



Figure 26. Enable Block Diagram

#### 9.2.1.2.2 Single-Ended Input to Differential Output Operation

In many applications, it is required to drive a differential input ADC from a single ended source. Traditionally, transformers have been used to provide single to differential conversion, but these are inherently bandpass by nature and cannot be used for DC coupled applications. The LMH6554 provides excellent performance as a single-ended input to differential output converter down to DC. Figure 27 shows a typical application circuit where an LMH6554 is used to produce a balanced differential output signal from a single ended source.



# **Typical Applications (continued)**



Figure 27. Single-Ended Input with Differential Output

When using the LMH6554 in single-to-differential mode, the complimentary output is forced to a phase inverted replica of the driven output by the common mode feedback circuit as opposed to being driven by its own complimentary input. Consequently, as the driven input changes, the common mode feedback action results in a varying common mode voltage at the amplifier's inputs, proportional to the driving signal. Due to the non-ideal common mode rejection of the amplifier's input stage, a small common mode signal appears at the outputs which is superimposed on the differential output signal. The ratio of the change in output common mode voltage to output differential voltage is commonly referred to as output balance error. The output balance error response of the LMH6554 over frequency is shown in the *Typical Performance Characteristics*  $V_{\rm S} = \pm 2.5$  V.

To match the input impedance of the circuit in Figure 27 to a specified source resistance,  $R_S$ , requries that  $R_T \parallel R_{IN} = R_S$ . The equations governing  $R_{IN}$  and  $A_V$  for single-to-differential operation are also provide in Figure 27. These equations, along with the source matching condition, must be solved iteratively to achieve the desired gain with the proper input termination. Component values for several common gain configuration in a 50 $\Omega$  environment are given in Table 1.

| GAIN | R <sub>F</sub> | R <sub>G</sub> | R <sub>T</sub> | R <sub>M</sub> |
|------|----------------|----------------|----------------|----------------|
| 0dB  | 200Ω           | 191Ω           | 62Ω            | 27.7Ω          |
| 6dB  | 200Ω           | 91Ω            | 76.8Ω          | 30.3Ω          |
| 12dB | 200Ω           | 35.7Ω          | 147Ω           | 37.3Ω          |

| Table 1. | Gain Component | Values fo | r 50 Ω S | ystem |
|----------|----------------|-----------|----------|-------|
|----------|----------------|-----------|----------|-------|

#### 9.2.1.2.3 Driving Capacitive Loads

As noted previously, capacitive loads should be isolated from the amplifier output with small valued resistors. This is particularly the case when the load has a resistive component that is 500  $\Omega$  or higher. A typical ADC has capacitive components of around 10 pF and the resistive component could be 1000  $\Omega$  or higher. If driving a transmission line, such as 50- $\Omega$  coaxial or 100- $\Omega$  twisted pair, using matching resistors will be sufficient to isolate any subsequent capacitance. For other applications, see Figure 29 in *Typical Performance Characteristics*  $V_S = \pm 2.5 V$ .

#### 9.2.1.3 Application Curves

Many application circuits will have capacitive loading. As shown in Figure 28, amplifier bandwidth is reduced with increasing capacitive load, so parasitic capacitance should be strictly limited.

LMH6554 SNOSB30P-OCTOBER 2008-REVISED JANUARY 2015

In order to ensure stability resistance should be added between the capacitive load and the amplifier output pins. The value of the resistor is dependent on the amount of capacitive load as shown in Figure 29. This resistive value is a suggestion. System testing will be required to determine the optimal value. Using a smaller resistor will retain more system bandwidth at the expense of overshoot and ringing, while larger values of resistance will reduce overshoot but will also reduce system bandwidth.



### 9.2.2 Fully Differential Operation

The LMH6554 will perform best in a fully differential configuration. The circuit shown in Figure 30 is a typical fully differential application circuit as might be used to drive an analog to digital converter (ADC). In this circuit the closed loop gain is  $A_V = V_{OUT} / V_{IN} = R_F / R_G$ , where the feedback is symmetric. The series output resistors,  $R_O$ , are optional and help keep the amplifier stable when presented with a capacitive load. Refer to the *Driving Capacitive Loads* section for details.

Here is the expression for the input impedance,  $R_{IN}$ , as defined in Figure 30:

 $R_{IN} = 2R_G$ 

When driven from a differential source, the LMH6554 provides low distortion, excellent balance, and common mode rejection. This is true provided the resistors  $R_F$ ,  $R_G$  and  $R_O$  are well matched and strict symmetry is observed in board layout. With an intrinsic device CMRR of greater than 70 dB, using 0.1% resistors will give a worst case CMRR of around 50 dB for most circuits.

The circuit configuration shown in Figure 30 was used to measure differential S-parameters in a  $100\Omega$  environment at a gain of 1 V/V. Refer to Figure 24 in *Typical Performance Characteristics*  $V_S = \pm 2.5 V$  for measurement results.



Figure 30. Differential S-Parameter Test Circuit

STRUMENTS

www.ti.com



#### 9.2.3 Single Supply Operation

Single 5V supply operation is possible: however, as discussed earlier, AC input coupling is recommended due to input common mode limitations. An example of an AC coupled, single supply, single-to-differential circuit is shown in Figure 31. Note that when AC coupling, both inputs need to be AC coupled irrespective of single-to-differential or differential-differential configuration. For higher supply voltages DC coupling of the inputs may be possible provided that the output common mode DC level is set high enough so that the amplifier's inputs and outputs are within their specified operation ranges.



Figure 31. AC Coupled for Single Supply Operation

For optimum performance, split supply operation is recommended using +2.5-V and -2.5-V supplies; however, operation is possible on split supplies as low as +2.35 V and -2.35 V and as high as +2.65 V and -2.65 V. Provided the total supply voltage does not exceed the 4.7-V to 5.3-V operating specification, non-symmetric supply operation is also possible and in some cases advantageous. For example, if a 5-V DC coupled operation is required for low power dissipation but the amplifier input common mode range prevents this operation, it is still possible with split supplies of (V+) and (V-). Where (V+)-(V-) = 5 V and V+ and V- are selected to center the amplifier input common mode range to suit the application.

LMH6554

SNOSB30P - OCTOBER 2008-REVISED JANUARY 2015

#### 9.2.4 Driving Analog-to-Digital Converters

Analog-to-digital converters present challenging load conditions. They typically have high impedance inputs with large and often variable capacitive components. Figure 32 shows the LMH6554 driving an ultra-high-speed Gigasample ADC the ADC10D1500. The LMH6554 common mode voltage is set by the ADC10D1500. The circuit in Figure 32 has a 2nd order bandpass LC filter across the differential inputs of the ADC10D1500. The ADC10D1500 is a dual channel 10-bit ADC with maximum sampling rate of 3 GSPS when operating in a single channel mode and 1.5 GSPS in dual channel mode.



Figure 32. Driving a 10-bit Gigasample ADC

Figure 33 shows the SFDR and SNR performance vs. frequency for the LMH6554 and ADC10D1500 combination circuit with the ADC input signal level at -1dBFS. In order to properly match the input impedance seen at the LMH6554 amplifier inputs,  $R_M$  is chosen to match  $Z_S \parallel R_T$  for proper input balance. The amplifier is configured to provide a gain of 2 V/V in single to differential mode. An external bandpass filter is inserted in series between the input signal source and the amplifier to reduce harmonics and noise from the signal generator.





The amplifier and ADC should be located as close together as possible. Both devices require that the filter components be in close proximity to them. The amplifier needs to have minimal parasitic loading on it's outputs and the ADC is sensitive to high frequency noise that may couple in on its inputs. Some high performance ADCs have an input stage that has a bandwidth of several times its sample rate. The sampling process results in all input signals presented to the input stage mixing down into the first Nyquist zone (DC to Fs/2).



#### 9.2.5 Output Noise Performance and Measurement

Unlike differential amplifiers based on voltage feedback architectures, noise sources internal to the LMH6554 refer to the inputs largely as current sources, hence the low input referred voltage noise and relatively higher input referred current noise. The output noise is therefore more strongly coupled to the value of the feedback resistor and not to the closed loop gain, as would be the case with a voltage feedback differential amplifier. This allows operation of the LMH6554 at much higher gain without incurring a substantial noise performance penalty, simply by choosing a suitable feedback resistor.

Figure 34 shows a circuit configuration used to measure noise figure for the LMH6554 in a  $50-\Omega$  system. A feedback resistor value of  $200\Omega$  is chosen for the UQFN package to minimize output noise while simultaneously allowing both high gain (7 V/V) and proper  $50-\Omega$  input termination. Refer to *Single-Ended Input to Differential Output Operation* for the calculation of resistor and gain values.





#### 9.2.6 Balanced Cable Driver

With up to 5.68  $V_{PP}$  differential output voltage swing the LMH6554 can be configured as a cable driver. The LMH6554 is also suitable for driving differential cables from a single ended source as shown in Figure 35.



Figure 35. Fully Differential Cable Driver



## **10 Power Supply Recommendations**

The LMH6554 can be used with any combination of positive and negative power supplies as long as the combined supply voltage is between 4.7 V and 5.25 V. The LMH6554 will provide best performance when the output voltage is set at the mid supply voltage, and when the total supply voltage is set to 5 V.

Power supply bypassing as shown in *Power Supply Bypassing* is important and power supply regulation should be within 5% or better.

### 10.1 Power Supply Bypassing

The LMH6554 requires supply bypassing capacitors as shown in Figure 36 and Figure 37. The 0.01- $\mu$ F and 0.1- $\mu$ F capacitors should be leadless SMT ceramic capacitors and should be no more than 3 mm from the supply pins. These capacitors should be star routed with a dedicated ground return plane or trace for best harmonic distortion performance. Thin traces or small vias will reduce the effectiveness of bypass capacitors. Also shown in both figures is a capacitor from the VCM and V<sub>EN</sub> pins to ground. These inputs are high impedance and can provide a coupling path into the amplifier for external noise sources, possibly resulting in loss of dynamic range, degraded CMRR, degraded balance and higher distortion.



Figure 36. Split Supply Bypassing Capacitors



Figure 37. Single Supply Bypassing Capacitors



# 11 Layout

### 11.1 Layout Guidelines

The LMH6554 is a high speed, high performance amplifier. In order to get maximum benefit from the differential circuit architecture board layout and component selection is very critical. The circuit board should have a low inductance ground plane and well bypassed broad supply lines. External components should be leadless surface mount types. The feedback network and output matching resistors should be composed of short traces and precision resistors (0.1%). The output matching resistors should be placed within 3 or 4 mm of the amplifier as should the supply bypass capacitors. Refer to *Power Supply Bypassing* for recommendations on bypass circuit layout. Evaluation boards are available through the product folder on ti.com.

By design, the LMH6554 is relatively insensitive to parasitic capacitance at its inputs. Nonetheless, ground and power plane metal should be removed from beneath the amplifier and from beneath  $R_F$  and  $R_G$  for best performance at high frequency.

With any differential signal path, symmetry is very important. Even small amounts of asymmetry can contribute to distortion and balance errors.

### 11.2 Layout Example



Figure 38. Layout Schematic

#### LMH6554

SNOSB30P-OCTOBER 2008-REVISED JANUARY 2015

22

# 11.3 Power Dissipation

The LMH6554 is optimized for maximum speed and performance in a small form factor 14 lead UQFN package. To ensure maximum output drive and highest performance, thermal shutdown is not provided. Therefore, it is of utmost importance to make sure that the  $T_{JMAX}$  is never exceeded due to the overall power dissipation.

Follow these steps to determine the maximum power dissipation for the LMH6554:

1. Calculate the quiescent (no-load) power:

 $\mathsf{P}_{\mathsf{AMP}} = \mathsf{I}_{\mathsf{CC}} * (\mathsf{V}_{\mathsf{S}})$ 

where

•  $V_s = V^+ - V^-$ . (Be sure to include any current through the feedback network if  $V_{CM}$  is not mid-rail) (1)

2. Calculate the RMS power dissipated in each of the output stages:

 $P_{D} (rms) = rms ((V_{S} - V_{OUT}) * I_{OUT}) + rms ((V_{S} - V_{OUT}) * I_{OUT})$ 

where

- $V_{OUT}$  and  $I_{OUT}$  are the voltage
- the current measured at the output pins of the differential amplifier as if they were single ended amplifiers
- V<sub>s</sub> is the total supply voltage
- 3. Calculate the total RMS power:

 $P_T = P_{AMP} + P_D$ 

The maximum power that the LMH6554 package can dissipate at a given temperature can be derived with the following equation:

 $\mathsf{P}_{\mathsf{MAX}} = (150^\circ - \mathsf{T}_{\mathsf{AMB}}) / \ \theta_{\mathsf{JA}}$ 

where

- T<sub>AMB</sub> = Ambient temperature (°C)
- $\theta_{JA}$  = Thermal resistance, from junction to ambient, for a given package (°C/W)
- For the 14 lead UQFN package,  $\theta_{JA}$  is 60°C/W

### NOTE

If  $V_{CM}$  is not 0V then there will be quiescent current flowing in the feedback network. This current should be included in the thermal calculations and added into the quiescent power dissipation of the amplifier.

# 11.4 ESD Protection

The LMH6554 is protected against electrostatic discharge (ESD) on all pins. The LMH6554 can survive 2000 V Human Body model and 250 V Machine model events. Under normal operation the ESD diodes have no affect on circuit performance. There are occasions, however, when the ESD diodes will be evident. If the LMH6554 is driven by a large signal while the device is powered down the ESD diodes will conduct. The current that flows through the ESD diodes will either exit the chip through the supply pins or will flow through the device, hence it is possible to power up a chip with a large signal applied to the input pins. Using the shutdown mode is one way to conserve power and still prevent unexpected operation.

(2)

(3)

(4)



# **12 Device and Documentation Support**

### 12.1 Device Support

#### 12.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### **12.2 Documentation Support**

#### 12.2.1 Related Documentation

See LMH6554 Product Folder for evaluation board availability and ordering information.

#### 12.3 Trademarks

All trademarks are the property of their respective owners.

#### 12.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 12.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                  |               |              | -                  |      | -              | ()           | (6)                           | (-)                 |              | ( · · · /               |         |
| LMH6554LE/NOPB   | ACTIVE        | UQFN         | NHJ                | 14   | 1000           | RoHS & Green | SN                            | Level-3-260C-168 HR | -40 to 125   | AJA                     | Samples |
| LMH6554LEE/NOPB  | ACTIVE        | UQFN         | NHJ                | 14   | 250            | RoHS & Green | SN                            | Level-3-260C-168 HR | -40 to 125   | AJA                     | Samples |
| LMH6554LEX/NOPB  | ACTIVE        | UQFN         | NHJ                | 14   | 4500           | RoHS & Green | SN                            | Level-3-260C-168 HR | -40 to 125   | AJA                     | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# PACKAGE OPTION ADDENDUM

10-Dec-2020

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

Texas **NSTRUMENTS** 

www.ti.com

# **TAPE AND REEL INFORMATION**





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LMH6554LE/NOPB             | UQFN            | NHJ                | 14 | 1000 | 178.0                    | 12.4                     | 2.8        | 2.8        | 1.0        | 8.0        | 12.0      | Q1               |
| LMH6554LEE/NOPB            | UQFN            | NHJ                | 14 | 250  | 178.0                    | 12.4                     | 2.8        | 2.8        | 1.0        | 8.0        | 12.0      | Q1               |
| LMH6554LEX/NOPB            | UQFN            | NHJ                | 14 | 4500 | 330.0                    | 12.4                     | 2.8        | 2.8        | 1.0        | 8.0        | 12.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

9-Apr-2022



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LMH6554LE/NOPB  | UQFN         | NHJ             | 14   | 1000 | 208.0       | 191.0      | 35.0        |
| LMH6554LEE/NOPB | UQFN         | NHJ             | 14   | 250  | 208.0       | 191.0      | 35.0        |
| LMH6554LEX/NOPB | UQFN         | NHJ             | 14   | 4500 | 356.0       | 356.0      | 35.0        |

# **MECHANICAL DATA**

# NHJ0014A





# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated