

# LMH6628EP

MH6628EP Enhanced Plastic Dual Wideband, Low Noise, Voltage Feedback Op Amp

# Enhanced Plastic Dual Wideband, Low Noise, Voltage Feedback Op Amp

## **General Description**

The National LMH6628EP is a high speed dual op amp that offers a traditional voltage feedback topology featuring unity gain stability and slew enhanced circuitry. The LMH6628EP's low noise and very low harmonic distortion combine to form a wide dynamic range op amp that operates from a single (5V to 12V) or dual ( $\pm$ 5V) power supply.

Each of the LMH6628EP's closely matched channels provides a 300MHz unity gain bandwidth and low input voltage noise density (2nV//Hz). Low 2nd/3rd harmonic distortion (-65/-74dBc at 10MHz) make the LMH6628EP a perfect wide dynamic range amplifier for matched I/Q channels.

With its fast and accurate settling (12ns to 0.1%), the LMH6628EP is also an excellent choice for wide dynamic range, anti-aliasing filters to buffer the inputs of hi resolution analog-to-digital converters. Combining the LMH6628EP's two tightly matched amplifiers in a single 8-pin SOIC package reduces cost and board space for many composite amplifier applications such as active filters, differential line drivers/receivers, fast peak detectors and instrumentation amplifiers.

The LMH6628EP is fabricated using National's VIP10<sup>™</sup> complimentary bipolar process.

To reduce design times and assist in board layout, the LMH6628EP is supported by an evaluation board (CLC730036).

- Extended Temperature Performance of -40°C to +85°C
- Baseline Control Single Fab & Assembly Site
- Process Change Notification (PCN)
- Qualification & Reliability Data
- Solder (PbSn) Lead Finish is standard
- Enhanced Diminishing Manufacturing Sources (DMS) Support

#### **Features**

- Wide unity gain bandwidth: 300MHz
- Low noise: 2nV/√Hz
- Low Distortion: -65/-74dBc (10MHz)
- Settling time: 12ns to 0.1%
- Wide supply voltage range: ±2.5V to ±6V
- High output current: ±85mA
- Improved replacement for CLC428

## **Applications**

- High speed dual op amp
- Low noise integrators
- Selected Military Applications
- Selected Avionics Applications

#### ENHANCED PLASTIC

## **Ordering Information**

| Part Number      | VID Part Number | NS Package Number (Note 3) |
|------------------|-----------------|----------------------------|
| LMH6628MAEP      | V62/04624-01    | M08A                       |
| (Note 1, Note 2) | TBD             | ТВD                        |

Note 1: For the following (Enhanced Plastic) version, check for availability: LMH6628MAXEP. Parts listed with an "X" are provided in Tape & Reel and parts without an "X" are in Rails.

Note 2: FOR ADDITIONAL ORDERING AND PRODUCT INFORMATION, PLEASE VISIT THE ENHANCED PLASTIC WEB SITE AT: www.national.com/ mil

Note 3: Refer to package details under Physical Dimensions

VIP10<sup>™</sup> is a trademark of National Semiconductor Corporation.

## **Connection Diagram**



Top View

8 + V<sub>CC</sub>

7

6

5

V<sub>OUT</sub>2

V<sub>INV</sub> 2

V<sub>NON-INV</sub> 2

## Absolute Maximum Ratings (Note 4)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| ESD Tolerance ( <i>Note 7</i> ) |                   |
|---------------------------------|-------------------|
| Human Body Model                | 2kV               |
| Machine Model                   | 200V              |
| Supply Voltage                  | 13.5              |
| Short Circuit Current           | ( <i>Note 6</i> ) |
| Common-Mode Input Voltage       | V+ - V-           |
| Differential Input Voltage      | V+ - V-           |

Maximum Junction Temperature Storage Temperature Range -65°C to +150°C Lead Temperature (soldering 10 sec)

## **Operating Ratings** (Note 4)

| Thermal Resistance ( <i>Note 8</i> ) |                        |                 |  |  |
|--------------------------------------|------------------------|-----------------|--|--|
| Package                              | $(\theta_{\text{JC}})$ | $(\Theta_{JA})$ |  |  |
| SOIC                                 | 65°C/W                 | 145°C/W         |  |  |
| Temperature Range                    |                        | –40°C to +85°C  |  |  |
| Nominal Supply Volta                 | age                    | ±2.5V to ±6V    |  |  |

Electrical Characteristics (Note 5)

 $V_{CC} = \pm 5V$ ,  $A_V = +2V/V$ ,  $R_F = 100\Omega$ ,  $R_G = 100\Omega$ ,  $R_L = 100\Omega$ ; unless otherwise specified. **Boldface** limits apply at the temperature extremes.

| Symbol           | Parameter                    | Conditions                          | Min | Тур | Max  | Units  |
|------------------|------------------------------|-------------------------------------|-----|-----|------|--------|
| Frequenc         | y Domain Response            |                                     |     |     | -    |        |
| GB               | Gain Bandwidth Product       | V <sub>O</sub> < 0.5V <sub>PP</sub> |     | 200 |      | MHz    |
| SSBW             | -3dB Bandwidth, $A_V = +1$   | V <sub>O</sub> < 0.5V <sub>PP</sub> | 180 | 300 |      | MHz    |
| SSBW             | -3dB Bandwidth, $A_V = +2$   | V <sub>O</sub> < 0.5V <sub>PP</sub> |     | 100 |      | MHz    |
| GFL              | Gain Flatness                | V <sub>O</sub> < 0.5V <sub>PP</sub> |     |     |      |        |
| GFP              | Peaking                      | DC to 200MHz                        |     | 0.0 |      | dB     |
| GFR              | Rolloff                      | DC to 20MHz                         |     | .1  |      | dB     |
| LPD              | Linear Phase Deviation       | DC to 20MHz                         |     | .1  |      | deg    |
| Time Dom         | ain Response                 |                                     | •   | •   | •    | •      |
| TR               | Rise and Fall Time           | 1V Step                             |     | 4   |      | ns     |
| TS               | Settling Time                | 2V Step to 0.1%                     |     | 12  |      | ns     |
| OS               | Overshoot                    | IV Step                             |     | 1   |      | %      |
| SR               | Slew Rate                    | 4V Step                             | 300 | 550 |      | V/µs   |
| Distortion       | And Noise Response           |                                     |     |     |      |        |
| HD2              | 2nd Harmonic Distortion      | 1V <sub>PP</sub> , 10MHz            |     | -65 |      | dBc    |
| HD3              | 3rd Harmonic Distortion      | 1V <sub>PP</sub> , 10MHz            |     | -74 |      | dBc    |
|                  | Equivalent Input Noise       |                                     |     |     |      |        |
| V <sub>N</sub>   | Voltage                      | 1MHz to 100MHz                      |     | 2   |      | nV/√Hz |
| I <sub>N</sub>   | Current                      | 1MHz to 100MHz                      |     | 2   |      | pA/√Hz |
| XTLKA            | Crosstalk                    | Input Referred, 10MHz               |     | -62 |      | dB     |
|                  | Performance                  |                                     |     |     |      | 1      |
| G <sub>OL</sub>  | Open-Loop Gain               |                                     | 56  | 63  |      | dB     |
| 02               |                              |                                     | 53  |     |      |        |
| V <sub>IO</sub>  | Input Offset Voltage         |                                     |     | ±.5 | ±2   | mV     |
|                  |                              |                                     |     |     | ±2.6 |        |
| DV <sub>IO</sub> | Average Drift                |                                     |     | 5   |      | μV/°C  |
| I <sub>BN</sub>  | Input Bias Current           |                                     |     | ±.7 | ±20  | μΑ     |
|                  |                              |                                     |     |     | ±30  |        |
| DI <sub>BN</sub> | Average Drift                |                                     |     | 150 |      | nA/°C  |
| l <sub>os</sub>  | Input Offset Current         |                                     |     | 0.3 | ±6   | μΑ     |
|                  | Average Drift                |                                     |     | 5   |      | nA/°C  |
| PSRR             | Power Supply Rejection Ratio |                                     | 60  | 70  |      | dB     |
|                  |                              |                                     | 46  |     |      | ļ      |
| CMRR             | Common-Mode Rejection Ratio  |                                     | 57  | 62  |      | dB     |
|                  |                              |                                     | 54  |     |      |        |

+150°C

+300°C

| Symbol           | Parameter            | Conditions                  | Min  | Тур  | Max  | Units |
|------------------|----------------------|-----------------------------|------|------|------|-------|
| I <sub>CC</sub>  | Supply Current       | Per Channel, $R_1 = \infty$ | 7.5  | 9    | 12   | mA    |
| 00               |                      |                             | 7.0  |      | 12.5 |       |
| Miscellane       | ous Performance      | ·                           |      |      |      |       |
| R <sub>IN</sub>  | Input Resistance     | Common-Mode                 |      | 500  |      | kΩ    |
|                  |                      | Differential-Mode           |      | 200  |      | kΩ    |
| C <sub>IN</sub>  | Input Capacitance    | Common-Mode                 |      | 1.5  |      | pF    |
|                  |                      | Differential-Mode           |      | 1.5  |      | pF    |
| R <sub>OUT</sub> | Output Resistance    | Closed-Loop                 |      | .1   |      | Ω     |
| Vo               | Output Voltage Range | $R_L = \infty$              |      | ±3.8 |      | V     |
| V <sub>OL</sub>  |                      | R <sub>1</sub> = 100Ω       | ±3.2 | ±3.5 |      | V     |
|                  |                      |                             | ±3.1 |      |      |       |
| CMIR             | Input Voltage Range  | Common- Mode                |      | ±3.7 |      | V     |
| I <sub>o</sub>   | Output Current       |                             | ±50  | ±85  |      | mA    |

Note 4: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications, see the Electrical Characteristics tables.

Note 5: Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that  $T_J = T_A$ . No guarantee of parametric performance is indicated in the electrical tables under conditions of internal self heating where  $T_J > T_A$ . See Note 6 for information on temperature de-rating of this device." Min/Max ratings are based on product characterization and simulation. Individual parameters are tested as noted.

Note 6: Output is short circuit protected to ground, however maximum reliability is obtained if output current does not exceed 160mA.

Note 7: Human body model,  $1.5k\Omega$  in series with 100pF. Machine model,  $0\Omega$  In series with 200pF.

Note 8: The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$  and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)}^{-}T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC board.

### **Typical Performance Characteristics** ( $T_A = +25^\circ$ , $A_V = +2$ , $V_{CC} = \pm 5V$ , $R_f = 100\Omega$ , $R_L = 100\Omega$ , unless specified)























## **Application Section**

#### LOW NOISE DESIGN

Ultimate low noise performance from circuit designs using the LMH6628EP requires the proper selection of external resistors. By selecting appropriate low valued resistors for  $R_F$  and  $R_G$ , amplifier circuits using the LMH6628EP can achieve output noise that is approximately the equivalent voltage input noise of  $2nV/\sqrt{Hz}$  multiplied by the desired gain ( $A_V$ ).

#### DC BIAS CURRENTS AND OFFSET VOLTAGES

Cancellation of the output offset voltage due to input bias currents is possible with the LMH6628EP. This is done by making the resistance seen from the inverting and non-inverting inputs equal. Once done, the residual output offset voltage will be the input offset voltage ( $V_{OS}$ ) multiplied by the desired gain ( $A_V$ ). National Application Note OA-7 offers several solutions to further reduce the output offset.

#### OUTPUT AND SUPPLY CONSIDERATIONS

With  $\pm$ 5V supplies, the LMH6628EP is capable of a typical output swing of  $\pm$ 3.8V under a no-load condition. Additional output swing is possible with slightly higher supply voltages. For loads of less than 50 $\Omega$ , the output swing will be limited by the LMH6628EP's output current capability, typically 85mA. Output settling time when driving capacitive loads can be improved by the part of the part o

proved by the use of a series output resistor. See the plot labeled " $\rm R_S$  vs.  $\rm C_L$ " in the Typical Performance section.

#### LAYOUT

Proper power supply bypassing is critical to insure good high frequency performance and low noise. De-coupling capacitors of  $0.1 \mu$ F should be placed as close as possible to the power supply pins. The use of surface mounted capacitors is recommended due to their low series inductance.

A good high frequency layout will keep power supply and ground traces away from the inverting input and output pins. Parasitic capacitance from these nodes to ground causes frequency response peaking and possible circuit oscillation. See OA-15 for more information. National suggests the 730036

www.national.com

LMH6628EP Enhanced Plastic

(SOIC) dual op amp evaluation board as a guide for high frequency layout and as an aid in device evaluation.

#### ANALOG DELAY CIRCUIT (ALL-PASS NETWORK)

The circuit in *Figure 1* implements an all-pass network using the LMH6628EP. A wide bandwidth buffer (LM7121) drives

the circuit and provides a high input impedance for the source. As shown in *Figure 2*, the circuit provides a 13.1ns delay (with R = 40.2 $\Omega$ , C = 47pF). R<sub>F</sub> and R<sub>G</sub> should be of equal and low value for parasitic insensitive operation.







FIGURE 2. Delay Circuit Response to 0.5V Pulse

The circuit gain is +1 and the delay is determined by the following equations.

$$T_{d} = \frac{1}{360} \frac{d\phi}{df}$$
; (2)

where  $T_d$  is the delay of the op amp at  $A_V = +1$ .

The LMH6628EP provides a typical delay of 2.8ns at its –3dB point.

#### FULL DUPLEX DIGITAL OR ANALOG TRANSMISSION

Simultaneous transmission and reception of analog or digital signals over a single coaxial cable or twisted-pair line can reduce cabling requirements. The LMH6628EP's wide bandwidth and high common-mode rejection in a differential amplifier configuration allows full duplex transmission of video, telephone, control and audio signals.

In the circuit shown in *Figure 3*, one of the LMH6628EP's amps is used as a "driver" and the other as a difference "receiver" amplifier. The output impedance of the "driver" is essentially zero. The two R's are chosen to match the characteristic impedance of the transmission line. The "driver" op amp gain can be selected for unity or greater.

Receiver amplifier  $A_2$  ( $B_2$ ) is connected across R and forms differential amplifier for the signals transmitted by driver  $A_2$  ( $B_2$ ). If  $R_F$  equals  $R_G$ , receiver  $A_2$  ( $B_1$ ) will then reject the signals from driver  $A_1$  ( $B_1$ ) and pass the signals from driver  $B_1$  ( $A_1$ ).



#### FIGURE 3.

The output of the receiver amplifier will be:

$$V_{\text{out}_{A(B)}} = \frac{1}{2} \quad V_{\text{in}_{A(B)}} \left[ 1 - \frac{R_{\text{f}}}{R_{\text{g}}} \right] + \frac{1}{2} \quad V_{\text{in}_{B(A)}} \left[ 1 + \frac{R_{\text{f}}}{R_{\text{g}}} \right]$$
(3)

Care must be given to layout and component placement to maintain a high frequency common-mode rejection. The plot of *Figure 4* shows the simultaneous reception of signals transmitted at 1MHz and 10MHz.





#### **POSITIVE PEAK DETECTOR**

The LMH6628EP's dual amplifiers can be used to implement a unity-gain peak detector circuit as shown in *Figure 5*.



The acquisition speed of this circuit is limited by the dynamic resistance of the diode when charging  $C_{hold}$ . A plot of the circuit's performance is shown in *Figure 6* with a 1MHz sinusoidal input.

A current source, built around Q1, provides the necessary bias current for the second amplifier and prevents saturation when power is applied. The resistor, R, closes the loop while didde D2 prevents negative saturation when  $V_{IN}$  is less than  $V_C$ . A MOS-type switch (not shown) can be used to reset the capacitor's voltage.

The maximum speed of detection is limited by the delay of the op amps and the diodes. The use of Schottky diodes will provide faster response.

#### ADJUSTABLE OR BANDPASS EQUALIZER

A "boost" equalizer can be made with the LMH6628EP by summing a bandpass response with the input signal, as shown in *Figure 7*.



20088606

FIGURE 7.

The overall transfer function is shown in Eq. 5.

$$\frac{V_{out}}{V_{in}} = \left[\frac{R_b}{K(R_a + R_b)}\right] \frac{s2Q\omega_o}{s^2 + s \frac{\omega_o}{Q} + \omega_o^2} -1$$
(4)

To build a boost circuit, use the design equations Eq. 6 and Eq. 7.

$$\frac{R_2 C}{2} = \frac{Q}{\omega_0}$$
(5)

www.national.com

$$2C (R_a || R_b) = \frac{1}{Q\omega_o}$$

(6)

Select  $R_2$  and C using Eq. 6. Use reasonable values for high frequency circuits -  $R_2$  between  $10\Omega$  and  $5k\Omega$ , C between 10pF and 2000pF. Use Eq. 7 to determine the parallel combination of  $R_a$  and  $R_b$ . Select  $R_a$  and  $R_b$  by either the  $10\Omega$  to  $5k\Omega$  criteria or by other requirements based on the impedance  $V_{in}$  is capable of driving. Finish the design by determining the value of K from Eq. 8.

Peak Gain = 
$$\frac{V_{out}}{V_{in}} (\omega_o) = \frac{R_2}{2KR_a} -1$$
 (7)

*Figure 8* shows an example of the response of the circuit of Figure 9, where  $f_o$  is 2.3MHz. The component values are as follows:  $R_a$ =2.1k $\Omega$ ,  $R_b$  = 68.5 $\Omega$ ,  $R_2$  = 4.22k $\Omega$ , R = 500 $\Omega$ , KR = 50 $\Omega$ , C = 120pF.







# Notes

For more National Semiconductor product information and proven design tools, visit the following Web sites at: www.national.com

| Products                       |                              | Design Support                  |                                |  |
|--------------------------------|------------------------------|---------------------------------|--------------------------------|--|
| Amplifiers                     | www.national.com/amplifiers  | WEBENCH® Tools                  | www.national.com/webench       |  |
| Audio                          | www.national.com/audio       | App Notes                       | www.national.com/appnotes      |  |
| Clock and Timing               | www.national.com/timing      | Reference Designs               | www.national.com/refdesigns    |  |
| Data Converters                | www.national.com/adc         | Samples                         | www.national.com/samples       |  |
| Interface                      | www.national.com/interface   | Eval Boards                     | www.national.com/evalboards    |  |
| LVDS                           | www.national.com/lvds        | Packaging                       | www.national.com/packaging     |  |
| Power Management               | www.national.com/power       | Green Compliance                | www.national.com/quality/green |  |
| Switching Regulators           | www.national.com/switchers   | Distributors                    | www.national.com/contacts      |  |
| LDOs                           | www.national.com/ldo         | Quality and Reliability         | www.national.com/quality       |  |
| LED Lighting                   | www.national.com/led         | Feedback/Support                | www.national.com/feedback      |  |
| Voltage References             | www.national.com/vref        | Design Made Easy                | www.national.com/easy          |  |
| PowerWise® Solutions           | www.national.com/powerwise   | Applications & Markets          | www.national.com/solutions     |  |
| Serial Digital Interface (SDI) | www.national.com/sdi         | Mil/Aero                        | www.national.com/milaero       |  |
| Temperature Sensors            | www.national.com/tempsensors | SolarMagic™                     | www.national.com/solarmagic    |  |
| PLL/VCO                        | www.national.com/wireless    | PowerWise® Design<br>University | www.national.com/training      |  |

THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT.

TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS, PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS.

EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS. NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders.

#### Copyright© 2010 National Semiconductor Corporation

For the most current product information visit us at www.national.com



National Semiconductor Americas Technical Support Center Email: support@nsc.com w.national.com Tel: 1-800-272-9959

National Semiconductor Europe **Technical Support Center** Email: europe.support@nsc.com

National Semiconductor Asia Pacific Technical Support Center Email: ap.support@nsc.com

National Semiconductor Japan **Technical Support Center** Email: ipn.feedback@nsc.com