

## LMH6703 1.2 GHz, Low Distortion Op Amp with Shutdown

## **General Description**

The LMH<sup>™</sup>6703 is a very wideband, DC coupled monolithic operational amplifier designed specifically for ultra high resolution video systems as well as wide dynamic range systems requiring exceptional signal fidelity. Benefiting from National's current feedback architecture, the LMH6703 offers a practical gain range of  $\pm 1$  to  $\pm 10$  while providing stable operation without external compensation, even at unity gain. At a gain of +2 the LMH6703 supports ultra high resolution video systems with a 750 MHz 2  $V_{\rm PP}$  –3 dB Bandwidth. With 12-bit distortion levels through 10 MHz ( $R_L = 100\Omega$ ), and a 2.3nV/  $\sqrt{Hz}$  input referred noise, the LMH6703 is the ideal driver or buffer for high speed flash A/D and D/A converters. Wide dynamic range systems such as radar and communication receivers requiring a wideband amplifier offering exceptional signal purity will find the LMH6703's low input referred noise and low harmonic distortion an attractive solution.

#### **Features**

- -3 dB bandwidth ( $V_{OUT} = 0.5 V_{PP}, A_V = +2$ ) 1.2 GHz -69/-90 dBc
- 2<sup>nd</sup>/3<sup>rd</sup> harmonics (20 MHz, SOT23-6)
- 2.3nV/ √Hz Low noise
- Fast slew rate
- Supply current
- Output current
- Low differential gain and phase

## Applications

- RGB video driver
- High resolution projectors
- Flash A/D driver
- D/A transimpedance buffer
- Wide dynamic range IF amp
- Radar/communication receivers
- DDS post-amps
- Line driver



**Top View** 



**Top View** 

## **Ordering Information**

**Connection Diagrams** 

| Package     | Part Number | Package Marking | Transport Media          | NSC Drawing |  |
|-------------|-------------|-----------------|--------------------------|-------------|--|
|             | LMH6703MA   |                 | 95 Units/Rail            | MOSA        |  |
| 0-111 2010  | LMH6703MAX  |                 | 2.5k Units Tape and Reel | WIOOA       |  |
| 6-Pin SOT23 | LMH6703MF   |                 | 1k Units Tape and Reel   |             |  |
|             | LMH6703MFX  |                 | 3k Units Tape and Reel   | IVIFUOA     |  |

## www.DataSheet4U.com

LMH<sup>™</sup> is a trademark of National Semiconductor Corporation

## May 2005

4500 V/µs

0.01%/0.02°

11 mA

90 mA

## Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| 2000V                            |
|----------------------------------|
| 200V                             |
| ±6.75V                           |
| (Note 3)                         |
| V <sup>-</sup> to V <sup>+</sup> |
| +150°C                           |
| –65°C to +150°C                  |
|                                  |

Soldering Information

| Infrared or Convection (20 sec.) | 235°C |
|----------------------------------|-------|
| Wave Soldering (10 sec.)         | 260°C |

## Operating Ratings (Note 1)

| Operating Temperature Range                | –40°C to +85°C       |
|--------------------------------------------|----------------------|
| Supply Voltage Range                       | $\pm 4V$ to $\pm 6V$ |
| Package Thermal Resistance $(\theta_{JA})$ | (Note 4)             |
| 6-Pin SOT23                                | 208°C/W              |
| 8-Pin SOIC                                 | 160°C/W              |

## Electrical Characteristics (Note 2)

Unless otherwise specified, all limits guaranteed for  $T_J = 25^{\circ}C$ ,  $A_V = +2$ ,  $V_S = \pm 5V$ ,  $R_L = 100\Omega$ ,  $R_F = 560\Omega$ ,  $\overline{SD} =$  Floating. **Boldface** limits apply at the temperature extremes.

| Symbol          | Parameter                             | Conditions                            | Min<br>(Note 8) | Typ<br>(Note 7) | Max<br>(Note 8) | Units    |
|-----------------|---------------------------------------|---------------------------------------|-----------------|-----------------|-----------------|----------|
| Frequency       | / Domain Performance                  |                                       | ,               | ( )             | ,               | I        |
| SSBW            | -3 dB Bandwidth                       | $V_{OUT} = 0.5 V_{PP}, A_V = +1$      |                 | 1800            |                 |          |
|                 |                                       | $V_{OUT} = 0.5 V_{PP}, A_V = +2$      |                 | 1200            |                 | 1        |
| LSBW            |                                       | $V_{OUT} = 2 V_{PP}$                  |                 | 750             |                 | MHz      |
|                 |                                       | $V_{OUT} = 4 V_{PP}$                  |                 | 500             |                 |          |
| GF              | 0.1 dB Gain Flatness                  | $V_{OUT} = 0.5 V_{PP}$                |                 | 150             |                 | NAL I-   |
|                 |                                       | $V_{OUT} = 2 V_{PP}$                  |                 | 150             |                 |          |
| DG              | Differential Gain                     | R <sub>L</sub> = 150Ω, 4.43 MHz       |                 | 0.01            |                 | %        |
| DP              | Differential Phase                    | R <sub>L</sub> = 150Ω, 4.43 MHz       |                 | 0.02            |                 | deg      |
| Time Dom        | ain Response                          |                                       |                 |                 | •               |          |
| t <sub>r</sub>  | Rise Time                             | 2V Step, 10% to 90%                   |                 | 0.5             |                 | ns       |
|                 |                                       | 6V Step, 10% to 90%                   |                 | 1.05            |                 | ns       |
| t <sub>f</sub>  | Fall Time                             | 2V Step, 10% to 90%                   |                 | 0.5             |                 | ns       |
|                 |                                       | 6V Step, 10% to 90%                   |                 | 1.05            |                 | ns       |
| SR              | Slew Rate                             | 4V Step, 10% to 90% (Note 6)          |                 | 4200            |                 | V/µs     |
|                 |                                       | 6V Step, 10% to 90% (Note 6)          |                 | 4500            |                 | V/µs     |
| t <sub>s</sub>  | Settling Time                         | 2V Step, V <sub>OUT</sub> within 0.1% |                 | 10              |                 | ns       |
| Distortion      | And Noise Response                    |                                       |                 |                 |                 |          |
|                 |                                       |                                       |                 |                 |                 |          |
| HD2             | 2 <sup>nd</sup> Harmonic Distortion   | 2 V <sub>PP</sub> , 5 MHz, SOT23-6    |                 | -87             |                 |          |
|                 |                                       | 2 V <sub>PP</sub> , 20 MHz, SOT23-6   |                 | -69             |                 | dBc      |
|                 |                                       | 2 V <sub>PP</sub> , 50 MHz, SOT23-6   |                 | -60             |                 |          |
| HD3             | 3 <sup>rd</sup> Harmonic Distortion   | 2 V <sub>PP</sub> , 5 MHz, SOT23-6    |                 | -100            |                 |          |
|                 |                                       | 2 V <sub>PP</sub> , 20 MHz, SOT23-6   |                 | -90             |                 | dBc      |
|                 |                                       | 2 V <sub>PP</sub> , 50 MHz, SOT23-6   |                 | -70             |                 |          |
| IMD             | 3 <sup>rd</sup> Order Intermodulation | 50 MHz, $P_O = 5$ dBm/ tone           |                 | -80             |                 | dBc      |
|                 | Products                              |                                       |                 |                 |                 | <u> </u> |
| e <sub>n</sub>  | Input Referred Voltage Noise          | >1 MHz                                |                 | 2.3             |                 | nV/√Hz   |
| i <sub>n</sub>  | Input Referred Noise Current          | Inverting Pin                         |                 | 18.5            |                 | pA/√Hz   |
|                 |                                       | >1 MHz                                |                 |                 |                 |          |
|                 | Input Referred Noise Current          | Non-Inverting Pin                     |                 | 3               |                 | pA/√Hz   |
| 04-1- 2-2       |                                       | >1 MHz                                |                 |                 |                 |          |
| Static, DC      | Performance                           |                                       | 1               |                 | . –             |          |
| V <sub>OS</sub> | Input Offset Voltage                  |                                       |                 | ±1.5            | ±/              | mV       |
|                 |                                       |                                       |                 |                 | ±9              |          |

| Electrical Characteristics (Note 2) (Continue | ed) |
|-----------------------------------------------|-----|
|-----------------------------------------------|-----|

Unless otherwise specified, all limits guaranteed for  $T_J = 25^{\circ}C$ ,  $A_V = +2$ ,  $V_S = \pm 5V$ ,  $R_L = 100\Omega$ ,  $R_F = 560\Omega$ ,  $\overline{SD}$  = Floating. **Boldface** limits apply at the temperature extremes.

|   | $\leq$ |
|---|--------|
|   | T      |
|   |        |
|   |        |
|   | 2      |
|   | 0      |
|   | ω      |
| _ |        |

| Symbol            | Parameter                          | Conditions                                   | Min      | Тур      | Max      | Units     |
|-------------------|------------------------------------|----------------------------------------------|----------|----------|----------|-----------|
|                   |                                    |                                              | (Note 8) | (Note 7) | (Note 8) |           |
| TCV <sub>OS</sub> | Input Offset Voltage Average Drift | (Note 10)                                    |          | 22       |          | µV/°C     |
|                   | Input Bias Current                 | Non-Inverting (Note 9)                       |          | -7       | ±20      |           |
| Ь                 |                                    |                                              |          |          | ±23      | uА        |
| .в                |                                    | Inverting (Note 9)                           |          | -2       | ±35      | pro t     |
|                   |                                    |                                              |          |          | ±44      |           |
| TCIB              | Input Bias Current Average Drift   | Non-Inverting (Note 10)                      |          | +30      |          | nA/°C     |
|                   |                                    | Inverting (Note 10)                          |          | -70      |          |           |
| Vo                | Output Voltage Range               | $R_{L} = \infty$                             | ±3.3     | ±3.45    |          |           |
|                   |                                    | $R_{L} = 100\Omega$                          | ±3.2     | ±3.4     |          | V         |
|                   |                                    |                                              | ±3.14    |          |          |           |
| PSRR              | Power Supply Rejection Ratio       | $V_{\rm S} = \pm 4.0V$ to $\pm 6.0V$         | 48       | 52       |          | dB        |
|                   | Common Mode Dejection Datio        | 1 0V/ to 1 0V/                               | 40       | 47       |          |           |
| CIVINN            |                                    | $v_{CM} = -1.0v \text{ to } +1.0v$           | 45       | 47       |          | dB        |
|                   | Supply Current (Enabled)           | $\overline{SD} = 2V B_{1} = \infty$          |          | 11       | 12.5     |           |
| 'S                |                                    | 00 - 20, 11 - 11                             |          |          | 15.0     | mA        |
|                   | Supply Current (Disabled)          | $\overline{SD} = 0.8V$ , $B_{L} = \infty$    |          | 0.2      | 0.900    |           |
|                   |                                    |                                              |          |          | 0.935    | mA        |
| Miscellane        | eous Performance                   | I                                            | 1        |          |          |           |
| R <sub>IN+</sub>  | Non-Inverting Input Resistance     |                                              |          | 1        |          | MΩ        |
| R <sub>IN-</sub>  | Inverting Input Resistance         | Output Impedance of Input                    |          | 30       |          | Ω         |
|                   |                                    | Buffer                                       |          |          |          |           |
| C <sub>IN</sub>   | Non-Inverting Input Capacitance    |                                              |          | 0.8      |          | pF        |
| Ro                | Output Resistance                  | Closed Loop                                  |          | 0.05     |          | Ω         |
| CMVR              | Input Common Mode Voltage          | $CMRR \ge 40 \text{ dB}$                     | ±1.9     |          |          | V         |
|                   | Range                              |                                              |          |          |          | ·         |
| lo                | Linear Output Current              | $V_{IN} = 0V, V_{OUT} \le \pm 80 \text{ mV}$ | ±55      | ±90      |          | mA        |
| Enable/Dis        | sable Performance (Disabled Low)   | 1                                            |          |          |          |           |
| T <sub>ON</sub>   | Enable Time                        |                                              |          | 10       |          | ns        |
| T <sub>OFF</sub>  | Disable Time                       |                                              |          | 10       |          | ns        |
|                   | Output Glitch                      |                                              |          | 50       |          | $mV_{PP}$ |
| V <sub>IH</sub>   | Enable Voltage                     | $\overline{SD} \ge V_{IH}$                   | 2.0      |          |          | V         |
| V <sub>IL</sub>   | Disable Voltage                    | $\overline{SD} \leq V_{IL}$                  |          |          | 0.8      | V         |
| I <sub>IH</sub>   | Disable Pin Bias Current, High     | $\overline{SD} = V^+$ (Note 9)               |          | -7       | ±70      | μA        |
| IIL               | Disable Pin Bias Current, Low      | $\overline{SD} = 0V$ (Note 9)                | -50      | -240     | -400     | μΑ        |
| l <sub>oz</sub>   | Disabled Output Leakage Current    | $V_{OUT} = \pm 1.8V$                         |          | 0.07     | ±25      | цА        |
|                   |                                    |                                              |          |          | ±40      | μ.,       |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications, see the Electrical Characteristics tables.

**Note 2:** Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that  $T_J = T_A$ . No guarantee of parametric performance is indicated in the electrical tables under conditions of internal self-heating where  $T_J > T_A$ . **Note 3:** The maximum output current ( $I_{OUT}$ ) is determined by device power dissipation limitations.

Note 4: The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$  and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} - T_A)/\theta_{JA}$ . All numbers apply for package soldered directly into a 2 layer PC board with zero air flow.

Note 5: Human body model: 1.5 k $\Omega$  in series with 100 pF. Machine model:  $0\Omega$  in series with 200 pF.

Note 6: Slew Rate is the average of the rising and falling edges.

Note 7: Typical numbers are the most likely parametric norm.

Note 8: Limits are 100% production tested at 25°C. Limits over the operating temperature range are guaranteed through correlation using Statistical Quality Control (SQC) methods.

Note 9: Negative input current implies current flowing out of the device.

Note 10: Drift determined by dividing the change in parameter at temperature extremes by the total temperature change.



LMH6703

# LMH6703

## **Typical Performance Characteristics** ( $A_V = +2$ , $R_L = 100\Omega$ , $V_S = \pm 5V$ , $R_F = 560\Omega$ , $T_A = +25$ °C, SOT23-6; unless otherwise specified). (Continued)



Harmonic Distortion vs. Output Voltage



**Small Signal Pulse Response** 



Harmonic Distortion vs. Frequency





**Typical Performance Characteristics** ( $A_V = +2$ ,  $R_L = 100\Omega$ ,  $V_S = \pm 5V$ ,  $R_F = 560\Omega$ ,  $T_A = +25^{\circ}C$ , SOT23-6; unless otherwise specified). (Continued)







# **Typical Performance Characteristics** ( $A_V = +2$ , $R_L = 100\Omega$ , $V_S = \pm 5V$ , $R_F = 560\Omega$ , $T_A = +25$ °C, SOT23-6; unless otherwise specified). (Continued)

LMH6703



RISO vs. CLOAD (See Applications Section)



Inverting Input Bias vs. Temperature



www.DataSheet4U.com



Non-Inverting Input Bias vs. Temperature





LMH6703

**Typical Performance Characteristics** ( $A_V = +2$ ,  $R_L = 100\Omega$ ,  $V_S = \pm 5V$ ,  $R_F = 560\Omega$ ,  $T_A = +25$ °C, SOT23-6; unless otherwise specified). (Continued)



Voltage Swing vs. Temperature



20110612

www.DataSheet4U.com

## **Application Section**







FIGURE 2. Recommended Inverting Gain Circuit (SOIC Pinout Shown)

#### GENERAL DESCRIPTION

The LMH6703 is a high speed current feedback amplifier, optimized for excellent bandwidth, gain flatness, and low distortion. The loop gain for a current feedback op amp, and hence the frequency response, is predominantly set by the feedback resistor value. The LMH6703 in the SOT23-6 package is optimized for use with a 560 $\Omega$  feedback resistor. The LMH6703 in the SOIC package is optimized for use with a 390 $\Omega$  feedback resistor. Using lower values can lead to excessive ringing in the pulse response while a higher value will limit the bandwidth. Application Note OA-13 discusses this in detail along with the occasions where a different R<sub>F</sub> might be advantageous.

#### **EVALUATION BOARDS**

|                   | Part Number |  |
|-------------------|-------------|--|
| LMH6703MFataSSOT2 | 23-6        |  |

An Evaluation Board is shipped upon request when a sample order is placed with National Semiconductor.

#### FEEDBACK RESISTOR SELECTION

One of the key benefits of a current feedback operational amplifier is the ability to maintain optimum frequency response independent of gain by using appropriate values for the feedback resistor (R<sub>F</sub>). The Electrical Characteristics and Typical Performance plots specify an R<sub>F</sub> of 560 $\Omega$  (390 $\Omega$  for the SOIC package), a gain of +2 V/V and ±5V power supplies (unless otherwise specified). Generally, lowering R<sub>F</sub> from it's recommended value will peak the frequency response and extend the bandwidth while increasing the value of R<sub>F</sub> will cause the frequency response to roll off faster. Reducing the value of R<sub>F</sub> too far below it's recommended value will cause overshoot, ringing and, eventually, oscillation.



FIGURE 3. Recommended R<sub>F</sub> vs. Gain

Since a current feedback amplifier is dependant on the value of  $R_{\rm F}$  to provide frequency compensation and since the value of  $R_{\rm F}$  can be used to optimize the frequency response, different packages use different  $R_{\rm F}$  values. As shown in *Figure 3*, Recommended  $R_{\rm F}$  vs. Gain, the SOT23-6 and the SOIC package use different values for the feedback resistor,  $R_{\rm F}$ . Since each application is slightly different, it is worth some experimentation to find the optimal  $R_{\rm F}$  for a given circuit. In general, a value of  $R_{\rm F}$  that produces  $\approx$ 0.1 dB of peaking is the best compromise between stability and maximum bandwidth. Note that it is not possible to use a current feedback amplifier with the output shorted directly to the inverting input. The buffer configuration of the LMH6703 requires a 560 $\Omega$  (390 $\Omega$  for SOIC package) feedback resistor for stable operation.

The LMH6703 was optimized for high speed operation. As shown in *Figure 3*, the suggested value for R<sub>F</sub> decreases for higher gains. Due to the output impedance of the input buffer, there is a practical limit for how small R<sub>F</sub> can go, based on the lowest practical value of R<sub>G</sub>. This limitation applies to both inverting and non inverting configurations. For the LMH6703 the input resistance of the inverting input is approximately  $30\Omega$  and  $20\Omega$  is a practical (but not hard and fast) lower limit for R<sub>G</sub>. The LMH6703 begins to operate in a gain bandwidth limited fashion in the region when R<sub>G</sub> is nearly equal to the input buffer impedance. Note that the

## Application Section (Continued)

amplifier will operate with R<sub>G</sub> values well below  $20\Omega$ , however results may be substantially different than predicted from ideal models. In particular the voltage potential between the Inverting and Non-Inverting inputs cannot be expected to remain small.

Inverting gain applications that require impedance matched inputs may limit gain flexibility somewhat (especially if maximum bandwidth is required). The impedance seen by the source is R<sub>G</sub> II R<sub>T</sub> (R<sub>T</sub> is optional). The value of R<sub>G</sub> is R<sub>F</sub> /Gain. Thus for a SOT23 in a gain of -5V/V, an R<sub>F</sub> of 460 $\Omega$  is optimum and R<sub>G</sub> is 92 $\Omega$ . Without a termination resistor, R<sub>T</sub>, the input impedance would equal R<sub>G</sub>, 92 $\Omega$ . Using an R<sub>T</sub> of 109 $\Omega$  will set the input resistance to match a 50 $\Omega$  source. Note that source impedances greater then R<sub>G</sub> cannot be matched in the inverting configuration.

For more information see Application Note OA-13 which describes the relationship between  $R_{\rm F}$  and closed-loop frequency response for current feedback operational amplifiers. The value for the inverting input impedance for the LMH6703 is approximately 30 $\Omega$ . The LMH6703 is designed for optimum performance at gains of +1 to +10 V/V and -1 to -9 V/V. Higher gain configurations are still useful, however, the bandwidth will fall as gain is increased, much like a typical voltage feedback amplifier.

The LMH6703 data sheet shows both SOT23-6 and SOIC data in the Electrical Characteristic section to aid in selecting the right package. The Typical Performance Characteristics section shows SOT23-6 package plots only.

#### CAPACITIVE LOAD DRIVE



FIGURE 4. Decoupling Capacitive Loads

Capacitive output loading applications will benefit from the use of a series output resistor  $R_{ISO}$ . *Figure 4* shows the use of a series output resistor,  $R_{ISO}$ , to stabilize the amplifier output under capacitive loading. Capacitive loads from 5 to 120 pF are the most critical, causing ringing, frequency response peaking and possible oscillation. The chart "Suggested  $R_{ISO}$  vs. Cap Load" gives a recommended value for selecting a series output resistor for mitigating capacitive loads. The values suggested in the charts are selected for 0.5 dB or less of peaking in the frequency response. This produces a good compromise between settling time and bandwidth. For applications where maximum frequency response is needed and some peaking is tolerable, the value of  $R_{ISO}$  can be reduced slightly from the recommended values.

#### DC ACCURACY AND NOISE

Example below shows the output offset computation equation for the non-inverting configuration (see *Figure 1*) using the typical bias current and offset specifications for  $A_V = +2$ : Output Offset :  $V_O = (I_{BN} \cdot R_{IN} \pm V_{OS}) (1 + R_F/R_G) \pm I_{BI} \cdot R_F$ Where  $R_{IN}$  is the equivalent input impedance on the non-inverting input.

Example computation for A<sub>V</sub> = +2, R<sub>F</sub> = 560 $\Omega$ , R<sub>IN</sub> = 25 $\Omega$ : V<sub>O</sub> = (7  $\mu$ A · 25 $\Omega$  ± 1.5 mV) (1 + 560/560) ± 2 $\mu$ A · 560 $\approx$  -3.7 mV to 4.5 mV

A good design, however, should include a worst case calculation using Min/Max numbers in the data sheet tables, in order to ensure "worst case" operation.

Further improvement in the output offset voltage and drift is possible using the composite amplifiers described in Application Note OA-7. The two input bias currents are physically unrelated in both magnitude and polarity for the current feedback topology. It is not possible, therefore, to cancel their effects by matching the source impedance for the two inputs (as is commonly done for matched input bias current devices).

The total output noise is computed in a similar fashion to the output offset voltage. Using the input noise voltage and the two input noise currents, the output noise is developed through the same gain equations for each term but combined as the square root of the sum of squared contributing elements. See Application Note OA-12 for a full discussion of noise calculations for current feedback amplifiers.

#### PRINTED CIRCUIT LAYOUT

Whenever questions about layout arise, use the evaluation board as a guide. The CLC730216 is the evaluation board supplied with SOT23-6 samples of the LMH6703 and the CLC730227 is the evaluation board supplied with SOIC samples of the LMH6703.

To reduce parasitic capacitances, ground and power planes should be removed near the input and output pins. Components in the feedback path should be placed as close to the device as possible to minimize parasitic capacitance. For long signal paths controlled impedance lines should be used, along with impedance matching elements at both ends.

Bypass capacitors should be placed as close to the device as possible. Bypass capacitors from each voltage rail to ground are applied in pairs. The larger electrolytic bypass capacitors can be located further from the device, the smaller ceramic bypass capacitors should be placed as close to the device as possible. In *Figure 1* and *Figure 2* C<sub>SS</sub> is optional, but is recommended for best second order harmonic distortion.

## www.DataSheet4U.com

## Application Section (Continued) VIDEO PERFORMANCE



#### **FIGURE 5. Typical Video Application**

The LMH6703 has been designed to provide excellent performance with production quality video signals in a wide variety of formats such as HDTV and High Resolution VGA. NTSC and PAL performance is nearly flawless with DG of 0.01% and DP of 0.02°. Best performance will be obtained with back terminated loads. The back termination reduces reflections from the transmission line and effectively masks transmission line and other parasitic capacitance from the amplifier output stage. *Figure 5* shows a typical configuration for driving 75 $\Omega$  cable. The amplifier is configured for a gain of two compensating for the 6 dB loss due to R<sub>OUT</sub>.

#### ENABLE/DISABLE





www.DataSheet4U.com

For ±5V supplies only the LMH6703 has a TTL logic compatible disable function. Apply a logic low (<.8V) to the  $\overline{SD}$ pin and the LMH6703 is disabled. Apply a logic high (>2.0V), or let the pin float and the LMH6703 is enabled. Voltage, not current, at the Shutdown pin ( $\overline{SD}$ ) determines the enable/ disable state. Care must be exercised to prevent the shutdown pin voltage from going more than 0.8V below the midpoint of the supply voltages (0V with split supplies, V<sup>+</sup>/2 with single supply biasing). Doing so could cause transistor Q1 to Zener resulting in damage to the disable circuit (See *Figure 6*). The core amplifier is unaffected by this, but the shutdown operation could become permanently slower as a result.

Disabled, the LMH6703 inputs and output become high impedances. While disabled the LMH6703 quiescent current is approximately 200  $\mu$ A. Because of the pull up resistor on the shutdown circuit, the I<sub>CC</sub> and I<sub>EE</sub> currents (positive and negative supply currents respectively) are not balanced in the disabled state. The positive supply current (I<sub>CC</sub>) is approximately 300  $\mu$ A while the negative supply current (I<sub>EE</sub>) is only 200  $\mu$ A. The remaining I<sub>EE</sub> current of 100  $\mu$ A flows through the shutdown pin.

The disable function can be used to create analog switches or multiplexers. Implement a single analog switch with one LMH6703 positioned between an input and output. Create an analog multiplexer with several LMH6703's and tie the outputs together.



## Notes

National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.

For the most current product information visit us at www.national.com.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### BANNED SUBSTANCE COMPLIANCE

National Semiconductor manufactures products and uses packing materials that meet the provisions of the Customer Products Stewardship Specification (CSP-9-111C2) and the Banned Substances and Materials of Interest Specification (CSP-9-111S2) and contain no "Banned Substances" as defined in CSP-9-111S2.

Leadfree products are RoHS compliant.

Tel: 1-800-272-9959



www.national.com

National Semiconductor Europe Customer Support Center Support Center Sheet 4U.COM Fax: +49 (0) 180-530 85 86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 69 9508 6208 English Tel: +44 (0) 870 24 0 2171 Français Tel: +33 (0) 1 41 91 8790

National Semiconductor Asia Pacific Customer Support Center Email: ap.support@nsc.com National Semiconductor Japan Customer Support Center Fax: 81-3-5639-7507 Email: jpn.feedback@nsc.com Tel: 81-3-5639-7560