

# LMS1485 5V Low Power RS-485 Differential Bus Transceiver

Check for Samples: LMS1485

### **FEATURES**

- Meet ANSI standard RS-485-A and RS-422-B
- Data rate 30Mbps
- Single supply voltage operation, 5V
- Wide input and output voltage range
- Thermal shutdown protection
- Short circuit protection
- Driver propagation delay 10ns
- Receiver propagation delay 25ns
- High impedance outputs with power off
- Open circuit fail-safe for receiver
- Extended operating temperature range -40°C to 85°C
- ESD rating 8kV HBM
- Drop-in replacement to ADM1485 and LT1485

- Available in 8-pin SOIC
- Low supply current, I<sub>CC</sub> = 1mA

### **APPLICATIONS**

- Low power RS-485 systems
- Network hubs, bridges, and routers
- Point of sales equipment (ATM, barcode scanners,...)
- Local area networks (LAN)
- Integrated service digital network (ISDN)
- Industrial programmable logic controllers
- High speed parallel and serial applications
- Multipoint applications with noisy environment

### DESCRIPTION

The LMS1485 is a low power differential bus/line transceiver designed for high speed bidirectional data communication on multipoint bus transmission lines. It is designed for balanced transmission lines. It meets ANSI Standards TIA/EIA RS422-B, TIA/EIA RS485-A and ITU recommendation and V.11 and X.27.

The LMS1485 combines a TRI-STATE<sup>TM</sup> differential line driver and differential input receiver, both of which operate from a single 5.0V power supply. The driver and receiver have an active high and active low, respectively, that can be externally connected to function as a direction control. The driver and receiver differential inputs are internally connected to form differential input/output (I/O) bus ports that are designed to offer minimum loading to bus whenever the driver is disabled or when  $V_{CC} = 0V$ . These ports feature wide positive and negative common mode voltage ranges, making the device suitable for multipoint applications in noisy environments.

The LMS1485 is build with National's advanced BiCMOS process and is available in a 8-Pin SOIC package. It is a drop-in socket replacement to ADI's ADM1485 and LTC's LT1485.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. TRI-STATE is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

# LMS1485



SNOSA29E - MAY 2004 - REVISED OCTOBER 2011

www.ti.com



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### **Typical Application**



A typical multipoint application is shown in the above figure. Terminating resistors, RT, are typically required but only located at the two ends of the cable. Pull up and pull down resistors maybe required at the end of the bus to provide failsafe biasing. The biasing resistors provide a bias to the cable when all drivers are in TRI-STATE, See National Application Note, AN-847 for further information.



#### **Pin Descriptions**

| Pin # | I/O | Name            | Function                                                                                                                                                                                |
|-------|-----|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | 0   | RO              | Receiver Output: If A > B by 200 mV, RO will be high; If A < B by 200mV, RO will be low. RO will be high also if the inputs (A and B) are open (non-terminated)                         |
| 2     | I   | RE              | Receiver Output Enable: RO is enabled when $\overline{RE}$ is low; RO is in TRI-STATE when $\overline{RE}$ is high                                                                      |
| 3     | I   | DE              | Driver Output Enable: The driver outputs (A and B) are enabled when DE is high; they are in TRI-STATE when DE is low. Pins A and B also function as the receiver input pins (see below) |
| 4     | I   | DI              | Driver Input: A low on DI forces A low and B high while a high on DI forces A high and B low when the driver is enabled                                                                 |
| 5     | N/A | GND             | Ground                                                                                                                                                                                  |
| 6     | I/O | А               | Non-inverting Driver Output and Receiver Input pin. Driver Output levels conform to RS-485 signaling levels                                                                             |
| 7     | I/O | В               | Inverting Driver Output and Receiver Input pin. Driver Output levels conform to RS-485 signaling levels                                                                                 |
| 8     | N/A | V <sub>CC</sub> | Power Supply: $4.75V \le V_{CC} \le 5.25V$                                                                                                                                              |



#### SNOSA29E-MAY 2004-REVISED OCTOBER 2011

### Table 1. Truth Table <sup>(1)</sup>

| DRIVER SECTION   |    |     |    |    |  |  |
|------------------|----|-----|----|----|--|--|
| RE               | DE | DI  | Α  | В  |  |  |
| Х                | Н  | Н   | Н  | L  |  |  |
| X                | Н  | L   | L  | Н  |  |  |
| Х                | L  | Х   | Z  | Z  |  |  |
| RECEIVER SECTION |    |     |    |    |  |  |
| RE               | DE | A   | -В | RO |  |  |
| L                | L  | ≥ + | Н  |    |  |  |
| L                | L  | ≤ - | L  |    |  |  |
| Н                | Х  |     | Z  |    |  |  |
| L                | L  | OP  | Н  |    |  |  |

(1) \* = Non Terminated, Open Input only, X = Irrelevant, Z = TRI-STATE, H = High level, L = Low level

#### Absolute Maximum Ratings <sup>(1)</sup>

| Supply Voltage, V <sub>CC</sub> <sup>(2)</sup>       | 7V                              |  |  |  |  |
|------------------------------------------------------|---------------------------------|--|--|--|--|
| Input Voltage, V <sub>IN</sub> (DI, DE, or RE)       | -0.3V to V <sub>CC</sub> + 0.3V |  |  |  |  |
| Voltage Range at Any Bus Terminal (AB)               | -7V to 12V                      |  |  |  |  |
| Receiver Outputs                                     | -0.3V to $V_{CC}$ + 0.3V        |  |  |  |  |
| Package Thermal Impedance, $\theta_{JA}$             |                                 |  |  |  |  |
| SOIC <sup>(3)</sup>                                  | 125°C/W                         |  |  |  |  |
| Junction Temperature <sup>(3)</sup>                  | 150°C                           |  |  |  |  |
| Operating Free-Air Temperature Range, T <sub>A</sub> |                                 |  |  |  |  |
| Commercial                                           | 0°C to 70°C                     |  |  |  |  |
| Industrial                                           | −40°C to 85°C                   |  |  |  |  |
| Storage Temperature Range                            | −65°C to 150°C                  |  |  |  |  |
| ESD Rating <sup>(4) (5)</sup>                        | 8kV                             |  |  |  |  |
| ESD Rating <sup>(4) (6)</sup>                        | 2kV                             |  |  |  |  |
| Soldering Information                                |                                 |  |  |  |  |
| Infrared or Convection (20 sec.)                     | 235°C                           |  |  |  |  |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and the test conditions, see the Electrical Characteristics

- All voltage values, except differential I/O bus voltage, are with respect to network ground terminal. The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly into a PC board. ESD rating based upon human body model, 100pF discharged through 1.5k $\Omega$ . (3)

ESD rating applies to pins 6 and 7 (5)

ESD rating applies to pins 1, 2, 3, 4, 5 and 8 (6)

### **Operating Ratings**

|                                                            | Min  | Nom | Max  |   |
|------------------------------------------------------------|------|-----|------|---|
| Supply Voltage, V <sub>CC</sub>                            | 4.75 | 5.0 | 5.25 | V |
| Voltage at any Bus Terminal (Separately or Common Mode)    | -7   |     | 12   | V |
| V <sub>IN</sub> or V <sub>IC</sub>                         |      |     |      |   |
| High-Level Input Voltage, V <sub>IH</sub> <sup>(1)</sup>   | 2    |     |      | V |
| Low-Level Input Voltage, VIL <sup>(1)</sup>                |      |     | 0.8  | V |
| Differential Input Voltage, V <sub>ID</sub> <sup>(2)</sup> |      |     | ±12  | V |

Voltage limits apply to DI, DE, RE pins. (1)

(2) Differential input/output bus voltage is measured at the non-inverting terminal A with respect to the inverting terminal B.



SNOSA29E - MAY 2004 - REVISED OCTOBER 2011

www.ti.com

### **Electrical Characteristics**

Over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                        | Parameter                                                          | Conditions                                                                   | Min  | Тур | Max  | Units |  |
|----------------------------------------|--------------------------------------------------------------------|------------------------------------------------------------------------------|------|-----|------|-------|--|
| Driver Sec                             | tion                                                               | ·                                                                            |      |     |      |       |  |
| V <sub>OD</sub>                        | Differential Output Voltage                                        | R = ∞ (Figure 1)                                                             |      |     | 5    | V     |  |
| V <sub>OD1</sub>                       | Differential Output Voltage                                        | R = 50Ω (Figure 1), RS-422                                                   | 2    |     | 5    | V     |  |
| V <sub>OD2</sub>                       | Differential Output Voltage                                        | R = 27Ω (Figure 1), RS-485                                                   | 1.5  |     | 5    | V     |  |
| V <sub>OD3</sub>                       | Differential Output Voltage                                        | $V_{\text{TEST}} = -7V \text{ to } + 12V \text{ (Figure 2)}$                 | 1.5  |     | 5    | V     |  |
| ΔV <sub>OD</sub>                       | Change in Magnitude of<br>Differential Output Voltage              | R = $27\Omega$ or $50\Omega$ (Figure 1 ), <sup>(1)</sup>                     | -0.2 |     | 0.2  | V     |  |
| V <sub>oc</sub>                        | Common-Mode Output Voltage                                         | R = $27\Omega$ or $50\Omega$ (Figure 1), <sup>(1)</sup>                      |      |     | 3    | V     |  |
| ∆V <sub>OC</sub>                       | Change in Magnitude of<br>Common-Mode Output Voltage               | R = 27Ω or 50Ω (Figure 1), <sup>(1)</sup>                                    | -0.2 |     | 0.2  | V     |  |
| I <sub>OSD</sub>                       | Short-Circuit Output Current                                       | $V_0 = High, -7V \le V_{CM} \le +12V$                                        | -250 |     | 250  | mA    |  |
|                                        |                                                                    | $V_{O} = Low, -7V \le V_{CM} \le +12V$                                       | -250 |     | 250  |       |  |
| V <sub>INL</sub>                       | CMOS Input Logic Threshold<br>Low                                  | DE, DI, RE                                                                   |      |     | 0.8  | V     |  |
| V <sub>INH</sub>                       | CMOS Input Logic Threshold<br>High                                 | DE, DI, RE                                                                   | 2    |     |      | V     |  |
| I <sub>IN</sub>                        | Logic Input Current                                                | DE, DI                                                                       | -1   |     | 1    | μA    |  |
| Receiver S                             | Section                                                            |                                                                              |      |     |      |       |  |
| V <sub>TH</sub>                        | Differential Input Threshold Voltage                               | $-7V \le V_{CM} \le + 12V$                                                   | -0.2 |     | +0.2 | V     |  |
| $\Delta V_{TH}$                        | Input Hysteresis Voltage<br>(V <sub>TH+</sub> – V <sub>TH-</sub> ) | V <sub>CM</sub> = 0                                                          |      | 70  |      | mV    |  |
| R <sub>IN</sub>                        | Input Resistance                                                   | $-7V \le V_{CM} \le + 12V$                                                   | 12   |     |      | kΩ    |  |
| I <sub>IN</sub>                        | Input Current (A, B)                                               | V <sub>IN</sub> = 12V                                                        |      |     | 1    | m 4   |  |
|                                        |                                                                    | $V_{IN} = -7V$                                                               | -0.8 |     |      | - mA  |  |
| I <sub>RE</sub>                        | Logic Enable Input Current                                         | RE                                                                           | -1   |     | 1    | μA    |  |
| V <sub>OL</sub>                        | CMOS Low-Level Output<br>Voltage                                   | I <sub>OL</sub> = 4mA                                                        |      |     | 0.4  | V     |  |
| V <sub>OH</sub>                        | CMOS High-Level Output<br>Voltage                                  | I <sub>OH</sub> = -4mA                                                       | 4    |     |      | V     |  |
| I <sub>OSR</sub>                       | Short-Circuit Output Current                                       | $V_{O} = GND \text{ or } V_{CC}$                                             | 7    |     | 85   | mA    |  |
| l <sub>oz</sub>                        | Tristate Output Leakage<br>Current                                 | 0.4V ≤V <sub>O</sub> ≤+2.4V                                                  | -1   |     | 1    | μA    |  |
| Power Sup                              | pply Current                                                       |                                                                              |      |     |      |       |  |
| I <sub>CC</sub>                        | Supply Current                                                     | Driver Enabled, Output = No Load,<br>Digital Inputs = GND or V <sub>CC</sub> |      | 1.1 | 2.2  | mA    |  |
|                                        |                                                                    | Driver Disabled, Output = No Load, Digital Inputs = GND or $V_{CC}$          |      | 1   | 2.2  | mA    |  |
| Switching                              | Characteristics                                                    |                                                                              |      |     |      |       |  |
| Driver                                 |                                                                    |                                                                              |      |     |      |       |  |
| T <sub>PLH</sub> ,<br>T <sub>PHL</sub> | Propagation Delay Input to<br>Output                               | $R_L = 54\Omega, C_L = 100pF$<br>(Figure 3, Figure 7)                        |      | 11  | 20   | ns    |  |
| T <sub>SKEW</sub>                      | Driver Output Skew                                                 | $R_L = 54\Omega, C_L = 100pF$<br>(Figure 3, Figure 7)                        |      | 1   |      | ns    |  |
| T <sub>R</sub> ,<br>T <sub>F</sub>     | Driver Rise and Fall Time                                          | $R_L = 100\Omega, C_L = 100pF$<br>(Figure 3, Figure 7)                       |      | 5   | 10   | ns    |  |
| <u> </u>                               | Driver Enable to Ouput Valid                                       | (Figure 4, Figure 8)                                                         |      | 18  | 32   | ns    |  |
| T <sub>ENABLE</sub>                    | Time                                                               |                                                                              |      |     |      |       |  |

(1)  $|\Delta V_{OD}|$  and  $|\Delta V_{OC}|$  are changes in magnitude of  $V_{OD}$  and  $V_{OC}$ , respectively when the input changes from high to low levels.



SNOSA29E - MAY 2004 - REVISED OCTOBER 2011

www.ti.com

### **Electrical Characteristics (continued)**

Over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| Symbol                                 | Parameter                            | Conditions                                    | Min | Тур | Max | Units |
|----------------------------------------|--------------------------------------|-----------------------------------------------|-----|-----|-----|-------|
| T <sub>PLH</sub> ,<br>T <sub>PHL</sub> | Propagation Delay Input to<br>Output | C <sub>L</sub> = 15pF<br>(Figure 5, Figure 7) | 18  | 33  | 55  | ns    |
| T <sub>SKEW</sub>                      | Receiver Output Skew                 | (Figure 5, Figure 7)                          |     | 2   |     | ns    |
| T <sub>ENABLE</sub>                    | Receiver Enable Time                 | (Figure 6, Figure 10)                         |     | 6   | 25  | ns    |
| T <sub>DISABLE</sub>                   | Receiver Disable Time                | (Figure 6, Figure 10)                         |     | 15  | 25  | ns    |



5

SNOSA29E-MAY 2004-REVISED OCTOBER 2011

www.ti.com





SNOSA29E - MAY 2004 - REVISED OCTOBER 2011





Figure 1. Test Circuit for  $V_{\text{OD}}$  and  $V_{\text{OC}}$ 





Figure 2. Test Circuit for V<sub>OD3</sub>











Figure 5. Test Circuit for Receiver Propagation Delay







## **Switching Characteristics**











Figure 9. Receiver Propagation Delay



SNOSA29E - MAY 2004 - REVISED OCTOBER 2011

www.ti.com

# Switching Characteristics (continued)









LMS1485

www.ti.com

SNOSA29E-MAY 2004-REVISED OCTOBER 2011

### **APPLICATION INFORMATION**

### POWER LINE NOISE FILTERING

A factor to consider in designing power and ground is noise filtering. A noise filtering circuit is designed to prevent noise generated by the integrated circuit (IC) as well as noise entering the IC from other devices. A common filtering method is to place by-pass capacitors ( $C_{bp}$ ) between the power and ground lines.

Placing a by-pass capacitor ( $C_{bp}$ ) with the correct value at the proper location solves many power supply noise problems. Choosing the correct capacitor value is based upon the desired noise filtering range. Since capacitors are not ideal, they may act more like inductors or resistors over a specific frequency range. Thus, many times two by-pass capacitors may be used to filter a wider bandwidth of noise. It is highly recommended to place a larger capacitor, such as  $10\mu$ F, between the power supply pin and ground to filter out low frequencies and a  $0.1\mu$ F to filter out high frequencies.

By pass-capacitors must be mounted as close as possible to the IC to be effective. Long leads produce higher impedance at higher frequencies due to stray inductance. Thus, this will reduce the by-pass capacitor's effectiveness. Surface mounted chip capacitors are the best solution because they have lower inductance.



Figure 11. Placement of by-pass Capacitors, C<sub>bp</sub>

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                                 | Applications                  |                                   |  |
|------------------------------|---------------------------------|-------------------------------|-----------------------------------|--|
| Audio                        | www.ti.com/audio                | Automotive and Transportation | www.ti.com/automotive             |  |
| Amplifiers                   | amplifier.ti.com                | Communications and Telecom    | www.ti.com/communications         |  |
| Data Converters              | dataconverter.ti.com            | Computers and Peripherals     | www.ti.com/computers              |  |
| DLP® Products                | www.dlp.com                     | Consumer Electronics          | www.ti.com/consumer-apps          |  |
| DSP                          | dsp.ti.com                      | Energy and Lighting           | www.ti.com/energy                 |  |
| Clocks and Timers            | www.ti.com/clocks               | Industrial                    | www.ti.com/industrial             |  |
| Interface                    | interface.ti.com                | Medical                       | www.ti.com/medical                |  |
| Logic                        | logic.ti.com                    | Security                      | www.ti.com/security               |  |
| Power Mgmt                   | power.ti.com                    | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |  |
| Microcontrollers             | microcontroller.ti.com          | Video and Imaging             | www.ti.com/video                  |  |
| RFID                         | www.ti-rfid.com                 |                               |                                   |  |
| OMAP Applications Processors | www.ti.com/omap                 | TI E2E Community              | e2e.ti.com                        |  |
| Wireless Connectivity        | www.ti.com/wirelessconnectivity |                               |                                   |  |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2012, Texas Instruments Incorporated