### 1. General Description The LP150U1-A2 is a Color Active Matrix Liquid Crystal Display with an integral Cold Cathode Fluorescent Lamp(CCFL) back light system. The matrix employs a Si Thin Film Transistor as the active element. It is a transmissive type display operating in the normally white mode. This TFT-LCD has a 15.0 inch diagonally measured active display area with UXGA resolution(1200 vertical by 1600 horizontal pixel array). Each pixel is divided into Red, Green and Blue sub-pixels or dots which are arranged in vertical stripes. Gray scale or the brightness of the sub-pixel color is determined with a 6-bit gray scale signal for each dot, thus, presenting a palette of 262,144 colors. The LP150U1-A2 has been designed to apply the interface method that enables low power, high speed low EMI. Flat Link must be used as a LVDS(Low Voltage Differential Signaling) chip. The LP150U1-A2 is intended to support applications where thin thickness, low power are critical factors and graphic displays are important. In combination with the vertical arrangement of the sub-pixels, the LP150U1-A2 characteristics provide an excellent flat panel display for office automation products such as Notebook PC. ### **General Features** Active screen size 15.0 inches(38.1cm) diagonal Outline dimensions 318.5(H) X241.5(V) X7.0(D) mm (typ) Pixel pitch 0.1905 mm X 0.1905 mm Pixel format 1600 horiz. By 1200 vert. Pixels, RGB stripe arrangement Color depth 6-bit, 262,144 colors Luminance, White 150 cd/m² (typ) Power Consumption Total 7.0 Watt(typ) Weight 670g (typ) Display operating mode transmissive mode, normally white Surface treatments hard coating(3H), anti-glare treatment of the front polarizer ### 2. Electrical Specifications ### 2-1. Electrical Characteristics The LP150U1-A2 requires two power inputs. One is employed to power the LCD electronics and to drive the TFT array and liquid crystal. The second input which powers the CCFL, is typically generated by an inverter. The inverter is an external unit to the LCD. Table 1 ELECTRICAL CHARACTERISTICS | Parameter | Symbol | Values | | | Units | Notes | |---------------------------------------------------------------------------------|------------------------------------------------------|--------|--------------------|--------------|--------------------------------------|-------------| | Farameter | Symbol | Min. | Тур. | Max. | Offics | Notes | | MODULE: Power Supply Input Voltage Power Supply Input Current Power Consumption | V <sub>cc</sub><br>I <sub>cc</sub><br>P <sub>c</sub> | 3.0 | 3.3<br>0.82<br>2.7 | 3.6 | Vdc<br>A<br>Watts | 1 1 | | LAMP Operating Voltage Operating Current Established Starting Voltage | V <sub>BL</sub><br>I <sub>BL</sub> | 3.0 | 620<br>6.0 | 7.0 | V <sub>RMS</sub><br>mA | 2 | | at 25°C<br>at 0°C | £ | | - | 1170<br>1430 | V <sub>RMS</sub><br>V <sub>RMS</sub> | 4 | | Operating Frequency Discharge Stabilization Time Power Consumption | f <sub>BL</sub><br>T₅<br>P <sub>BL</sub> | | 58<br>3.72 | 3 | KHz<br>Minutes<br>Watts | 4<br>5<br>6 | | Life Time | ⊢ BL | 10000 | - | | Hrs | 7 | Note) The design of the inverter must have specifications for the lamp in LCD Assembly. The performance of the Lamp in LCM,for example life time or brightness,is extremely influenced by the characteristics of the DC-AC Inverter.So all the parameters of an inverter should be carefully designed so as not to produce too much leakage current from high-voltage output of the inverter. When you design or order the inverter, please make sure unwanted lighting caused by the mismatch of the lamp and the inverter (no lighting, flicker, etc) never occurs. When you confirm it, the LCD Assembly should be operated in the same condition as installed in your instrument. - Notes: 1. The specified current and power consumption are under the Vcc = 3.3V , 25°C, fv = 60Hz condition. Power supply input current and Typ.Power consumption is measured while 64 gray pattern is displayed. The max. power consumption is measured while full black pattern is displayed. - 2. The variance of the voltage is $\pm 10\%$ . - 3. The voltage above Vs should be applied to the lamps for more than 1second for start-up. Otherwise, the lamps may not be turned on. - 4. The output of the inverter must have symmetrical(negative and positive) voltage waveform and symmetrical current waveform.(Unsymmetrical ratio is less than 10%) - Please do not use the inverter which has unsymmetrical voltage and unsymmetrical current and spike wave. Lamp frequency may produce interference with horizontal synchronous frequency and as a result this may cause beat on the display. Therefore lamp frequency shall be as away as possible from the horizontal synchronous frequency and from its harmonics in order to prevent interference. 5.Let's define the brightness of the lamp after being lighted for 5 minutes as 100%. Ts is the time required for the brightness of the center of the lamp to be not less than 95%. - 6. The lamp power consumption shown above does not include loss of external inverter. - 7. The life time is determined as the time at which brightness of lamp is 50% compared to that of initial value at the typical lamp current on condition of continuous operating at $25\pm 2^{\circ}$ C. ### 2-2. Interface Connections Interface IC must be LVDS compatible, part No. THC63LVDF83A made by Thine, or use the compatible interface ICs made by either TI or NS. This LCD employs two interface connections, a 30-pin connector is used for the module electronics and the other connector is used for the integral backlight system. The electronics interface connector is a model FIXB30S-HF10 manufactured by JAE. The pin configuration for the connector is shown in the table below. Table 2 MODULE CONNECTOR PIN CONFIGURATION (LVDS) [CN1] | 2 Vcc Supply Voltage(+3.3V) 3 Vcc Supply Voltage(+3.3V) 4 NC (No Connection) 5 NC (No Connection) 6 NC (No Connection) 7 NC (No Connection) 8 RAMP1 9 RAPP1 10 GND 11 RBMP1 12 PBPP1 13 GND 14 RCMP1 15 RCPP1 16 GND 17 RCLKMP1 Minus Signal of Even Clock Channel 17 RCLKMP1 Minus Signal of Even Clock Channel 18 Supply Voltage(+3.3V) 1.1 LVDS input terminal pin a 0(Even), 1(Odd), 2(Even), 1598(Even), 159 1.2 The Even LVDS signal mut the timing signal(Hsync., Vertical Plus Signal of Even Channel 0 1.1 LVDS input terminal pin a 0(Even), 1(Odd), 2(Even), 1598(Even), 159 1.2 The Even LVDS signal mut the timing signal(Hsync., Vertical Plus Signal of Even Channel 0 1.2 Connector 2.1 LCD : FI-XB30S-HF10 (June 2.2 System : FI-X30M) 2.2 System : FI-X30M 3 Connector pin arrangement 1 | Table 2 MODULE CONNECTOR PIN CONFIGURATION (LVDS) [CN1] | | | | | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | 2 Vcc Supply Voltage(+3.3V) 3 Vcc Supply Voltage(+3.3V) 4 NC (No Connection) 5 NC (No Connection) 6 NC (No Connection) 7 NC (No Connection) 8 RAMP1 9 RAPP1 10 GND 11 RBMP1 12 PBPP1 13 GND 14 RCMP1 15 RCPP1 16 GND 17 RCLKMP1 Minus Signal of Even Clock Channel 17 RCLKMP1 Minus Signal of Even Clock Channel 18 Supply Voltage(+3.3V) 1.1 LVDS input terminal pin a 0(Even), 1(Odd), 2(Even), 1598(Even), 159 1.2 The Even LVDS signal mut the timing signal(Hsync., Vertical Plus Signal of Even Channel 0 1.1 LVDS input terminal pin a 0(Even), 1(Odd), 2(Even), 1598(Even), 159 1.2 The Even LVDS signal mut the timing signal(Hsync., Vertical Plus Signal of Even Channel 0 1.2 Connector 2.1 LCD : FI-XB30S-HF10 (June 2.2 System : FI-X30M) 2.2 System : FI-X30M 3 Connector pin arrangement 1 | Pin | Description Notes | | | | | | | | 18 RCLKPP1 GND Ground 20 RAMP2 Minus Signal of Odd Channel 0 21 RAPP2 GND Ground 22 GND Ground 23 RBMP2 Minus Signal of Odd Channel 1 24 PBPP2 Plus Signal of Odd Channel 1 25 GND Ground 26 RCMP2 Minus Signal of Odd Channel 2 27 RCPP2 Plus Signal of Odd Channel 2 28 GND Ground 29 RCLKMP2 Minus Signal of Odd Clock Channel | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16<br>17<br>18<br>19<br>20<br>21<br>22<br>23<br>24<br>25<br>26<br>27<br>28 | Ground Supply Voltage(+3.3V) Supply Voltage(+3.3V) (No Connection) (No Connection) (No Connection) (No Connection) (No Connection) (No Connection) Minus Signal of Even Channel 0 Plus Signal of Even Channel 1 Plus Signal of Even Channel 1 Ground Minus Signal of Even Channel 2 Plus Signal of Even Channel 2 Ground Minus Signal of Even Channel 2 Plus Signal of Even Clock Channel dus Signal of Odd Channel 0 Plus Signal of Odd Channel 0 Plus Signal of Odd Channel 1 Plus Signal of Odd Channel 1 Plus Signal of Odd Channel 1 Plus Signal of Odd Channel 2 | | | | | | | The backlight interface connector is a model BHSR-02VS-1, manufactured by JST. The mating connector part number is SM02B-BHSS-1 or equivalent. The pin configuration for the connector is shown in the table below. Table 3 BACKLIGHT CONNECTOR PIN CONFIGURATION [CN2] | Pin | Symbol | Description | Notes | | |-----|--------|--------------------|-------|--| | 1 | HV | High voltage input | 1 | | | 2 | LV | Low voltage input | | | Notes: 1. The high voltage input terminal is colored pink. ## < FRONT VIEW > < REAR VIEW > ### < SECTION A-A> Ver 1.1 Aug. 29, 2000 Page 6/7 # **3.PRECAUTIONS** The LCD Products listed on this documents are not suitable for use of Military, Industry, Medical etc. system. If customers intend to use these LCD products for above application, Please contact ours sales people in advance.