

# SPECIFICATION FOR APPROVAL

- ( ) Preliminary Specification
- ( 
   ) Final Specification

Title

# 17.1" WXGA+ TFT LCD

| BUYER | Dell |
|-------|------|
| MODEL |      |

| SUPPLIER | LG Display Co., Ltd. |
|----------|----------------------|
| *MODEL   | LP171WPA             |
| Suffix   | TLA1                 |

\*When you obtain standard approval, please use the above model name without suffix

| APPROVED BY                                               | SIGNATURE               |
|-----------------------------------------------------------|-------------------------|
| /                                                         |                         |
| /                                                         |                         |
| /                                                         |                         |
|                                                           |                         |
| Please return 1 copy for you<br>your signature and commen | r confirmation with ts. |

| APPROVED BY                                   | SIGNATURE      |
|-----------------------------------------------|----------------|
| K. J. Kwon / S.Manager                        |                |
| <b>REVIEWED BY</b>                            |                |
| G. J. Han / Manager                           |                |
| PREPARED BY                                   |                |
| S. W. Park / Engineer<br>J. K. Han / Engineer |                |
| Product Engineering<br>LG Display Co.,        | g Dept.<br>Ltd |

٦



# **Contents**

| No  | ITEM                                                    | Page  |
|-----|---------------------------------------------------------|-------|
|     | COVER                                                   |       |
|     | CONTENTS                                                | 1     |
|     | RECORD OF REVISIONS                                     | 2     |
| 1   | GENERAL DESCRIPTION                                     | 3     |
| 2   | ABSOLUTE MAXIMUM RATINGS                                | 4     |
| 3   | ELECTRICAL SPECIFICATIONS                               |       |
| 3-1 | ELECTRICAL CHARACTREISTICS                              | 5     |
| 3-2 | INTERFACE CONNECTIONS                                   | 6     |
| 3-3 | SIGNAL TIMING SPECIFICATIONS                            | 8     |
| 3-4 | SIGNAL TIMING WAVEFORMS                                 | 10    |
| 3-5 | COLOR INPUT DATA REFERNECE                              | 11    |
| 3-6 | POWER SEQUENCE                                          | 12    |
| 4   | OPTICAL SFECIFICATIONS                                  | 13-15 |
| 5   | MECHANICAL CHARACTERISTICS                              | 16-19 |
| A   | APPENDIX. LPL PROPOSAL FOR SYSTEM COVER DESIGN          | 20-22 |
| 6   | RELIABLITY                                              | 23    |
| 7   | INTERNATIONAL STANDARDS                                 |       |
| 7-1 | SAFETY                                                  | 24    |
| 7-2 | EMC                                                     | 24    |
| 8   | PACKING                                                 |       |
| 8-1 | DESIGNATION OF LOT MARK                                 | 25    |
| 8-2 | PACKING FORM                                            | 25    |
| 9   | PRECAUTIONS                                             | 26    |
| A   | APPENDIX. Enhanced Extended Display Identification Data | 27-30 |



# **RECORD OF REVISIONS**

| Revision<br>No | Revision Date                           | Page  | Description                             | EDID<br>ver |
|----------------|-----------------------------------------|-------|-----------------------------------------|-------------|
| 0.0            | Jun.12.2008                             | -     | First Draft (Preliminary Specification) | 0.1         |
| 0.1            | Jun.30.2008                             | 18    | Change Mechanical Characteristics       | 0.1         |
|                |                                         |       | - Connector location update @ rear view |             |
| 0.2            | Jul.02.2008                             | 28-30 | Update EDID Data for Post-RTS samples   | 0.2         |
|                |                                         |       |                                         |             |
|                |                                         |       |                                         |             |
|                |                                         |       |                                         |             |
|                |                                         |       |                                         |             |
|                |                                         |       |                                         |             |
|                | ••••••                                  |       |                                         |             |
|                |                                         |       |                                         |             |
|                |                                         |       |                                         | •••••       |
|                |                                         |       |                                         |             |
|                |                                         |       | —                                       |             |
|                |                                         |       |                                         |             |
|                |                                         |       |                                         |             |
|                |                                         |       |                                         |             |
|                |                                         |       |                                         | •••••       |
|                |                                         |       |                                         |             |
|                |                                         |       |                                         |             |
|                |                                         |       |                                         |             |
|                |                                         |       |                                         |             |
|                |                                         |       |                                         |             |
|                |                                         |       |                                         |             |
|                |                                         |       |                                         |             |
|                |                                         |       |                                         |             |
|                |                                         |       |                                         |             |
|                | • • • • • • • • • • • • • • • • • • • • |       |                                         |             |
|                | • • • • • • • • • • • • • • • • • • • • |       |                                         |             |
|                |                                         |       |                                         |             |



#### **1. General Description**

The LP171WPA is a Color Active Matrix Liquid Crystal Display with an integral LED backlight system. The matrix employs a-Si Thin Film Transistor as the active element. It is a transmissive type display operating in the normally white mode. This TFT-LCD has 17.1 inches diagonally measured active display area with WXGA+ resolution(1440 horizontal by 900 vertical pixel array). Each pixel is divided into Red, Green and Blue sub-pixels or dots which are arranged in vertical stripes. Gray scale or the brightness of the sub-pixel color is determined with a 6-bit gray scale signal for each dot, thus, presenting a palette of more than 262,144 colors.

The LP171WPA has been designed to apply the interface method that enables low power, high speed, low EMI.

The LP171WPA is intended to support applications where thin thickness, low power are critical factors and graphic displays are important. In combination with the vertical arrangement of the sub-pixels, the LP171WPA characteristics provide an excellent flat display for office automation products such as Notebook PC.



#### **General Features**

| Active Screen Size     | 17.1 inches diagonal                                       |
|------------------------|------------------------------------------------------------|
| Outline Dimension      | 382.20 (H) × 247.0 (V) × 7.0(D, max.) mm                   |
| Pixel Pitch            | 0.255 mm × 0.255 mm                                        |
| Pixel Format           | 1440 horiz. by 900 vert. Pixels RGB strip arrangement      |
| Color Depth            | 6-bit, 262,144 colors                                      |
| Luminance, White       | 270 cd/m²(Min., @I <sub>LED</sub> =19mA) , 5 points Min    |
| Power Consumption      | Total 5.41Watt @LCM circuit 1.40W(Typ.), LED 4.01 W (Typ.) |
| Weight                 | 610g(Max.)                                                 |
| Display Operating Mode | Transmissive mode, normally white                          |
| Surface Treatment      | Hard coating(3H), Glare treatment of the front polarizer   |
| RoHS Comply            | Yes                                                        |

Ver. 0.2

3/ 30



## 2. Absolute Maximum Ratings

The following are maximum values which, if exceeded, may cause faulty operation or damage to the unit.

| Parameter                  | Symbol | Val  | Values |       | Notos           |
|----------------------------|--------|------|--------|-------|-----------------|
| Falanetei                  | Symbol | Min  | Max    | Units | Notes           |
| Power Input Voltage        | VCC    | -0.3 | 4.0    | Vdc   | at 25 $\pm$ 5°C |
| Operating Temperature      | Тор    | 0    | 50     | °C    | 1               |
| Storage Temperature        | Нѕт    | -20  | 60     | °C    | 1               |
| Operating Ambient Humidity | Нор    | 10   | 90     | %RH   | 1               |
| Storage Humidity           | Нѕт    | 10   | 90     | %RH   | 1               |

#### Table 1. ABSOLUTE MAXIMUM RATINGS

Note : 1. Temperature and relative humidity range are shown in the figure below. Wet bulb temperature should be 39°C Max, and no condensation of water.





## 3. Electrical Specifications

## 3-1. Electrical Characteristics

The LP171WPA requires two power inputs. One is employed to power the LCD electronics and to drive the TFT array and liquid crystal. The second input which powers the LED BL.

| Deservator                        | O make al           |        | Values |      | 11              | Natas |
|-----------------------------------|---------------------|--------|--------|------|-----------------|-------|
| Parameter                         | Symbol              | Min    | Тур    | Max  |                 | Notes |
| MODULE :                          |                     |        |        |      |                 |       |
| Power Supply Input Voltage        | VCC                 | 3.0    | 3.3    | 3.6  | V <sub>DC</sub> |       |
| Power Supply Input Current        |                     | 260    | 425    | 400  | ^               | 1     |
| (Window desktop pattern)          | <sup>I</sup> CC     | 300    | 420    | 490  |                 |       |
| Power Consumption                 | Po                  | [      | 1 40   | 1.6  | Wott            | 1     |
| (Window desktop pattern)          | гс<br>              |        | 1.40   | 1.0  |                 | '     |
| Differential Impedance            | Zm                  | 90     | 100    | 110  | Ohm             | 2     |
| LED Backlight :                   |                     |        |        |      |                 |       |
| Operating Voltage                 | $V_{LED}$           | -      | 35.2   | 36.3 | V               | 3     |
| Operating Current per string      | I <sub>LED</sub>    |        | 19     | -    | mA              | 4     |
| Power Consumption (dimming 100%)  | P <sub>BL</sub>     | -      | 4.01   | 4.14 | Watt            | -     |
| LED Driver power consumption      | P <sub>Driver</sub> |        | 1.15   | -    | Watt            | -     |
| Life Time                         |                     | 10,000 | -      | -    | Hrs             | 5     |
| BL Input Voltage                  | BL_VCC              | 7.5    | 12     | 21   | V               |       |
| PWM input signal :                |                     |        | 5.0    |      | V               |       |
| Input Frequency (for operating)   | -                   | 100    | -      | 500  | Hz              | 6     |
| Input Frequency (for reliability) | -                   | 217    | 222    | 227  | Hz              | [     |
| on threshold                      | -                   | 2.1    | -      | -    | V               |       |
| off threshold                     | -                   |        | -      | 0.8  | V               |       |
| Duty Cycle                        | -                   | 12.5   | -      | 100  | %               | 7, 8  |

#### Note)

1. The specified current and power consumption are under the Vcc = 3.3V, 25°C, fv = 60Hz condition whereas Window desktop pattern is displayed and fv is the frame frequency.



- 2. This impedance value is needed to proper display and measured form LVDS Tx to the mating connector.
- 3. The variance of the voltage is  $\pm$  10%.
- 4. The typical operating current is for the typical surface luminance ( $L_{WH}$ ) in optical characteristics. I<sub>LED</sub> is the current of each LEDs' string, LED backlight has 6 strings on it.
- 5. The life time is determined as the time at which brightness of LED is 50% compare to that of initial value at the typical LED current.
- 6. LED Driver operating Frequency
- 7. There may be a flickering Under 6% dimming.
- 8. There is no reliability issue.(under 12.5% duty cycle)

Ver. 0.2

Jul,02, 2008



## **3-2. Interface Connections**

This LCD employs two interface connections, a 50 pin connector is used for the module electronics interface and the other connector is used for the internal backlight system. The electronics interface connector is a model FI-VHP50S manufactured by JAE.

| Pin | Symbol      | Description                            | Notes                                                                    |
|-----|-------------|----------------------------------------|--------------------------------------------------------------------------|
| 1   | VSS         | Ground (Buyer's Test loop to pin 30)   | 1, Interface chips                                                       |
| 2   | VEEDID      | EDID 3.3V power                        | including LVDS Receiver                                                  |
| 3   | VSS         | Ground                                 | 1.2 System :<br>* Pin to Pin compatible with LVDS                        |
| 4   | CLK EEDID   | EDID clock                             | 2 Connector                                                              |
| 5   | DATA EEDID  | EDID data                              | 2.1 LCD :JAE FI-VHP50 or equivalent                                      |
| 6   | VSS         | Ground                                 | (1.0 mm thickness, lock-in type,<br>pin 1 starts from left on the front) |
| 7   | Odd_Rin0-   | Negative LVDS differential data input  | 2.2 Mating:JAE FI-VHP50 series or<br>equivalent (micro-coax type)        |
| 8   | Odd_Rin0+   | Positive LVDS differential data input  | 2.3 Connector pin arrangement                                            |
| 9   | VSS         | Ground                                 |                                                                          |
| 10  | Odd_Rin1-   | Negative LVDS differential data input  | 1 50                                                                     |
| 11  | Odd_Rin1+   | Positive LVDS differential data input  | <u> </u>                                                                 |
| 12  | VSS         | Ground                                 |                                                                          |
| 13  | Odd_Rin2-   | Negative LVDS differential data input  | [LCD Module Rear View]                                                   |
| 14  | Odd_Rin2+   | Positive LVDS differential data input  |                                                                          |
| 15  | VSS         | Ground                                 |                                                                          |
| 16  | Odd_ClkIN-  | Negative LVDS differential clock input |                                                                          |
| 17  | Odd_ClkIN+  | Positive LVDS differential clock input |                                                                          |
| 18  | VSS         | Ground                                 |                                                                          |
| 19  | Even_Rin0-  | Negative LVDS differential data input  |                                                                          |
| 20  | Even_Rin0+  | Positive LVDS differential data input  |                                                                          |
| 21  | VSS         | Ground                                 |                                                                          |
| 22  | Even_Rin1-  | Negative LVDS differential data input  |                                                                          |
| 23  | Even_Rin1+  | Positive LVDS differential data input  |                                                                          |
| 24  | VSS         | Ground                                 |                                                                          |
| 25  | Even_Rin2-  | Negative LVDS differential data input  |                                                                          |
| 26  | Even_Rin2+  | Positive LVDS differential data input  |                                                                          |
| 27  | VSS         | Ground                                 |                                                                          |
| 28  | Even_ClkIN- | Negative LVDS differential clock input |                                                                          |
| 29  | Even_ClkIN+ | Positive LVDS differential clock input |                                                                          |
| 30  | VSS         | Ground (Buyer's Test loop to pin 1)    |                                                                          |

#### Table 3. MODULE CONNECTOR PIN CONFIGURATION (CN1)

Ver. 0.2



#### LP171WPA Liquid Crystal Display

## **Product Specification**

| 31 | VSS      | Ground (Buyer's Test loop to 50pin) |
|----|----------|-------------------------------------|
| 32 | VDD      | Logic power 3.3V                    |
| 33 | VDD      | Logic power 3.3V                    |
| 34 | BIST_EN  | Panel Self Test                     |
| 35 | +5V_ALW  | No connection                       |
| 36 | VSS      | Ground                              |
| 37 | VSS      | Ground                              |
| 38 | PWM_BL   | PWM brightness control              |
| 39 | VSS      | Ground (VBL-)                       |
| 40 | VSS      | Ground (VBL-)                       |
| 41 | VSS      | Ground (VBL-)                       |
| 42 | VSS      | Ground (VBL-)                       |
| 43 | NC       | No connect                          |
| 44 | VBL+     | 7.5V ~ 21V LED power                |
| 45 | VBL+     | 7.5V ~ 21V LED power                |
| 46 | VBL+     | 7.5V ~ 21V LED power                |
| 47 | VBL+     | 7.5V ~ 21V LED power                |
| 48 | SMB_DATA | SMBus Data —                        |
| 49 | SMB_CLK  | SMBus Clk                           |
| 50 | VSS      | Ground (Buyer's Test loop to 31pin) |

The LED backlight connector is a model TF12-9S-0.5H, manufactured by Hirose.

## Table 4. BACKLIGHT CONNECTOR PIN CONFIGURATION (CN2)

| Pin | Symbol           | Description            | Notes                                                                                              |
|-----|------------------|------------------------|----------------------------------------------------------------------------------------------------|
| 1   | Vdc(1,2,3,4,5,6) | LED Anode(Positive)    |                                                                                                    |
| 2   | Vdc(1,2,3,4,5,6) | LED Anode(Positive)    | $\stackrel{\scriptscriptstyle 1}{\scriptstyle\Pi}$ $\Pi$ $\Pi$ $\Pi$ $\Pi$ $\Pi$ $\Pi$ $\Pi$ $\Pi$ |
| 3   | NC               | No Connection          |                                                                                                    |
| 4   | Vdc1             | LED Cathode (Negative) |                                                                                                    |
| 5   | Vdc2             | LED Cathode (Negative) |                                                                                                    |
| 6   | Vdc3             | LED Cathode (Negative) |                                                                                                    |
| 7   | Vdc4             | LED Cathode (Negative) |                                                                                                    |
| 8   | Vdc5             | LED Cathode (Negative) |                                                                                                    |
| 9   | Vdc6             | LED Cathode (Negative) |                                                                                                    |



## 3-3. LVDS Signal Timing Specifications

## 3-3-1. DC Specification



| Description               | Symb<br>ol      | Min | Max | Unit | Notes |
|---------------------------|-----------------|-----|-----|------|-------|
| LVDS Differential Voltage | V <sub>ID</sub> | 200 | 600 | mV   | -     |
| LVDS Common mode Voltage  | V <sub>CM</sub> | 0.6 | 1.8 | V    | -     |
| LVDS Input Voltage Range  | V <sub>IN</sub> | 0.3 | 2.1 | V    | -     |

# 3-3-2. AC Specification

| LVDS Clock $LVDS Data$ $UVDS Data$ $UVD$ |                      |       |       |                  |                         |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-------|-------|------------------|-------------------------|--|--|
| Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Symbol               | Min   | Max   | Unit             | Notes                   |  |  |
| LVDS Clock to Data Skow Margin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | t <sub>skew</sub>    | - 400 | + 400 | ps               | 85MHz > Fclk ≥<br>65MHz |  |  |
| LVDS Clock to Data Skew Wargin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | t <sub>SKEW</sub>    | - 600 | + 600 | ps               | 65MHz > Fclk ≥<br>25MHz |  |  |
| LVDS Clock to Clock Skew Margin (Even to Odd)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | t <sub>SKEW_EO</sub> | - 1/7 | + 1/7 | T <sub>clk</sub> | -                       |  |  |
| Maximum deviation<br>of input clock frequency during SSC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | F <sub>DEV</sub>     | -     | ± 3   | %                | -                       |  |  |
| Maximum modulation frequency of input clock during SSC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | F <sub>MOD</sub>     | -     | 200   | KHz              | -                       |  |  |



LP171WPA Liquid Crystal Display



< Clock skew margin between channel >



< Spread Spectrum >



< LVDS Data Format >

3-3-3. Data Format

Jul,02, 2008



## 3-3-4. Signal Timing Specifications

This is the signal timing required at the input of the User connector. All of the interface signal timing should be satisfied with the following specifications and specifications of LVDS Tx/Rx for its proper operation.

| ITEM           | Symbol                    | Min              | Тур | Мах   | Unit | Note  |       |
|----------------|---------------------------|------------------|-----|-------|------|-------|-------|
| DCLK           | Frequency                 | f <sub>CLK</sub> | -   | 54.75 | -    | MHz   | 2port |
|                | Period                    | tw <sub>HA</sub> | 952 | 1000  | 1048 |       |       |
| Hsync          | Width                     | t <sub>HP</sub>  | 32  | 40    | 48   | tCLK  | 2port |
|                | Active                    | t <sub>wH</sub>  | 720 | 720   | 720  |       |       |
|                | Period                    | tw <sub>vA</sub> | 907 | 912   | 926  |       |       |
| Vsync          | Width                     | t <sub>vP</sub>  | 2   | 3     | 5    | tHP   |       |
|                | Active                    | t <sub>wv</sub>  | 900 | 900   | 900  |       |       |
|                | Horizontal back<br>porch  | t <sub>HBP</sub> | 176 | 200   | 224  | +CL K |       |
| Data<br>Enable | Horizontal front<br>porch | t <sub>HFP</sub> | 24  | 40    | 56   | IULK  | 2port |
|                | Vertical back porch       | t <sub>VBP</sub> | 4   | 7     | 15   | +1.1D |       |
|                | Vertical front porch      | t <sub>VFP</sub> | 1   | 2     | 6    | ιΠΡ   |       |

#### Table 5. TIMING TABLE

## 3-4. Signal Timing Waveforms





## 3-5. Color Input Data Reference

The brightness of each primary color (red,green and blue) is based on the 6-bit gray scale data input for the color ; the higher the binary input, the brighter the color. The table below provides a reference for color versus data input.

|       |                                       |       |       |           |               |       |     |       | Inp   | out Co | olor D | ata   |      |       |       |       |            |                |            |
|-------|---------------------------------------|-------|-------|-----------|---------------|-------|-----|-------|-------|--------|--------|-------|------|-------|-------|-------|------------|----------------|------------|
| Color |                                       |       |       | RE        | Ð             |       |     |       |       | GRE    | EEN    |       |      |       |       | BL    | UE         |                |            |
|       |                                       | MSE   | 3     |           |               |       | LSB | MSE   | 3     |        |        |       | LSB  | MSE   | 3     |       |            |                | LSB        |
|       |                                       | R 5   | R 4   | R 3       | R 2           | R 1   | R 0 | G 5   | G 4   | G 3    | G 2    | G 1   | G 0  | B 5   | B 4   | B 3   | B 2        | B 1            | B 0        |
|       | Black                                 | 0     | 0     | . 0       | . 0           | 0     | 0   | 0     | 0     | 0      | 0      | 0     | 0    | 0     | 0     | 0     | 0          | 0              | 0          |
|       | Red                                   | 1     | 1     | 1         | 1             | 1     | 1   | 0     | 0     | 0      | 0      | 0     | 0    | 0     | 0     | 0     | 0          | 0              | 0          |
|       | Green                                 | 0     | 0     | 0         | 0             | 0     | 0   | 1     | 1     | 1      | 1      | 1     | 1    | 0     | 0     | 0     | 0          | 0              | 0          |
| Basic | Blue                                  | 0     | 0     | 0         | 0             | 0     | 0   | 0     | 0     | 0      | 0      | 0     | 0    | 1     | 1     | 1     | 1          | 1              | 1          |
| Color | Cyan                                  | 0     | 0     | 0         | 0             | 0     | 0   | 1     | 1     | 1      | 1      | 1     | 1    | 1     | 1     | 1     | 1          | 1              | 1          |
|       | Magenta                               | 1     | 1     | 1         | 1             | 1     | 1   | 0     | 0     | 0      | 0      | 0     | 0    | 1     | 1     | 1     | 1          | 1              | 1          |
|       | Yellow                                | 1     | 1     | 1         | 1             | 1     | 1   | 1     | 1     | 1      | 1      | 1     | 1    | 0     | 0     | 0     | 0          | 0              | 0          |
|       | White                                 | 1     | 1     | 1         | 1             | 1     | 1   | 1     | 1     | 1      | 1      | 1     | 1    | 1     | 1     | 1     | 1          | 1              | 1          |
|       | RED (00)                              | 0     | 0     | 0         | 0             | 0     | 0   | 0     | 0     | 0      | 0      | 0     | 0    | 0     | 0     | 0     | 0          | 0              | 0          |
|       | RED (01)                              | 0     | 0     | 0         | 0             | 0     | 1   | 0     | 0     | 0      | 0      | 0     | 0    | 0     | 0     | 0     | 0          | 0              | 0          |
| RED   |                                       |       |       | · · · · · |               |       |     |       |       | •••••  | <br>   |       | •••• |       |       |       |            |                |            |
|       | RED (62)                              | 1     | 1     | 1         |               | 1     | 0   | 0     | 0     | 0      | 0      | 0     | 0    | 0     | 0     | 0     | 0          | 0              | 0          |
|       | RED (63)                              | 1     | 1     | 1         |               |       | 1   | <br>0 | 0     | 0      | 0      | 0     | 0    | 0     | 0     | 0     | 0          | 0              | <br>0      |
|       | GREEN (00)                            | 0     | 0     | 0         | 0             | 0     | 0   | 0     | 0     | 0      | 0      | 0     | 0    | 0     | 0     | 0     | 0          | 0              | 0          |
|       | GREEN (01)                            | 0     | 0     | 0         | 0             | 0     | 0   | <br>0 | 0     | 0      | 0      | 0     | 1    | 0     | 0     | 0     | 0          | 0              | <br>0      |
| GREEN |                                       |       |       | · · · · · |               |       |     |       |       | •••••  |        |       |      |       |       | ••••• | •••••<br>• |                |            |
|       | GREEN (62)                            | 0     | 0     | 0         | 0             | 0     | 0   | <br>1 | 1     | <br>1  | <br>1  | <br>1 | 0    | 0     | 0     | 0     | 0          | 0              | <br>0      |
|       | GREEN (63)                            | 0     | 0     | 0         | 0             | 0     | 0   | <br>1 |       | <br>1  | <br>1  | <br>1 | 1    | 0     | 0     | 0     | 0          | 0              | <br>0      |
|       | BLUE (00)                             | 0     | 0     | 0         | 0             | 0     | 0   | 0     | 0     | 0      | 0      | 0     | 0    | 0     | 0     | 0     | 0          | 0              | 0          |
|       | BLUE (01)                             | <br>0 | <br>0 | <br>0     |               | <br>0 | 0   | <br>0 | <br>0 | <br>0  | <br>0  | <br>0 |      | 0     | <br>0 | <br>0 | <br>0      | <br>0          | <br>1      |
| BLUE  | · · · · · · · · · · · · · · · · · · · |       |       |           | · · · · ·     |       |     |       |       |        |        |       | •••• |       |       |       |            |                |            |
|       | BLUE (62)                             | <br>0 | <br>0 | 0         |               | <br>0 | 0   | <br>0 | <br>0 | 0      | <br>0  | <br>0 |      | <br>1 | <br>1 |       | <br>1      | <br>1          | <br>0      |
|       | BLUE (63)                             | 0     |       |           | <u>.</u><br>0 |       |     | <br>0 |       | <br>0  | <br>0  |       |      | <br>1 | <br>1 |       | <br>1      | · · · · ·<br>1 | ·····<br>1 |
|       | (00)                                  | 1     | -     | -         | -             | -     | -   | -     | -     |        | -      | -     | -    |       |       | •     | •          |                |            |

Table 6. COLOR DATA REFERENCE



#### 3-6. Power Sequence



| Table 7. | POWER | SEQUENCE | TABLE |
|----------|-------|----------|-------|
|----------|-------|----------|-------|

| Parameter      |      | Value |      | Units |
|----------------|------|-------|------|-------|
|                | Min. | Тур.  | Max. |       |
| T <sub>1</sub> | 0    | -     | 10   | (ms)  |
| T <sub>2</sub> | 0    | -     | 50   | (ms)  |
| T <sub>3</sub> | 200  | -     | -    | (ms)  |
| T <sub>4</sub> | 200  | -     | -    | (ms)  |
| T <sub>5</sub> | 0    | -     | 50   | (ms)  |
| T <sub>6</sub> | 0    | -     | 10   | (ms)  |
| T <sub>7</sub> | 400  | -     | -    | (ms)  |

Note)

- 1. Valid Data is Data to meet "3-3. LVDS Signal Timing Specifications"
- 2. Please avoid floating state of interface signal at invalid period.
- 3. When the interface signal is invalid, be sure to pull down the power supply for LCD VCC to 0V.
- 4. Lamp power must be turn on after power supply for LCD and interface signal are valid.

# 🕒 LG Display

**Product Specification** 

## 4. Optical Specification

Optical characteristics are determined after the unit has been 'ON' and stable for approximately 20 minutes in a dark environment at 25°C. The values specified are at an approximate distance 50cm from the LCD surface at a viewing angle of  $\Phi$  and  $\Theta$  equal to 0°.

FIG. 1 presents additional information concerning the measurement equipment and method.



#### FIG. 1 Optical Characteristic Measurement Equipment and Method

#### Table 8. OPTICAL CHARACTERISTICS

Ta=25°C, VCC=3.3V, fv=60Hz,  $f_{CLK}$ = 102MHz,  $I_{LED}$  = 19mA

| Deremeter                     | Sumbol                            |       | Values |       | Unito             | Notes     |  |
|-------------------------------|-----------------------------------|-------|--------|-------|-------------------|-----------|--|
| Parameter                     | Symbol                            | Min   | Тур    | Max   | Units             |           |  |
| Contrast Ratio                | CR                                | 400   | 600    | -     |                   | 1         |  |
| Surface Luminance, white      | L <sub>WH</sub>                   | 270   | -      | -     | cd/m <sup>2</sup> | 2         |  |
| Luminance Variation(13points) | $\delta_{\text{WHITE}}$           |       | 1.4    | 1.6   |                   | 3         |  |
| Response Time                 | Tr <sub>R</sub> + Tr <sub>D</sub> |       | 16     | 25    | ms                | 4         |  |
| Color Coordinates             | [                                 |       |        |       |                   |           |  |
| RED                           | RX                                | 0.561 | 0.591  | 0.621 |                   |           |  |
|                               | RY                                | 0.318 | 0.348  | 0.378 |                   |           |  |
| GREEN                         | GX                                | 0.309 | 0.339  | 0.369 |                   |           |  |
|                               | GY                                | 0.520 | 0.550  | 0.580 |                   |           |  |
| BLUE                          | BX                                | 0.126 | 0.156  | 0.186 |                   |           |  |
|                               | BY                                | 0.096 | 0.126  | 0.156 |                   |           |  |
| WHITE                         | WX                                | 0.283 | 0.313  | 0.343 |                   | +/- 0.030 |  |
|                               | WY                                | 0.299 | 0.329  | 0.359 |                   | +/- 0.030 |  |
| Viewing Angle                 |                                   |       |        |       |                   | 5         |  |
| x axis, right( $\Phi$ =0°)    | Θr                                | 55    | 60     |       | degree            |           |  |
| x axis, left ( $\Phi$ =180°)  | ΘΙ                                | 55    | 60     |       | degree            |           |  |
| y axis, up (Φ=90°)            | Θu                                | 45    | 50     | -     | degree            |           |  |
| y axis, down (Φ=270°)         | Θd                                | 45    | 50     |       | degree            |           |  |
| Gray Scale                    |                                   |       |        | -     |                   | 6         |  |



Notes)

1. Contrast Ratio(CR) is defined mathematically as

Surface Luminance with all white pixels

Contrast Ratio =

Surface Luminance with all black pixels

- Surface luminance is the 5point (1~5)average across the LCD surface 50cm from the surface with all pixels displaying white. For more information see FIG 2. When I<sub>LED</sub>= 19mA, L<sub>WH</sub>=300cd/m<sup>2</sup>(Typ.)
- 3. Luminance variation is measured for 13 point For more information see FIG 2.  $\delta$  WHITE = Maximum(LN1,LN2, ...., LN13)  $\div$  Minimum(LN1,LN2, ...., LN13)
- 4. Response time is the time required for the display to transition from white to black (rise time, Tr<sub>R</sub>) and from black to white(Decay Time, Tr<sub>D</sub>). For additional information see FIG 3.
- 5. Viewing angle is the angle at which the contrast ratio is greater than 10. The angles are determined for the horizontal or x axis and the vertical or y axis with respect to the z axis which is normal to the LCD surface. For more information see FIG 4.
- 6. Gray scale specification

\* f<sub>v</sub>=60Hz

| Gray Level | Luminance [%] (Typ) |
|------------|---------------------|
| LO         | 0.10                |
| L7         | 1.58                |
| L15        | 6.10                |
| L23        | 12.8                |
| L31        | 21.6                |
| L39        | 35.4                |
| L47        | 54.0                |
| L55        | 76.0                |
| L63        | 100                 |



#### FIG. 2 Luminance

<Measuring point for Average Luminance & measuring point for Luminance variation>



#### FIG. 3 Response Time

Active Area

The response time is defined as the following figure and shall be measured by switching the input signal for "black" and "white".







#### **5. Mechanical Characteristics**

The contents provide general mechanical characteristics for the model LP171WPA. In addition the figures in the next page are detailed mechanical drawing of the LCD.

|                     | Horizontal                                               | $382.2\pm0.50~\text{mm}$ |  |  |
|---------------------|----------------------------------------------------------|--------------------------|--|--|
| Outline Dimension   | Vertical                                                 | $247.0\pm0.50~\text{mm}$ |  |  |
|                     | Depth                                                    | 7.0 mm (Max.)            |  |  |
| Bozol Aroa          | Horizontal                                               | $370.8\pm0.50~\text{mm}$ |  |  |
| Dezel Alea          | Vertical                                                 | 233.1 $\pm$ 0.50 mm      |  |  |
| Active Dieplay Area | Horizontal                                               | 367.2 mm                 |  |  |
| Active Display Area | Vertical                                                 | 229.5 mm                 |  |  |
| Weight              | 610g (Max.)                                              |                          |  |  |
| Surface Treatment   | Hard coating(3H), Glare treatment of the front polarizer |                          |  |  |



<FRONT VIEW>

Note) Unit:[mm], General tolerance: ± 0.5mm







LP171WPA Liquid Crystal Display









Notes : 1. Screw plated through the method of non-electrolytic nickel plating is preferred to reduce possibility that results in vertical and/or horizontal line defect due to the conductive particles from screw surface.

[ DETAIL INFORMATION OF PPID LABEL AND REVISION CODE ]



\* PPID Label Revision :

It is subject to change with Dell event. Please refer to the below table for detail.

| Classification | No Change | 1st Revision | 2nd Revision | <br>9th Revision |  |
|----------------|-----------|--------------|--------------|------------------|--|
| SST(WS)        | X00       | X01          | X02          | <br>A09          |  |
| PT(ES)         | X10       | X11          | X12          | <br>A19          |  |
| ST(CS)         | X20       | X21          | X22          | <br>A29          |  |
| XB(MP)         | A00       | A01          | A02          | <br>A09          |  |



## LPL Proposal for system cover design.(Appendix)





#### LPL Proposal for system cover design.





#### LPL Proposal for system cover design.





## 6. Reliability

Environment test condition

| No. | Test Item                             | Conditions                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | High temperature storage test         | Ta= 60°C, 240h                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 2   | Low temperature storage test          | Ta= -20°C, 240h                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 3   | High temperature operation test       | Ta= 50°C, 50%RH, 240h                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 4   | Low temperature operation test        | Ta= 0°C, 240h                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 5   | Vibration test (non-operating)        | Sine wave, 5 ~ 150Hz, 1.5G, 0.37oct/min<br>3 axis, 30min/axis                                                                                                                                                                                                                                                                                                                                                                             |
| 6   | Shock test (non-operating)            | <ul> <li>No functional or cosmetic defects following a shock<br/>to all 6 sides delivering at least 180 G in a half sine<br/>pulse no longer than 2 ms to the display module</li> <li>No functional defects following a shock delivering<br/>at least 200 g in a half sine pulse no longer than 2<br/>ms to each of 6 sides. Each of the 6 sides will be<br/>shock tested with one each display, for a total of 6<br/>displays</li> </ul> |
| 7   | Altitude operating storage / shipment | 0 ~ 10,000 feet (3,048m) 24Hr<br>0 ~ 40,000 feet (12,192m) 24Hr                                                                                                                                                                                                                                                                                                                                                                           |

{ Result Evaluation Criteria }

There should be no change which might affect the practical display function when the display quality test is conducted under normal operating condition.



#### 7. International Standards

#### 7-1. Safety

a) UL 60950-1:2003, First Edition, Underwriters Laboratories, Inc., Standard for Safety of Information Technology Equipment.
b) CAN/CSA C22.2, No. 60950-1-03 1<sup>st</sup> Ed. April 1, 2003, Canadian Standards Association, Standard for Safety of Information Technology Equipment.
c) EN 60950-1:2001, First Edition, European Committee for Electrotechnical Standardization(CENELEC) European Standard for Safety of Information Technology Equipment.

#### 7-2. EMC

a) ANSI C63.4 "Methods of Measurement of Radio-Noise Emissions from Low-Voltage Electrical and Electrical Equipment in the Range of 9kHZ to 40GHz. "American National Standards Institute(ANSI), 1992

b) CISPR22 "Limits and Methods of Measurement of Radio Interface Characteristics of Information Technology Equipment." International Special Committee on Radio Interference.

c) EN 55022 "Limits and Methods of Measurement of Radio Interface Characteristics of Information Technology Equipment." European Committee for Electrotechnical Standardization.(CENELEC), 1998 (Including A1: 2000)