## 1.5MHz, 1.5A Step-Down Converter ### **General Description** The LP3218 is a 1.5MHz constant frequency current mode PWM step-down converter. It is ideal for portable equipment which requires very high current up to 2.0A from single-cell Lithium-ion batteries while still achieving over 95% efficiency during peak load conditions. The LP3218 also can run at 100% duty cycle for low dropout operation, extending battery life in portable systems while light load operation provides very low output ripple for noisy sensitive applications. The LP3218 can supply up to 2.0A output load current from an input voltage 2.5V to 5.5V and the output voltage can be regulated as low as 0.6V. The high switching frequency minimizes the size of external components while keeping switching losses low. The internal slope compensation setting allows the device to operate with smaller inductor values to optimize size and provide efficient operation. The LP3218 is available with adjustable (0.6V to VIN) output voltage. The device is available in a Pb-free, SOT23-5 package and is rated over the temperature range of -40°C to +85°C. ## **Order Information** ### **Features** ◆ Input Voltage Range: 2.5V to 5.5V Output Voltage Range: 0.6V to VIN ◆ 2.0A Output Current ♦ High Efficiency: Up to 95% ♦ 100% Duty Cycle in Dropout ◆ Low Shutdown Current: <1uA ♦ 1.5MHz Switching Frequency ◆ Soft star Function Short Circuit Protection ◆ Thermal Fault Protection ◆ SOT23-5Package ◆ RoHS Compliant and 100% Lead (Pb)-Free ## **Applications** - ♦ Portable Instruments - ♦ DSP Core Supplies - ♦ Cellular Phone and Smart mobile phone - ♦ PDA - ♦ GPS Applications ### **Marking Information** | Device | Marking | Package | Shipping | | | |------------------|---------|---------|----------|--|--| | LP3218 | ASXXX | SOT23-5 | 3K/REEL | | | | X: Batch number. | | | | | | LP3218-04 Jun.-2015 Email: marketing@lowpowersemi.com # **Typical Application Circuit** # **Functional Pin Description** | Package Type | Pin Configurations | |--------------|-----------------------------| | | Top View | | | EN 1 5 FB | | SOT23-5 | GND 2 | | LPSe | LX 3 4 VIN | | | LowDowopComi /=V:le + i首 與曲 | # **Pin Description** | Pin | Name | Description | |-----|------|------------------------------------------------------------------------------------------| | 1 | EN | Enable pin. Active high. | | 2 | GND | Ground. | | 3 | LX | Switch Mode Connection to Inductor. This pin connects to the drains of the internal main | | | | and synchronous power MOSFET switches. | | 4 | VIN | Supply Input. Power supply input pin. Must be closely decoupled to AGND with a 22µF | | | | or greater ceramic capacitor. | | 5 | FB | Feedback Input. Connect FB to the center point of the external resistor divider. Normal | | | | voltage for this pin is 0.6V. | Jun.-2015 Email: marketing@lowpowersemi.com ## **Function Diagram** # **Absolute Maximum Ratings Note 1** | $\diamond$ | | 6V | |----------------|-------------------------------------------------------|-------------------| | $\diamondsuit$ | SW to GND (VSW) | 0.3V to VIN +0.3V | | $\diamondsuit$ | FB to GND (VFB) | | | <b></b> | EN to GND (VEN) | 0.3V to 6V | | $\diamond$ | Operating Ambient Temperature Range (T <sub>A</sub> ) | 40°C to 85°C | | <b></b> | Storage Temperature Range (T <sub>J</sub> ) | 65°C to 150°C | | $\diamond$ | Maximum Soldering Temperature (at leads, 10sec) | 260°C | **Note 1.** Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **ESD Susceptibility** | $\diamondsuit$ | HBM(Human Body Mode) | | 2KV | | |----------------|----------------------|--|-----|--| |----------------|----------------------|--|-----|--| ♦ MM(Machine Mode) ------ 200V LP3218-04 ### **Electrical Characteristics** ( $V_{IN} = V_{EN}$ , Typical values are $T_A = 25$ °C) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|-------|----------|-----------------|----------| | V <sub>IN</sub> | Input Voltage | | 2.5 | | 5.5 | V | | $\Delta V_{LINE\_REG}/\Delta V_{IN}$ | $V_{\text{INE\_REG}}/\Delta V_{\text{IN}}$ Line Regulation $V_{\text{IN}}=2.5 \text{V to } 5.5 \text{V},$ $I_{\text{OUT}}=10 \text{mA}$ | | | 0.15 | | %/v | | $\Delta V_{LOAD\_REG}/\Delta I_{OUT}$ | Load Regulation | I <sub>OUT</sub> =10mA to 2000mA | | 0.25 | | %/A | | $V_{OUT}$ | Output Voltage Range | | 0.6 | | V <sub>IN</sub> | V | | IQ | Quiescent Current | V <sub>FB</sub> =0.7V,V <sub>IN</sub> =4.2V | | 70 | | μΑ | | I <sub>SHDN</sub> | Shutdown Current | EN=GND | | | 1 | μA | | I <sub>LIM</sub> | P-Channel Current Limit | | | 3.5 | | Α | | R <sub>DS(ON)_H</sub> | High-Side Switch On Resistance | | | 95<br>75 | | mΩ<br>mΩ | | R <sub>DS(ON)_L</sub> | Low-Side Switch On Resistance | | | | | | | I <sub>SW_LEAK</sub> | SW Leakage Current | V <sub>EN</sub> =0V,<br>V <sub>SW</sub> =0 or 5V, V <sub>IN</sub> =5V | | 1 | | μA | | $V_{FB^a}$ | Feedback Threshold Voltage Accuracy | V <sub>IN</sub> =2.5 to 5.5V,<br>I <sub>OUT</sub> =10 to 2000mA | 0.585 | 0.6 | 0.615 | ٧ | | I <sub>FB</sub> | FB Leakage Current | V <sub>FB</sub> =1 .0V | - | 30 | | nA | | f <sub>OSC</sub> | Oscillator Frequency | V <sub>FB</sub> =0.6V | | 1.5 | | MHz | | ts | Startup Time | From Enable to Output Regulation | | 120 | | μs | | T <sub>SD</sub> | Over-Temperature Shutdown Threshold | | | 150 | | °C | | $V_{EN(L)}$ | Enable Threshold Low | | | | 0.4 | V | | $V_{EN(H)^b}$ | Enable Threshold High | | 1.4 | | | V | | I <sub>EN</sub> | Input Low Current | V <sub>IN</sub> =V <sub>EN</sub> =5.0V | | 1 | | μA | #### Note: - a. Output Voltage: Vout=0.6×(1+R<sub>1</sub>/R<sub>2</sub>) Volts; - b. There must pay attention that the voltage applied to EN should be less than V<sub>IN</sub>+0.3V and the voltage apply to EN should be late to VIN, otherwise the output voltage may be equal to V<sub>IN</sub>. LP3218-04 Jun.-2015 Email: marketing@lowpowersemi.com www.lowpowersemi.com Page 4 of 8 ### **Functional Description** The LP3218 is a high output current monolithic switch-mode step-down DC-DC converter. The device operates at a fixed 1.5MHz switching frequency, and uses a slope compensated current mode architecture. This step-down DC-DC converter can supply up to 2A output current from at V<sub>IN</sub>=3V and has an input voltage range from 2.5V to 5.5V. It minimizes external component size and optimizes efficiency at the heavy load range. The slope compensation allows the device to remain stable over a wider range of inductor values so that smaller values (2.2µH to 4.7µH) with lower DCR can be used to achieve higher efficiency. Apart from the small bypass input capacitor, only a small L-C filter is required at the output. The device can be programmed with external feedback to any voltage, ranging from 0.6V to near the input volt-age. It uses internal MOSFETs to achieve high efficiency and can generate very low output voltages by using an internal reference of 0.6V. At dropout, the converter duty cycle increases to 100% and the output voltage tracks the input voltage minus the low RDS (ON) drop of the P-channel high-side MOSFET and the inductor DCR. The internal error amplifier and compensation provides excellent transient response, load and line regulation. Internal soft start eliminates any output voltage over-shoot when the enable or the input voltage is applied. #### **Current Mode PWM Control** Slope compensated current mode PWM control provides stable switching and cycle-by-cycle current limit for excellent load and line response with protection of the internal main switch (P-channel MOSFET) and synchronous rectifier (N-channel MOSFET). During normal operation, the internal P-channel MOSFET is turned on for a specified time to ramp the inductor current at each rising edge of the internal oscillator, and switched off when the peak inductor current is above the error volt-age. The current comparator, Icomp, limits the peak inductor current. When the main switch is off, the synchronous rectifier turns on immediately and stays on until either the inductor current starts to reverse, as indicated by the current reversal comparator, Izero, or the beginning of the next clock cycle. #### **Control Loop** The LP3218 is a peak current mode step-down converter. The current through the P-channel MOSFET (high side) is sensed for current loop control, as well as short circuit and overload protection. A slope compensation signal is added to the sensed current to maintain stability for duty cycles greater than 50%. The peak current mode loop appears as a voltage-programmed current source in parallel with the output capacitor. The output of the voltage error amplifier programs the current mode loop for the necessary peak switch current to force a constant output voltage for all load and line conditions. Internal loop compensation terminates the trans-conductance voltage error amplifier output. The error amplifier reference is fixed at 0.6V. #### Soft Start / Enable Soft start limits the current surge seen at the input and eliminates output voltage overshoot. The enable pin is active high. When pulled low, the enable input (EN) forces the LP3218 into a low-power, non-switching state. The total input current during shutdown is less than 1µA. ### **Current Limit and Over-Temperature Protection** For overload conditions, the peak input current is limited to 3.5A. To minimize power dissipation and stresses under current limit and short-circuit conditions, switching is terminated after entering current limit for a series of pulses. The termination lasts for seven consecutive clock cycles after a current limit has been sensed during a series of four consecutive clock cycles. Thermal protection completely disables switching when internal dissipation becomes excessive. The junction over-temperature threshold is 150°C with 15°C of hysteresis. Once an over-temperature or over-current fault conditions is removed, the output voltage automatically recovers. LP3218-04 Jun.-2015 Email: marketing@lowpowersemi.com www.lowpowersemi.com Page 5 of 8 ## **Preliminary Datasheet** ### LP3218 #### **Dropout Operation** When the battery input voltage decreases near the value of the output voltage, the LP3218 allows the main switch to remain on for more than one switching cycle and increases the duty cycle until it reaches 100%. The duty cycle D of a step-down converter is defined as: $$D = t_{ON} \times f_{OSC} \times 100\% = \frac{V_{OUT}}{V_{IN}} \times 100\%$$ Where $t_{\text{ON}}$ is the main switch on time and $f_{\text{OSC}}$ is the oscillator frequency. The output voltage then is the input voltage minus the voltage drop across the main switch and the inductor. At low input supply voltage, the RDS(ON) of the P-channel MOSFET increases, and the efficiency of the converter decreases. Caution must be exercised to ensure the heat dissipated does not exceed the maxi-mum junction temperature of the IC. #### Setting the Output Voltage The LP3218 can be externally programmed. Resistors R1 and R2 program the output to regulate at a voltage higher than 0.6V. To limit the bias current required for the external feedback resistor string while maintaining good noise immunity, the minimum suggested value for R1 is $50k\Omega$ . Although a larger value will further reduce quiescent current, it will also increase the impedance of the feedback node, making it more sensitive to external noise and interference. The LP3218, combined with an external feed forward capacitor (C3), delivers enhanced transient response for extreme pulsed load applications. The addition of the feed forward capacitor typically requires a larger output capacitor C2 for stability. The external resistor sets the output voltage according to the following equation: $$V_{OUT} = 0.6V \times (1 + \frac{R_1}{R_2})$$ $$R_1 = (\frac{V_{OUT}}{0.6V} - 1) \times R_2$$ #### Inductor Selection For most designs, the LP3218 operates with inductor values of 1µH to 4.7µH. Low inductance values are physically smaller but require faster switching, which results in some efficiency loss. The inductor value can be derived from the following equation: $$L = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times \Delta I_{L} \times f_{OSC}}$$ Where $\Delta I_L$ is inductor ripple current. Large value inductors lower ripple current and small value inductors result in high ripple currents. Choose inductor ripple current approximately 60% of the maximum load current 2A, or $$\Delta I_L = 1.2A$$ For output voltages above 2.0V, when light-load efficiency is important, the minimum recommended inductor is 2.2µH. Manufacturer's specifications list both the inductor DC current rating, which is a thermal limitation, and the peak current rating, which is determined by the saturation characteristics. The inductor should not show any appreciable saturation under normal load conditions. Some inductors may meet the peak and average current ratings yet result in excessive losses due to a high DCR. Always consider the losses associated with the DCR and its effect on the total converter efficiency when selecting an inductor. For optimum voltage-positioning load transients, choose an inductor with DC series resistance in the $20m\Omega$ to $100m\Omega$ range. For higher efficiency at heavy loads (above 200mA), or minimal load regulation (but some transient overshoot), the resistance should be kept below $100m\Omega$ . The DC current rating of the inductor should be at least equal to the maximum load current plus half the ripple current to prevent core saturation (2A + 600mA). LP3218-04 Jun.-2015 #### **Thermal Calculations** There are three types of losses associated with the LP3218 step-down converter: switching losses, conduction losses, and quiescent current losses. Conduction losses are associated with the R<sub>DS(ON)</sub> characteristics of the power output switching devices. Switching losses are dominated by the gate charge of the power output switching devices. At full load, assuming continuous conduction mode (CCM), a simplified form of the losses is given by: $$\begin{split} P_{TOTAL} = \frac{{I_{O}}^{2} \times [R_{DSON(HS)} \times V_{O} + R_{DSON(LS)} \times (V_{IN} - V_{O})]}{V_{IN}} \\ + (t_{SW} \times f \times I_{O} + I_{O}) \times V_{IN} \end{split}$$ $I_{\rm Q}$ is the step-down converter quiescent current. The term $t_{\rm SW}$ is used to estimate the full load step-down converter switching losses. For the condition where the step-down converter is in dropout at 100% duty cycle, the total device dissipation reduces to: $$P_{\text{TOTAL}} = I_0^2 \times R_{\text{DSON(HS)}} + I_Q \times V_{\text{IN}}$$ Since $R_{DS(ON)}$ , quiescent current, and switching losses all vary with input voltage, the total losses should be investigated over the complete input voltage range. Given the total losses, the maximum junction temperature can be derived from the $\theta_{JA}$ for the SOT23-5 package which is 250°C/W. ### **Layout Guidance** When laying out the PC board, the following layout guideline should be followed to ensure proper operation of the LP3218: - 1. The power traces, including the GND trace, the SW trace and the IN trace should be kept short, direct and wide to allow large current flow. The L1 connection to the SW pins should be as short as possible. Use several VIA pads when routing between layers. - 2. The input capacitor (C1) should connect as closely as possible to VIN (Pin 2) and GND to get good power filtering. - 3. Keep the switching node, SW (Pins 7 and 8) away from the sensitive FB/OUT node. - 4. The feedback trace or OUT pin should be separate from any power trace and connect as closely as possible to the load point. Sensing along a high-current load trace will degrade DC load regulation. If external feedback resistors are used, they should be placed as closely as possible to the FB pin (Pin5) to minimize the length of the high impedance feedback trace. - 5. The output capacitor C2 and L1 should be connected as closely as possible. The connection of L1 to the SW pin should be as short as possible and there should not be any signal lines under the inductor. - 6. The resistance of the trace from the load return to PGND should be kept to a minimum. This will help to minimize any error in DC regulation due to differences in the potential of the internal signal ground and the power ground. LP3218-04 Jun.-2015 Email: marketing@lowpowersemi.com # **Packaging Information** ### SOT23-5 | Cumbal | Dimensions In Millimeters | | Dimensions In Inches | | | |--------|---------------------------|-------|----------------------|-------|--| | Symbol | Min | Max | Min | Max | | | А | 0.889 | 1.295 | 0.035 | 0.051 | | | A1 | 0.000 | 0.152 | 0.000 | 0.006 | | | В | 1.397 | 1.803 | 0.055 | 0.071 | | | b | 0.356 | 0.559 | 0.014 | 0.022 | | | С | 2.591 | 2.997 | 0.102 | 0.118 | | | D | 2.692 | 3.099 | 0.106 | 0.122 | | | е | 0.838 | 1.041 | 0.033 | 0.041 | | | Н | 0.080 | 0.254 | 0.003 | 0.010 | | | L | 0.300 | 0.610 | 0.012 | 0.024 | | SOT-23-5 Surface Mount Package LP3218-04 Jun.-2015 Email: marketing@lowpowersemi.com