

# LP38512-1.8 1.5A Fast-Transient Response Low-Dropout Linear Voltage Regulator with Error Flag

Check for Samples: LP38512

#### **FEATURES**

- 2.25V to 5.5V Input Voltage Range
- 1.8V Fixed Output Voltage
- 1.5A Output Load Current
- ±2.5% Accuracy Over Line, Load, and Full-Temperature Range from -40°C to +125°C
- Stable with Tiny 10 µF Ceramic Capacitors
- 0.20% Output Voltage Load Regulation from 10 mA to 1.5A
- **Enable Pin**
- **Error** Flag Indicates Status of Output Voltage
- 1uA of Quiescent Current in Shutdown
- 40dB of PSRR at 100 kHz
- **Over-Temperature and Over-Current Protection**
- DDPAK/TO-263 and PFM Surface Mount **Packages**

#### **APPLICATIONS**

- Digital Core ASICs, FPGAs, and DSPs
- **Servers**
- Routers and Switches
- **Base Stations**
- **Storage Area Networks**
- **DDR2 Memory**

#### **Typical Application Circuit**



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.

### DESCRIPTION

The LP38512-1.8 Fast-Transient Response Low-Dropout Voltage Regulator offers the highestperformance in meeting AC and DC accuracy requirements for powering Digital Cores. The LP38512-1.8 uses a proprietary control loop that enables extremely fast response to change in line conditions and load demands. Output Voltage DC accuracy is specified at 2.5% over line, load and full temperature range from -40°C to +125°C. The LP38512-1.8 is designed for inputs from the 2.5V, 3.3V, and 5.0V rail, is stable with 10 µF ceramic capacitors, and has a fixed 1.8V output. An Error Flag feature monitors the output voltage and notifies the system processor when the output voltage falls more than 15% below the nominal value. The LP38512-1.8 provides excellent transient performance to meet the demand of high performance digital core ASICs, DSPs, and FPGAs found in highly-intensive applications such as servers, routers/switches, and base stations.



#### **Connection Diagram**



Figure 1. Top View DDPAK/TO-263 5 Pin Package



Figure 2. Top View PFM 5 Pin Package

Table 1. Pin Descriptions for DDPAK/TO-263 and PFM Packages

| Pin #   | Pin Name | Function                                                                                                                                                                                                                 |
|---------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | EN       | Enable. Pull high to enable the output, low to disable the output. This pin has no internal bias and must be tied to the input voltage, or actively driven.                                                              |
| 2       | IN       | Input Supply Pin                                                                                                                                                                                                         |
| 3       | GND      | Ground                                                                                                                                                                                                                   |
| 4       | OUT      | Regulated Output Voltage Pin                                                                                                                                                                                             |
| 5       | ERROR    | ERROR Flag. A high level indicates that V <sub>OUT</sub> is within typically 15% (V <sub>OUT</sub> falling) of the nominal regulated voltage.                                                                            |
| TAB/DAP | TAB/DAP  | The DDPAK/TO-263 TAB, and the PFM DAP, is used as a thermal connection to remove heat from the device to an external heatsink. The TAB/DAP is internally connected to device pin 3, and is electrical ground connection. |



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# Absolute Maximum Ratings(1)(2)

| Storage Temperature Range     |              | −65°C to +150°C    |
|-------------------------------|--------------|--------------------|
| Soldering Temperature (3)     | DDPAK/TO-263 | 235°C, 30s         |
| ESD Rating (4)                |              | ±2 kV              |
| Power Dissipation (5)         |              | Internally Limited |
| Input Pin Voltage (Survival)  |              | -0.3V to +6.0V     |
| Enable Pin Voltage (Survival) |              | -0.3V to +6.0V     |
| Output Pin Voltage (Survival) |              | -0.3V to +6.0V     |
| ERROR Pin Voltage (Survival)  |              | 0.3V to +6.0V      |
| I <sub>OUT</sub> (Survival)   | ·            | Internally Limited |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but does not ensure specific performance limits. For ensured specifications and conditions, see the Electrical Characteristics.
- (2) If Military/Aerospace specified devices are required, please contact the TI Sales Office/ Distributors for availability and specifications.
- (3) Refer to JEDEC J-STD-020C for surface mount device (SMD) package reflow profiles and conditions. Unless otherwise stated, the temperatures and times are for Sn-Pb (STD) only.
- (4) The human body model is a 100pF capacitor discharged through a 1.5kΩ resistor into each pin. Test method is per JESD22-A114.
- (5) Device operation must be evaluated, and derated as needed, based on ambient temperature (T<sub>A</sub>), power dissipation (P<sub>D</sub>), maximum allowable operating junction temperature (T<sub>J(MAX)</sub>), and package thermal resistance (θ<sub>JA</sub>).

Product Folder Links: *LP38512* 



### Operating Ratings (1)

| Input Supply Voltage, V <sub>IN</sub> | 2.25V to 5.5V           |
|---------------------------------------|-------------------------|
| Enable Input Voltage, V <sub>EN</sub> | 0.0V to 5.5V            |
| ERROR Pin Voltage                     | 0.0V to V <sub>IN</sub> |
| Output Current (DC)                   | 0 mA to 1.5A            |
| Junction Temperature (2)              | -40°C to +125°C         |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but does not ensure specific performance limits. For ensured specifications and conditions, see the Electrical Characteristics.
- (2) Device operation must be evaluated, and derated as needed, based on ambient temperature (T<sub>A</sub>), power dissipation (P<sub>D</sub>), maximum allowable operating junction temperature (T<sub>J(MAX)</sub>), and package thermal resistance (θ<sub>JA</sub>).

#### **Electrical Characteristics**

Unless otherwise specified:  $V_{IN} = 2.5V$ ,  $I_{OUT} = 10$  mA,  $C_{IN} = 10$   $\mu$ F,  $C_{OUT} = 10$   $\mu$ F,  $V_{EN} = V_{IN}$ . Limits in standard type are for  $T_J = 25^{\circ}$ C only; limits in **boldface type** apply over the junction temperature ( $T_J$ ) range of -40°C to +125°C. Minimum and Maximum limits are specified through test, design, or statistical correlation. Typical values represent the most likely parametric norm at  $T_J = 25^{\circ}$ C, and are provided for reference purposes only.

| Symbol                               | Parameter                               | Conditions                                                              | Min                 | Тур                 | Max                 | Units |  |
|--------------------------------------|-----------------------------------------|-------------------------------------------------------------------------|---------------------|---------------------|---------------------|-------|--|
| V <sub>OUT</sub>                     | Output Voltage Tolerance <sup>(1)</sup> | $2.25V \le V_{IN} \le 5.5V$<br>10 mA $\le I_{OUT} \le 1.5A$             | -1.0<br><b>-2.5</b> | 0                   | +1.0<br><b>+2.5</b> | %     |  |
| $\Delta V_{OUT} / \Delta V_{IN}$     | Output Voltage Line Regulation (2) (1)  | 2.25V ≤ V <sub>IN</sub> ≤ 5.5V                                          | -                   | 0.02<br><b>0.06</b> | -                   | %/V   |  |
| ΔV <sub>OUT</sub> /ΔI <sub>OUT</sub> | Output Voltage Load Regulation (3) (1)  | 10 mA ≤ I <sub>OUT</sub> ≤ 1.5A                                         | -                   | 0.25<br><b>0.40</b> | -                   | %/A   |  |
| $V_{DO}$                             | Dropout Voltage (4)                     | I <sub>OUT</sub> = 1.5A                                                 | -                   | 250                 | 340<br><b>400</b>   | mV    |  |
|                                      | Ground Pin Current, Output              | I <sub>OUT</sub> = 10 mA<br>ERROR pin = GND                             | - 7.5               |                     | 11<br><b>12</b>     | A     |  |
| $I_{GND}$                            | Enabled                                 | $\frac{I_{OUT} = 1.5A}{ERROR pin = GND}$                                | -                   | 9.5                 | 13<br><b>14</b>     | mA    |  |
| Ground Pin Current, Output Disabled  |                                         | $\frac{V_{EN} = 0.50V}{ERROR}$ pin = GND                                | -                   | 0.1                 | 3.5<br><b>12</b>    | μΑ    |  |
| I <sub>SC</sub>                      | Short Circuit Current                   | V <sub>OUT</sub> = 0V                                                   | -                   | 2.5                 | -                   | Α     |  |
| nable Input                          |                                         |                                                                         |                     | •                   | ·                   | •     |  |
| V <sub>EN(ON)</sub>                  | Enable ON Threshold                     | $V_{EN}$ rising from 0.50V until $V_{OUT} = ON$                         | 0.90<br><b>0.80</b> | 1.20                | 1.50<br><b>1.60</b> | V     |  |
| V <sub>EN(OFF)</sub>                 | Enable OFF Threshold                    | V <sub>EN</sub> falling from 1.60V until V <sub>OUT</sub> = OFF         | 0.60<br><b>0.50</b> | 1.00                | 1.40<br><b>1.50</b> |       |  |
| V <sub>EN(HYS)</sub>                 | Enable Hysteresis                       | V <sub>EN(ON)</sub> - V <sub>EN(OFF)</sub>                              | -                   | 200                 | -                   | mV    |  |
| t <sub>d(OFF)</sub>                  | Turn-off delay                          | Time from $V_{EN} < V_{EN(OFF)}$ to $V_{OUT} = OFF$ , $I_{LOAD} = 1.5A$ | -                   | 1                   | -                   |       |  |
| t <sub>d(ON)</sub>                   | Turn-on delay                           | Time from $V_{EN} > V_{EN(ON)}$ to $V_{OUT} = ON$ , $I_{LOAD} = 1.5A$   | -                   | 25                  | -                   | μs    |  |
| I <sub>EN</sub>                      | Enable Die Current                      | $V_{EN} = V_{IN}$                                                       | -                   | 1                   | -                   | ^     |  |
|                                      | Enable Pin Current                      | $V_{EN} = 0V$                                                           | _                   | -1                  | _                   | nA    |  |

Product Folder Links: LP38512

<sup>(1)</sup> The line and load regulation specification contains only the typical number. However, the limits for line and load regulation are included in the output voltage tolerance specification.

<sup>(2)</sup> Output voltage line regulation is defined as the change in output voltage from the nominal value (ΔV<sub>OUT</sub>) due to a change in the voltage at the input (ΔV<sub>IN</sub>).

<sup>(3)</sup> Output voltage load regulation is defined as the change in output voltage from the nominal value (ΔV<sub>OUT</sub>) due to a change in the load current at the output (ΔI<sub>OUT</sub>).

<sup>(4)</sup> Dropout voltage is defined as the minimum input to output differential voltage at which the output drops 2% below the nominal value. For the LP38512-1.8 the minimum V<sub>IN</sub> operating voltage is the limiting factor.



### **Electrical Characteristics (continued)**

Unless otherwise specified:  $V_{IN} = 2.5V$ ,  $I_{OUT} = 10$  mA,  $C_{IN} = 10$   $\mu$ F,  $C_{OUT} = 10$   $\mu$ F,  $V_{EN} = V_{IN}$ . Limits in standard type are for  $T_J = 25^{\circ}$ C only; limits in **boldface type** apply over the junction temperature ( $T_J$ ) range of -40°C to +125°C. Minimum and Maximum limits are specified through test, design, or statistical correlation. Typical values represent the most likely parametric norm at  $T_J = 25^{\circ}$ C, and are provided for reference purposes only.

| Symbol                  | Parameter                                                | Conditions                                                   | Min | Тур  | Max | Units    |  |
|-------------------------|----------------------------------------------------------|--------------------------------------------------------------|-----|------|-----|----------|--|
| V                       | From Flow Throobold (5)                                  | V <sub>OUT</sub> rising threshold where ERROR Flag goes high | 78  | 90   | 98  | - %      |  |
| $V_{TH}$                | Error Flag Threshold <sup>(5)</sup>                      | V <sub>OUT</sub> falling threshold where ERROR Flag goes low | 74  | 85   | 93  | 70       |  |
| V <sub>ERROR(SAT)</sub> | ERROR Flag Saturation Voltage                            | I <sub>SINK</sub> = 100 μA                                   | -   | 12.5 | 45  | mV       |  |
| I <sub>lk</sub>         | ERROR Flag Pin Leakage<br>Current                        | $V_{\overline{\text{ERROR}}} = 5.5V$                         | -   | 1    | -   | nA       |  |
| t <sub>d</sub>          | ERROR Flag Delay time                                    |                                                              | -   | 1    | -   | μs       |  |
| AC Parameters           | S                                                        |                                                              |     |      |     |          |  |
| PSRR                    | Dinale Dejection                                         | V <sub>IN</sub> = 2.5V<br>f = 120Hz                          | -   | 73   | -   | dB       |  |
| PSKK                    | Ripple Rejection                                         | V <sub>IN</sub> = 2.5V<br>f = 1 kHz                          | -   | 73   | -   | ub       |  |
| _                       | Output Noise Density                                     | f = 120Hz                                                    | -   | 2    | -   | nV/√Hz   |  |
| e <sub>n</sub>          | Output Noise Voltage                                     | BW = 100Hz - 100kHz                                          | -   | 75   | -   | μV (RMS) |  |
| Thermal Chara           | cteristics                                               |                                                              |     |      |     |          |  |
| T <sub>SD</sub>         | Thermal Shutdown                                         | T <sub>J</sub> rising                                        | -   | 165  | -   | °C       |  |
| $\Delta T_{SD}$         | Thermal Shutdown Hysteresis                              | T <sub>J</sub> falling from T <sub>SD</sub>                  | -   | 10   | -   |          |  |
| $\theta_{J-A}$          | Thermal Resistance<br>Junction to Ambient <sup>(6)</sup> | DDPAK/TO-263 and PFM                                         | -   | 60   |     | °C/W     |  |
| $\theta_{\text{J-C}}$   | Thermal Resistance<br>Junction to Case                   | DDPAK/TO-263 and PFM                                         | -   | 3    | -   | °C/W     |  |

<sup>(5)</sup> The ERROR Flag thresholds are specified as percentage of the nominal regulated output voltage. See Application Information.

Submit Documentation Feedback

Copyright © 2007–2013, Texas Instruments Incorporated

<sup>(6)</sup> Device operation must be evaluated, and derated as needed, based on ambient temperature (T<sub>A</sub>), power dissipation (P<sub>D</sub>), maximum allowable operating junction temperature (T<sub>J(MAX)</sub>), and package thermal resistance (θ<sub>JA</sub>).



# **Typical Performance Characteristics**

Unless otherwise specified:  $T_J$  = 25°C,  $V_{IN}$  = 2.5V,  $V_{EN}$  =  $V_{IN}$ ,  $C_{IN}$  = 10  $\mu$ F,  $C_{OUT}$  = 10  $\mu$ F,  $I_{OUT}$  = 10 mA.















# **Typical Performance Characteristics (continued)**

Unless otherwise specified:  $T_J$  = 25°C,  $V_{IN}$  = 2.5V,  $V_{EN}$  =  $V_{IN}$ ,  $C_{IN}$  = 10  $\mu F$ ,  $C_{OUT}$  = 10  $\mu F$ ,  $I_{OUT}$  = 10 mA.



Figure 9.



Figure 10.



Load regulation vs



**ERROR** Flag Low



Figure 12.



Figure 14.



# **Typical Performance Characteristics (continued)**

Unless otherwise specified:  $T_J$  = 25°C,  $V_{IN}$  = 2.5V,  $V_{EN}$  =  $V_{IN}$ ,  $C_{IN}$  = 10  $\mu F$ ,  $C_{OUT}$  = 10  $\mu F$ ,  $I_{OUT}$  = 10 mA.













Figure 20.



# **Typical Performance Characteristics (continued)**

Unless otherwise specified:  $T_J$  = 25°C,  $V_{IN}$  = 2.5V,  $V_{EN}$  =  $V_{IN}$ ,  $C_{IN}$  = 10  $\mu F$ ,  $C_{OUT}$  = 10  $\mu F$ ,  $I_{OUT}$  = 10 mA.







# **Block Diagram**





#### **APPLICATION INFORMATION**

#### **EXTERNAL CAPACITORS**

Like any low-dropout regulator, external capacitors are required to assure stability. These capacitors must be correctly selected for proper performance.

#### **Input Capacitor**

A ceramic input capacitor of at least 10  $\mu$ F is required. For general usage across all load currents and operating conditions, a 10  $\mu$ F ceramic input capacitor will provide satisfactory performance.

#### **Output Capacitor**

A ceramic capacitor with a minimum value of 10  $\mu$ F is required at the output pin for loop stability. It must be located less than 1 cm from the device and connected directly to the output and ground pin using traces which have no other currents flowing through them. As long as the minimum of 10  $\mu$ F ceramic is met, there is no limitation on any additional capacitance.

X7R and X5R dielectric ceramic capacitors are strongly recommended, as they typically maintain a capacitance range within ±20% of nominal over full operating ratings of temperature and voltage. Of course, they are typically larger and more costly than Z5U/Y5U types for a given voltage and capacitance.

Z5U and Y5V dielectric ceramics are not recommended as the capacitance will drops severely with applied voltage. A typical Z5U or Y5V capacitor can lose 60% of its rated capacitance with half of the rated voltage applied to it. The Z5U and Y5V also exhibit a severe temperature effect, losing more than 50% of nominal capacitance at high and low limits of the temperature range.

#### **REVERSE VOLTAGE**

A reverse voltage condition will exist when the voltage at the output pin is higher than the voltage at the input pin. Typically this will happen when  $V_{\text{IN}}$  is abruptly taken low and  $C_{\text{OUT}}$  continues to hold a sufficient charge such that the input to output voltage becomes reversed. A less common condition is when an alternate voltage source is connected to the output.

There are two possible paths for current to flow from the output pin back to the input during a reverse voltage condition.

While  $V_{IN}$  is high enough to keep the control circuity alive, and the Enable pin is above the  $V_{EN(ON)}$  threshold, the control circuitry will attempt to regulate the output voltage. Since the input voltage is less than the output voltage the control circuit will drive the gate of the pass element to the full on condition when the output voltage begins to fall. In this condition, reverse current will flow from the output pin to the input pin, limited only by the  $R_{DS(ON)}$  of the pass element and the output to input voltage differential. Discharging an output capacitor up to 1000  $\mu F$  in this manner will not damage the device as the current will rapidly decay. However, continuous reverse current should be avoided.

The internal PFET pass element in the LP38512 has an inherent parasitic diode. During normal operation, the input voltage is higher than the output voltage and the parasitic diode is reverse biased. However, if the output voltage to input voltage differential is more than 500 mV (typical) the parasitic diode becomes forward biased and current flows from the output pin to the input through the diode. The current in the parasitic diode should limited to less than 1A continuous and 5A peak.

If used in a dual-supply system where the regulator output load is returned to a negative supply, the output pin must be diode clamped to ground. A Schottky diode is recommended for this protective clamp.

#### SHORT-CIRCUIT PROTECTION

The LP38512 is short circuit protected, and in the event of a peak over-current condition the short-circuit control loop will rapidly drive the output PMOS pass element off. Once the power pass element shuts down, the control loop will rapidly cycle the output on and off until the average power dissipation causes the thermal shutdown circuit to respond to servo the on/off cycling to a lower frequency. Please refer to the POWER DISSIPATION/HEATSINKING section for power dissipation calculations.

Product Folder Links: LP38512



#### **ENABLE OPERATION**

The Enable ON threshold is typically 1.2V, and the OFF threshold is typically 1.0V. To ensure reliable operation the Enable pin voltage must rise above the maximum V<sub>EN(ON)</sub> threshold and must fall below the minimum V<sub>EN(OFF)</sub> threshold. The Enable threshold has typically 200mV of hysteresis to improve noise immunity.

The Enable pin (EN) has no internal pull-up or pull-down to establish a default condition and, as a result, this pin must be terminated either actively or passively.

If the Enable pin is driven from a single ended device (such as discrete transistor) a pull-up resistor to V<sub>IN</sub>, or a pull-down resistor to ground, will be required for proper operation. A 1 k $\Omega$  to 100 k $\Omega$  resistor can be used as the pull-up or pull-down resistor to establish default condition for the EN pin. The resistor value selected should be appropriate to swamp out any leakage in the external single ended device, as well as any stray capacitance.

If the Enable pin is driven from a source that actively pulls high and low (such as a CMOS rail to rail comparator output), the pull-up, or pull-down, resistor is not required.

If the application does not require the Enable function, the pin should be connected to directly to the adjacent V<sub>IN</sub> pin.

The status of the Enable pin also affects the behavior of the ERROR Flag. While the Enable pin is high the regulator control loop will be active and the ERROR Flag will report the status of the output voltage. When the Enable pin is taken low the regulator control loop is shutdown, the output is turned off, and the ERROR Flag pin is immediately forced low.

#### **ERROR FLAG OPERATION**

When the LP38512 Enable pin is high, the ERROR Flag pin will produce a logic low signal when the output drops by more than 15% (typical) from the nominal output voltage. The drop in output voltage may be due to low input voltage, current limiting, or thermal limiting. This flag has a built in hysteresis. The output voltage will need to rise to within 10% (typical) of the nominal output voltage for the ERROR Flag to return to a logic high state. It should also be noted that when the Enable pin is pulled low, the ERROR Flag pin is forced to be low as well.

The internal ERROR flag comparator has an open drain output stage. Hence, the ERROR pin requires an external pull-up resistor. The value of the pull-up resistor should be in the range of 10 k $\Omega$  to 1 M $\Omega$ . The ERROR Flag pin should not be pulled-up to any voltage source higher than V<sub>IN</sub> as current flow through an internal parasitic diode may cause unexpected behavior. The ERROR Flag must be connected to ground if this function is not used.

The timing diagram in Figure 23 shows the relationship between the ERROR flag and the output voltage.



Figure 23. ERROR Flag Operation, see Typical Application

Copyright © 2007-2013, Texas Instruments Incorporated





Figure 24. ERROR Flag Operation, biased from V<sub>IN</sub>

#### POWER DISSIPATION/HEATSINKING

A heatsink may be required depending on the maximum power dissipation  $(P_{D(MAX)})$ , maximum ambient temperature  $(T_{A(MAX)})$  of the application, and the thermal resistance  $(\theta_{JA})$  of the package. Under all possible conditions, the junction temperature  $(T_J)$  must be within the range specified in the Operating Ratings. The total power dissipation of the device is given by:

$$P_D = ((V_{IN} - V_{OUT}) \times I_{OUT}) + (V_{IN} \times I_{GND})$$

where I<sub>GND</sub> is the operating ground current of the device (specified under Electrical Characteristics).

The maximum allowable junction temperature rise ( $\Delta T_J$ ) depends on the maximum expected ambient temperature ( $T_{A(MAX)}$ ) of the application, and the maximum allowable junction temperature ( $T_{J(MAX)}$ ):

$$\Delta T_J = T_{J(MAX)} - T_{A(MAX)}$$

The maximum allowable value for junction to ambient Thermal Resistance,  $\theta_{JA}$ , can be calculated using the formula:

$$\theta_{JA} = \Delta T_J / P_{D(MAX)}$$

#### **HEATSINKING DDPAK/TO-263 PACKAGE**

The DDPAK/TO-263 and the PFM packages use the copper plane on the PCB as a heatsink. The tab, or DAP, of these packages are soldered to the copper plane for heat sinking. Figure 25 shows a curve for the  $\theta_{JA}$  of DDPAK/TO-263 package for different copper area sizes, using a typical PCB with 1 ounce copper and no solder mask over the copper area for heat sinking.





Figure 25. θ<sub>JA</sub> vs Copper (1 Ounce) Area for DDPAK/TO-263 package

As shown in the figure, increasing the copper area beyond 1 square inch produces very little improvement. The minimum value for  $\theta_{JA}$  for the DDPAK/TO-263 package mounted to a two-layer PCB is 32°C/W.

Figure 26 shows the maximum allowable power dissipation for DDPAK/TO-263 packages for different ambient temperatures, assuming  $\theta_{JA}$  is 35°C/W and the maximum junction temperature is 125°C.



Figure 26. Maximum Power Dissipation vs Ambient Temperature for DDPAK/TO-263 Package

Copyright © 2007–2013, Texas Instruments Incorporated



# **REVISION HISTORY**

| Changes from Revision E (April 2013) to Revision F |                                                    |  |    |  |  |
|----------------------------------------------------|----------------------------------------------------|--|----|--|--|
| •                                                  | Changed layout of National Data Sheet to TI format |  | 13 |  |  |



# PACKAGE OPTION ADDENDUM

9-Jun-2020

#### **PACKAGING INFORMATION**

www.ti.com

| Orderable Device   | Status | Package Type     | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|--------------------|--------|------------------|--------------------|------|----------------|----------------------------|----------------------|---------------------|--------------|----------------------|---------|
| LP38512TJ-1.8/NOPB | ACTIVE | TO-263           | NDQ                | 5    | 1000           | Green (RoHS<br>& no Sb/Br) | SN                   | Level-1-260C-UNLIM  | -40 to 125   | L38512TJ<br>-1.8     | Samples |
| LP38512TS-1.8/NOPB | ACTIVE | DDPAK/<br>TO-263 | KTT                | 5    | 45             | Green (RoHS<br>& no Sb/Br) | SN                   | Level-3-245C-168 HR | -40 to 125   | LP38512<br>TS-1.8    | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





9-Jun-2020

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 2-Sep-2015

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device             | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LP38512TJ-1.8/NOPB | TO-263          | NDQ                | 5 | 1000 | 330.0                    | 24.4                     | 10.6       | 15.4       | 2.45       | 12.0       | 24.0      | Q2               |

www.ti.com 2-Sep-2015



#### \*All dimensions are nominal

| Device             | Device Package Type |     | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|--------------------|---------------------|-----|------|------|-------------|------------|-------------|--|
| LP38512TJ-1.8/NOPB | TO-263              | NDQ | 5    | 1000 | 367.0       | 367.0      | 35.0        |  |





#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated