July 2007 www.DataSheet4U.c P3954 Advanced Lighting Management Unit



## LP3954 Advanced Lighting Management Unit General Description Features

LP3954 is an advanced lighting management unit for handheld devices. It drives any phone lights including display backlights, RGB, keypad and camera flash LEDs. The boost DC-DC converter drives high current loads with high efficiency. White LED backlight drivers are high efficiency low voltage structures with excellent matching and automatic fade in/ fade out function. The new stand-alone command based RGB controller is feature rich and easy to configure. Built-in audio synchronization feature allows user to synchronize the color LEDs to audio input. Integrated high current driver can drive camera flash LED or motor/vibra. Internal ADC can be used for ambient light or temperature sensing. The flexible SPI/I2C interface allows easy control of LP3954. Small micro SMD package together with minimum number of external components is a best fit for handheld devices.

- Audio synchronization for color/RGB LEDs
- Command based PWM controlled RGB LED drivers
- High current driver for flash LED with built-in timing.
- 4+2 or 6 low voltage constant current white LED drivers with programmable 8-bit adjustment (0...25mA/LED)
- High efficiency Boost DC-DC converter
- SPI / I<sup>2</sup>C compatible interface
- Possibility for external PWM dimming control
- Possibility for clock synchronization for RGB timing
- Ambient light and temperature sensing possibility
- Small package micro SMD or micro SMDxt, 3.0 x 3.0 x 0.6mm

## Applications

- Cellular Phones
- PDAs, MP3 players



## **Typical Applications**

# LP3954

## **Connection Diagrams and Package Mark Information**

www.DataSheet4U.com

## CONNECTION DIAGRAMS

Micro SMD Package, 3.0 x 3.0 x 0.6mm, 0.5mm pitch NS Package Number TLA36AAA or Micro SMDxt Package, 3.0 x 3.0 x 0.65mm, 0.5mm pitch NS Package Number RLA36AAA



PACKAGE MARK



## ORDERING INFORMATION

| Order Number | r Number Package Marking Supplied As |          | Spec/Flow |
|--------------|--------------------------------------|----------|-----------|
| LP3954TL     | D49B                                 | TNR 250  | NoPB      |
| LP3954TLX    | D49B                                 | TNR 1000 | NoPB      |
| LP3954RL     | D49B                                 | TNR 250  | NoPB      |
| LP3954RLX    | LP3954RLX D49B                       |          | NoPB      |

| Pin # | Name     | Туре               | www.DataSheet4U.                                                              |  |
|-------|----------|--------------------|-------------------------------------------------------------------------------|--|
| 6F    | SW       | Output             | Boost Converter Power Switch                                                  |  |
| 6E    | FB       | Input              | Boost Converter Feedback                                                      |  |
| 6D    | FLASH    | Output             | High Current Flash Output                                                     |  |
| 6C    | R1       | Output             | Red LED 1 Output                                                              |  |
| 6B    | G1       | Output             | Green LED 1 Output                                                            |  |
| 6A    | B1       | Output             | Blue LED 1 Output                                                             |  |
| 5F    | GND_SW   | Ground             | Power Switch Ground                                                           |  |
| 5E    | GND      | Ground             | Ground                                                                        |  |
| 5D    | VDDIO    | Power              | Supply Voltage for Input/output Buffers and Drivers                           |  |
| 5C    | SS/SDA   | Logic Input/Output | Slave Select (SPI), Serial Data In/Out (I <sup>2</sup> C)                     |  |
| 5B    | IRGB     | Input              | Bias Current Set Resistor for RGB Drivers                                     |  |
| 5A    | GND_RGB  | Ground             | Ground for RGB Currents                                                       |  |
| 4F    | GND_WLED | Ground             | Ground for WLED Currents                                                      |  |
| 4E    | IFLASH   | Input              | High Current Flash Current Set Resistor                                       |  |
| 4D    | SYNC_PWM | Logic Input        | External PWM Control for LEDs or External Clock for RGB Sync                  |  |
| 4C    | SI       | Logic Input        | Serial Input (SPI), Address Select (I <sup>2</sup> C)                         |  |
| 4B    | SO       | Logic Output       | Serial Data Out (SPI)                                                         |  |
| 4A    | R2       | Output             | Red LED 2 output                                                              |  |
| ЗF    | WLED5    | Output             | White LED 5 output                                                            |  |
| 3E    | WLED6    | Output             | White LED 6 output                                                            |  |
| 3D    | VDD1     | Power              | Supply voltage                                                                |  |
| 3C    | EN_FLASH | Logic Input        | Enable for High Current Flash                                                 |  |
| 3B    | SCK/SCL  | Logic Input        | Clock (SPI/I <sup>2</sup> C)                                                  |  |
| ЗA    | G2       | Output             | Green LED 2 Output                                                            |  |
| 2F    | WLED3    | Output             | White LED 3 output                                                            |  |
| 2E    | WLED4    | Output             | White LED 4 output                                                            |  |
| 2D    | ASE      | Input              | Audio Synchronization Input                                                   |  |
| 2C    | IRT      | Input              | Oscillator Frequency Resistor                                                 |  |
| 2B    | IF_SEL   | Logic Input        | Interface (SPI or I <sup>2</sup> C compatible) Selection (IF_SEL = 1 for SPI) |  |
| 2A    | B2       | Output             | Blue LED 2 Output                                                             |  |
| 1F    | WLED1    | Output             | White LED 1 Output                                                            |  |
| 1E    | WLED2    | Output             | White LED 2 Output                                                            |  |
| 1D    | GNDA     | Ground             | Ground for Analog Circuitry                                                   |  |
| 1C    | VREF     | Output             | Reference Voltage                                                             |  |
| 1B    | VDDA     | Power              | Internal LDO Output                                                           |  |
| 1A    | VDD2     | Power              | Supply Voltage                                                                |  |

## Absolute Maximum Ratings (Notes 1, 2)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| V (SW, FB, R1-2, G1-2, B1-2, FLASH, WLED1-6)(Notes 3, 4)                | -0.3V to +7.2V                                     |
|-------------------------------------------------------------------------|----------------------------------------------------|
| $V_{DD1}, V_{DD2}, V_{DD\_IO}, V_{DDA}$                                 | -0.3V to +6.0V                                     |
| Voltage on ASE, IRT, IFLASH,<br>IRGB, VREF                              | -0.3V to V <sub>DD1</sub> +0.3V<br>with 6.0V max   |
| Voltage on Logic Pins                                                   | -0.3V to V <sub>DD_IO</sub> +0.3V<br>with 6.0V max |
| V(all other pins): Voltage to GND                                       | -0.3V to 6.0V                                      |
| I (V <sub>REF</sub> )                                                   | 10µA                                               |
| I(R1, G1, B1, R2, G2, B2)                                               | 100mA                                              |
| I(FLASH)(Note 5)                                                        | 400mA                                              |
| Continuous Power Dissipation (Note 6)                                   | Internally Limited                                 |
| Junction Temperature (T <sub>J-MAX</sub> )                              | 150°C                                              |
| Storage Temperature Range                                               | -65°C to +150°C                                    |
| Maximum Lead Temperature<br>(Soldering) (Note 7)<br>ESD Rating (Note 8) | 260ºC                                              |
| Human Body Model:                                                       | 2kV                                                |

Operating Ratings (Notes 1, 2) V (SW, FB, WLED1-6, R1-2, G1-2, G1-2, 0 to 6.0V B1-2, FLASH) V<sub>DD1,2</sub> with external LDO 2.7 to 5.5V V<sub>DD1,2</sub> with internal LDO 3.0 to 5.5V V<sub>DDA</sub> 2.7 to 2.9V  $V_{DD_{-}IO}$ 1.65V to V<sub>DD1</sub> Voltage on ASE 0.1V to V<sub>DDA</sub> -0.1V Recommended Load Current 0mA to 300mA Junction Temperature (T<sub>.</sub>) Range -30°C to +125°C Ambient Temperature (T<sub>A</sub>) Range -30°C to +85°C (Note 9)

## **Thermal Properties**

Junction-to-Ambient Thermal Resistance( $\theta_{JA}$ ), TLA36AAA or RLA36AAA Package (Note 10)

60°C/W

#### www.DataSheet4U.com

LP3954

## Electrical Characteristics (Notes 2, 11)

Limits in standard typeface are for  $T_J = 25^{\circ}$  C. Limits in **boldface** type apply over the operating ambient temperature range (-30° C <  $T_A$  < +85°C). Unless otherwise noted, specifications apply to the LP3954 Block Diagram with:  $V_{DD1} = V_{DD2} = 3.6$ V,  $V_{DDIO} = 2.8$ V,  $C_{VDD} = C_{VDDIO} = 100$ nF,  $C_{OUT} = C_{IN} = 10\mu$ F,  $C_{VDDA} = 1\mu$ F,  $C_{REF} = 100$ nF,  $L_1 = 4.7\mu$ H,  $R_{FLASH} = 1.2$ k,  $R_{RGB} = 5.6$ k and  $R_{RT} = 82$ k (Note 12).

| Symbol           | Parameter                                                 | Condition                            | Min  | Тур  | Max  | Units |
|------------------|-----------------------------------------------------------|--------------------------------------|------|------|------|-------|
| I <sub>VDD</sub> | Standby supply current                                    | NSTBY = L                            |      | 1    | 8    | μA    |
|                  | (V <sub>DD1</sub> , V <sub>DD2</sub> )                    | SCK, SS, SI                          |      |      |      |       |
|                  | No-boost supply current                                   | NSTBY = H,                           |      |      | 400  | μA    |
|                  | (V <sub>DD1</sub> , V <sub>DD2</sub> )                    | EN_BOOST = L                         |      |      |      |       |
|                  |                                                           | SCK, SS, SI                          |      |      |      |       |
|                  |                                                           | Audio sync and LEDs OFF              |      |      |      |       |
|                  | No-load supply current                                    | NSTBY = H,                           |      |      | 1    | mA    |
|                  | $(V_{DD1}, V_{DD2})$                                      | EN_BOOST = H                         |      |      |      |       |
|                  |                                                           | SCK, SS, SI                          |      |      |      |       |
|                  |                                                           | Audio sync and LEDs OFF              |      |      |      |       |
|                  |                                                           | Autoload OFF                         |      |      |      |       |
|                  | RGB drivers                                               | CC mode at R1, G1, B1 and            |      | 150  |      | μA    |
|                  | (V <sub>DD1</sub> , V <sub>DD2</sub> )                    | R2, G2, B2 set to 15mA               |      |      |      |       |
|                  |                                                           | SW mode                              |      | 150  |      |       |
|                  | WLED drivers                                              | 4+2 banks I <sub>OUT</sub> /LED 25mA |      | 500  |      | μA    |
|                  | (V <sub>DD1</sub> , V <sub>DD2</sub> )                    |                                      |      |      |      |       |
|                  | Audio synchronization                                     | Audio sync ON                        |      |      |      |       |
|                  | (V <sub>DD1</sub> , V <sub>DD2</sub> )                    | $V_{DD1,2} = 2.8V$                   |      | 390  |      | μA    |
|                  |                                                           | $V_{DD1,2} = 3.6V$                   |      | 700  |      |       |
|                  | Flash                                                     | I(R <sub>FLASH</sub> )=1mA           |      | 2    |      | mA    |
|                  | (V <sub>DD1</sub> , V <sub>DD2</sub> )                    | Peak current during flash            |      |      |      |       |
| IVDDIO           | V <sub>DDIO</sub> Standby Supply                          | NSTBY = L                            |      |      | 1    | μA    |
| VEBIO            | current                                                   | SCK, SS, SI = H                      |      |      |      |       |
|                  | V <sub>DDIO</sub> supply current                          | 1MHz SCK frequency in SPI            |      | 20   |      | μA    |
|                  |                                                           | mode, $C_L = 50 pF$ at SO pin        |      |      |      |       |
| IEXT LDO         | External LDO output current                               | 7V tolerant application only         |      |      | 6.5  | mA    |
| 2/1/200          | (V <sub>DD1</sub> , V <sub>DD2</sub> , V <sub>DDA</sub> ) | I <sub>BOOST</sub> = 300mA           |      |      |      |       |
| V <sub>DDA</sub> | Output voltage of internal                                | (Note 13)                            | 2.72 | 2.80 | 2.88 | V     |
| 22.1             | LDO for analog parts                                      |                                      | -3   |      | +3   | %     |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the component may occur. Operating Ratings are conditions under which operation of the device is guaranteed. Operating Ratings do not imply guaranteed performance limits. For guaranteed performance limits and associated test conditions, see the Electrical Characteristics tables.

Note 2: All voltages are with respect to the potential at the GND pins.

Note 3: Battery/Charger voltage should be above 6V no more than 10% of the operational lifetime.

Note 4: Voltage tolerance of LP3954 above 6.0V relies on fact that V<sub>DD1</sub> and V<sub>DD2</sub> (2.8V) are available (ON) at all conditions. If V<sub>DD1</sub> and V<sub>DD2</sub> are not available (ON) at all conditions, National Semiconductor does not guarantee any parameters or reliability for this device.

Note 5: The total load current of the boost converter in worst-case conditions should be limited to 300mA (min. input and max. output voltage).

**Note 6:** Internal thermal shutdown circuitry protects the device from permanent damage. Thermal shutdown engages at  $T_{j}=160^{\circ}C$  (typ.) and disengages at  $T_{j}=140^{\circ}C$  (typ.).

Note 7: For detailed soldering specifications and information, please refer to National Semiconductor Application Note AN1112 : Micro SMD Wafer Level Chip Scale Package or Application Note AN1412 : Micro SMDxt Wafer Level Chip Scale Package.

Note 8: The Human body model is a 100pF capacitor discharged through a 1.5kΩ resistor into each pin. The machine model is a 200pF capacitor discharged directly into each pin. MIL-STD-883 3015.7

**Note 9:** In applications where high power dissipation and/or poor package thermal resistance is present, the maximum ambient temperature may have to be derated. Maximum ambient temperature ( $T_{A-MAX}$ ) is dependent on the maximum operating junction temperature ( $T_{J-MAX-OP} = 125^{\circ}C$ ), the maximum power dissipation of the device in the application ( $P_{D-MAX}$ ), and the junction-to ambient thermal resistance of the part/package in the application ( $\theta_{JA}$ ), as given by the following equation:  $T_{A-MAX} = T_{J-MAX-OP} - (\theta_{JA} \times P_{D-MAX})$ .

Note 10: Junction-to-ambient thermal resistance is highly application and board-layout dependent. In applications where high maximum power dissipation exists, special care must be paid to thermal dissipation issues in board design.

Note 11: Min and Max limits are guaranteed by design, test, or statistical analysis. Typical numbers are not guaranteed, but do represent the most likely norm.

Note 12: Low-ESR Surface-Mount Ceramic Capacitors (MLCCs) used in setting electrical characteristics.

Note 13:  $V_{DDA}$  output is not recommended for external use.



## **Modes of Operation**

LP3954

**RESET:** In the RESET mode all the internal registers are reset to the default values and the chip goes to STANDBY mode after reset. NSTBY control bit is low after reset by default. Reset is entered always if Reset Register is written or internal Power On Reset is active. There is no dedicated Reset pin available. LP3954 can be reset by writing any data to Reset Register in address 60H. Power On Reset (POR) will activate during the chip startup or when the supply voltage VDD2 falls below 1.5V. Once VDD2 rises above 1.5V, POR will inactivate and the chip will continue to the STANDBY mode.

**STANDBY:** The STANDBY mode is entered if the register bit NSTBY is LOW. This is the low power consumption mode, when all circuit functions are disabled. Registers can be written in this mode and the control bits are effective immediately after power up.

**STARTUP:** When NSTBY bit is written high, the INTERNAL STARTUP SEQUENCE powers up all the needed internal blocks (Vref, Bias, Oscillator etc..). To ensure the correct oscillator initialization, a 10ms delay is generated by the internal state-machine. If the chip temperature rises too high, the Thermal Shutdown (THSD) disables the chip operation and STARTUP mode is entered until no thermal shutdown event is present.

**BOOST STARTUP:** Soft start for boost output is generated in the BOOST STARTUP mode. The boost output is raised in PFM mode during the 10ms delay generated by the state-machine. The Boost startup is entered from Internal Startup Sequence if EN\_BOOST is HIGH or from Normal mode when EN\_BOOST is written HIGH. During the 10ms Boost Startup time all LED outputs are switched off to ensure smooth start-up.

**NORMAL:** During NORMAL mode the user controls the chip using the Control Registers. The registers can be written in any sequence and any number of bits can be altered in a register in one write



## Magnetic Boost DC/DC Converter

The LP3954 Boost DC/DC Converter generates a 4.0 - 5.3V voltage for the LEDs from single Li-Ion battery (3V...4.5V). The output voltage is controlled with an 8-bit register in 9 steps. The converter is a magnetic switching PWM mode DC/DC converter with a current limit. The converter has three options for switching frequency, 1MHz, 1.67MHz and 2MHz (default), when timing resistor RT is 82kohm. Timing resistor defines the internal oscillator frequency and thus directly affects boost frequency and all circuit's internally generated timing (RGB, Flash, WLED fading).

The LP3954 Boost Converter uses pulse-skipping elimination to stabilize the noise spectrum. Even with light load or no load a minimum length current pulse is fed to the inductor. An active load is used to remove the excess charge from the output capacitor at very light loads. At very light load and when input and output voltages are very close to each other, the pulse skipping is not completely eliminated. Output voltage should be at least 0.5V higher than input voltage to avoid pulse skipping. Reducing the switching frequency will also reduce the required voltage difference.

Active load can be disabled with the en\_autoload bit. Disabling will increase the efficiency at light loads, but the downside is that pulse skipping will occur. The Boost Converter should be stopped when there is no load to minimise the current consumption. The topology of the magnetic boost converter is called CPM control, current programmed mode, where the inductor current is measured and controlled with the feedback. The user can program the output voltage of the boost converter. The output voltage control changes the resistor divider in the feedback loop.

The following figure shows the boost topology with the protection circuitry. Four different protection schemes are implemented:

- 1. Over voltage protection, limits the maximum output voltage
  - Keeps the output below breakdown voltage.
  - Prevents boost operation if battery voltage is much higher than desired output.
- 2. Over current protection, limits the maximum inductor current
  - Voltage over switching NMOS is monitored; too high voltages turn the switch off.
- 3. Feedback break protection. Prevents uncontrolled operation if FB pin gets disconnected.
- 4. Duty cycle limiting, done with digital control.



**Boost Converter Topology** 

20132208

| Symbol               | Parameter                           | Conditions                                                                                    | Min               | Тур                                      | Max               | Units |
|----------------------|-------------------------------------|-----------------------------------------------------------------------------------------------|-------------------|------------------------------------------|-------------------|-------|
| I <sub>LOAD</sub>    | Load Current                        | $3.0V \le V_{IN}$<br>$V_{OUT} = 5V$                                                           | 0                 |                                          | 300               | mA    |
|                      |                                     | $3.0V \le V_{IN}$<br>$V_{OUT} = 4V$                                                           | 0                 |                                          | 400               |       |
| V <sub>OUT</sub>     | Output Voltage Accuracy<br>(FB Pin) | $3.0V \le V_{IN} \le V_{OUT} - 0.5$<br>$V_{OUT} = 5.0V$                                       | -5                |                                          | +5                | %     |
|                      | Output Voltage<br>(FB Pin)          | 1 mA $\leq$ I <sub>LOAD</sub> $\leq$ 300 mA<br>V <sub>IN</sub> > 5V + V <sub>(SCHOTTKY)</sub> |                   | V <sub>IN</sub> -V <sub>(SCHOTTKY)</sub> |                   | v     |
| RDS <sub>ON</sub>    | Switch ON Resistance                | V <sub>DD1,2</sub> = 2.8V, I <sub>SW</sub> = 0.5A                                             |                   | 0.4                                      | 0.8               | Ω     |
| f <sub>PWF</sub>     | PWM Mode Switching<br>Frequency     | RT = 82 kΩ<br>freq_sel[2:0] = 1XX                                                             |                   | 2                                        |                   | MHz   |
|                      | Frequency Accuracy                  | 2.7 ≤ VDDA ≤ 2.9<br>RT = 82 kΩ                                                                | -6<br><b>-9</b>   | ±3                                       | +6<br><b>+9</b>   | %     |
| t <sub>PULSE</sub>   | Switch Pulse Minimum<br>Width       | no load                                                                                       |                   | 25                                       |                   | ns    |
| t <sub>STARTUP</sub> | Startup Time                        | Boost startup from STANDBY                                                                    |                   | 10                                       |                   | ms    |
| I <sub>SW_MAX</sub>  | SW Pin Current Limit                |                                                                                               | 700<br><b>550</b> | 800                                      | 900<br><b>950</b> | mA    |

#### BOOST STANDBY MODE

User can stop the Boost Converter operation by writing the Enables register bit EN\_BOOST low. When EN\_BOOST is written high, the converter starts for 10ms in PFM mode and then goes to PWM mode.

## **BOOST OUTPUT VOLTAGE CONTROL**

User can control the boost output voltage by boost output 8-bit register.

| Boost Ou<br>Regist |     | Boost Output<br>Voltage (typical) |
|--------------------|-----|-----------------------------------|
| Bin                | Hex |                                   |
| 0000 0000          | 00  | 4.00                              |
| 0000 0001          | 01  | 4.25                              |
| 0000 0011          | 03  | 4.40                              |
| 0000 0111          | 07  | 4.55                              |
| 0000 1111          | 0F  | 4.70                              |
| 0001 1111          | 1F  | 4.85                              |
| 0011 1111          | 3F  | 5.00 Default                      |
| 0111 1111          | 7F  | 5.15                              |
| 1111 1111          | FF  | 5.30                              |

Boost Output Voltage Control



#### **BOOST FREQUENCY CONTROL**

| freq_sel[2:0] | frequency |
|---------------|-----------|
| 1XX           | 2.00 MHz  |
| 01X           | 1.67 MHz  |
| 001           | 1.00 MHz  |

Register 'boost freq' (address 0EH). Register default value after reset is 07H.

## **Boost Converter Typical Performance Characteristics**

Vin = 3.6V, Vout = 5.0V if not otherwise stated





20132212







20132211

**Battery Current vs Voltage** 



**Boost Startup with No Load** 



Boost Typical Waveforms at 100mA Load

www.DataSheet4U.com



# Functionality of Color LED Outputs (R1, G1, B1; R2, G2, B2)

LP3954 has 2 sets of RGB/color LED outputs. Both sets have 3 outputs and the sets can be controlled in 4 different ways:

- 1. Command based pattern generator control (internal PWM)
- 2. Audio synchronization control
- 3. Direct ON/OFF control
- 4. External PWM control

By using **command based pattern generator** user can program any kind of color effect patterns. LED intensity, blinking cycles and slopes are independently controlled with 8 16-bit commands. Also real time commands are possible as well as loops and step by step control. If analog audio is available on system, the user can use **audio synchronization** for synchronizing LED blinking to the music. The different modes together with the various sub modes generate very colorful and interesting lighting effects. **Direct ON/OFF** control is mainly for switching on and off LEDs. **External PWM control** is for applications where external PWM signal is available and required to control the color LEDs. PWM signal can be connected to any color LED separately as shown later.

## COLOR LED CONTROL MODE SELECTION

The RGB\_SEL[1:0] bits in the Enables register (08H) control the output modes for RGB1 (R1, G1, B1) and RGB2 (R2, G2, B2) outputs. The following table shows the RGB\_SEL functionality.

| RGB_SEL[1:0] | Audio sync<br>connected to | Command based<br>pattern<br>generator<br>connected to |
|--------------|----------------------------|-------------------------------------------------------|
| 00           | none                       | RGB1 & RGB2                                           |
| 01           | RGB1                       | RGB2                                                  |
| 10           | RGB2                       | RGB1                                                  |
| 11           | RGB1 & RGB2                | none                                                  |

**RGB Control register** (00H) has control bits for direct on/off control of all color LEDs. Note that the LEDs have to be turned on in order to control them with audio synchronization or pattern generator.

The external PWM signal controls any LED depending on the control register setup. The controls are in the Ext. PWM Control register (address 07H) except the FLASH control in HC\_Flash (10H) register as follows:

| Ext. PWM Control |       |                        |  |  |
|------------------|-------|------------------------|--|--|
| wled1-4_pwm      | bit 7 | PWM controls WLED 1-4  |  |  |
| wled5-6_pwm      | bit 6 | PWM controls WLED 5-6  |  |  |
| r1_pwm           | bit 5 | PWM controls R1 output |  |  |
| g1_pwm           | bit 4 | PWM controls G1 output |  |  |
| b1_pwm           | bit 3 | PWM controls B1 output |  |  |
| r2_pwm           | bit 2 | PWM controls R2 output |  |  |
| g2_pwm           | bit 1 | PWM controls G2 output |  |  |
| b2_pwm           | bit 0 | PWM controls B2 output |  |  |

| HC_Flash |       |                   |  |
|----------|-------|-------------------|--|
| hc_pwm   | bit 5 | PWM controls High |  |
|          |       | Current FLASH     |  |

Note: If DISPL=1, wled1-4pwm controls WLED1-6

**Note:** Maximum external PWM frequency is 1kHz. If during the external PWM control the internal PWM is on the result will be product of both functions.

## CURRENT CONTROL OF COLOR LED OUTPUTS (R1, R2, G1, G2, B1, B2)

Both RGB output sets can be separately controlled as constant current sinks or as switches. This is done using cc\_rgb1/2 bits in the RGB control register. In constant current mode one or both RGB output sets are controlled with constant current sinks (no external ballast resistors required). The maximum output current for both drivers is set by one external resistor R<sub>RGB</sub>. User can decrease the maximum current for an individual LED driver by programming as shown later.

The maximum current for all RGB drivers is set with  $\rm R_{RGB}.$  The equation for calculating the maximum current is

where

 ${\rm I}_{\rm MAX}$  - maximum RGB current in any RGB output in constant current mode

1.23V - reference voltage

100 - internal current mirror multiplier

R<sub>RGB</sub>- resistor value in Ohms

 $50\Omega$  - internal resistor in the I<sub>BGB</sub> input

For example if 22mA is required for maximum RGB current  $\ensuremath{\mathsf{R}_{\mathsf{RGB}}}$  equals to

$$R_{RGB} = 100 \times 1.23$$
 V /  $I_{MAX} -50$ Ω = 123 V / 0.022A -50Ω =   
5.54kΩ

Each individual RGB output has a separate maximum current programming. The control bits are in registers **RGB1 max current** and **RGB2 max current** (12H and 13H) and programming is shown in table below. The default value after reset is 00.

| IR1[1:0], IG1[1:0],<br>IB1[1:0], IR2[1:0],<br>IG2[1:0], IB2[1:0] | Maximum<br>current/output |
|------------------------------------------------------------------|---------------------------|
| 00                                                               | $0.25 	imes I_{MAX}$      |
| 01                                                               | $0.50 	imes I_{MAX}$      |
| 10                                                               | $0.75 	imes I_{MAX}$      |
| 11                                                               | $1.00 	imes I_{MAX}$      |

## SWITCH MODE

The switch mode is used if there is a need to connect parallel LEDs to output or if the RGB output current needs to be increased.

Please note that the switch mode **requires an external ballast resistors** at each output to limit the LED current.

The switch/current mode and on/off controls for RGB are in the RGB\_ctrl register (00H) as follows:

## RGB\_ctrl register (00H)

| ( )       |      |   | 5.5.6.5.5.6.5                                                                |
|-----------|------|---|------------------------------------------------------------------------------|
| CC RGB1   | bit7 | 1 | R1, G1 and B1 are switches $\rightarrow$ limit current with ballast resistor |
|           |      | 0 | R1, G1 and B1 are constant current sinks, current limited internally         |
| CC RGB2   | bit6 | 1 | R2, G2 and B2 are switches $\rightarrow$ limit current with ballast resistor |
|           | DILO | 0 | R2, G2 and B2 are constant current sinks, current limited internally         |
| r1sw      |      | 1 | R1 is on                                                                     |
| 115W      | bit5 | 0 | R1 is off                                                                    |
| alow      | bit4 | 1 | G1 is on                                                                     |
| g1sw bit4 | DIL4 | 0 | G1 is off                                                                    |
| b1sw      | bit3 | 1 | B1 is on                                                                     |
| DISW      | DILO | 0 | B1 is off                                                                    |
| r2sw      | bit2 | 1 | R2 is on                                                                     |
| 125W      | DILZ | 0 | R2 is off                                                                    |
| agew      | bit1 | 1 | G2 is on                                                                     |
| g2sw b    | DILI | 0 | G2 is off                                                                    |
| h2ow      | bit0 | 1 | B2 is on                                                                     |
| b2sw      | DILU | 0 | B2 is off                                                                    |



RGB1 output as switch (SW)



# RGB1 output as a constant current sink (CC)

20132218

LP3954

## **Command Based Pattern Generator for Color LEDs**

www.DataSheet4U.com

The LP3954 has a unique stand-alone command based pattern generator with 8 user controllable 16-bit wide commands. Since write registers are 8-bit long one command requires 2 write cycles. Each command has intensity level for each LED, command execution time (CET) and transition time (TT). The command structure is shown in following two figures.



### **COMMAND REGISTER WITH 8 COMMANDS**

| COMMAND 1 | ADDRESS 50H | R2   | R1   | R0 | G2 | G1 | G0  | CET3 | CET2 |
|-----------|-------------|------|------|----|----|----|-----|------|------|
|           | ADDRESS 51H | CET1 | CET0 | B2 | B1 | B0 | TT2 | TT1  | TT0  |
| COMMAND 2 | ADDRESS 52H | R2   | R1   | R0 | G2 | G1 | G0  | CET3 | CET2 |
|           | ADDRESS 53H | CET1 | CET0 | B2 | B1 | B0 | TT2 | TT1  | TT0  |
| COMMAND 3 | ADDRESS 54H | R2   | R1   | R0 | G2 | G1 | G0  | CET3 | CET2 |
|           | ADDRESS 55H | CET1 | CET0 | B2 | B1 | B0 | TT2 | TT1  | TT0  |
| COMMAND 4 | ADDRESS 56H | R2   | R1   | R0 | G2 | G1 | G0  | CET3 | CET2 |
|           | ADDRESS 57H | CET1 | CET0 | B2 | B1 | B0 | TT2 | TT1  | TT0  |
| COMMAND 5 | ADDRESS 58H | R2   | R1   | R0 | G2 | G1 | G0  | CET3 | CET2 |
|           | ADDRESS 59H | CET1 | CET0 | B2 | B1 | B0 | TT2 | TT1  | TT0  |
| COMMAND 6 | ADDRESS 5AH | R2   | R1   | R0 | G2 | G1 | G0  | CET3 | CET2 |
|           | ADDRESS 5BH | CET1 | CET0 | B2 | B1 | B0 | TT2 | TT1  | TT0  |
| COMMAND 7 | ADDRESS 5CH | R2   | R1   | R0 | G2 | G1 | G0  | CET3 | CET2 |
|           | ADDRESS 5DH | CET1 | CET0 | B2 | B1 | B0 | TT2 | TT1  | TT0  |
| COMMAND 8 | ADDRESS 5EH | R2   | R1   | R0 | G2 | G1 | G0  | CET3 | CET2 |
|           | ADDRESS 5FH | CET1 | CET0 | B2 | B1 | B0 | TT2 | TT1  | TT0  |

## COLOR INTENSITY CONTROL

Each color, Red, Green and Blue, has 3-bit intensity levels. The level control is logarithmic. 2 logarithmic curves are available. The LOG bit in Pattern\_gen\_ctrl register (11H) defines the curve used. The values for both logarithmic curves are shown in following table.

| R[2:0], G[2:0],<br>B[2:0] | CURRENT<br>[% × I <sub>MAX(COLOR)</sub> ] |     |  |  |
|---------------------------|-------------------------------------------|-----|--|--|
|                           | LOG=0 LOG=1                               |     |  |  |
| 000                       | 0                                         | 0   |  |  |
| 001                       | 7                                         | 1   |  |  |
| 010                       | 14                                        | 2   |  |  |
| 011                       | 21                                        | 4   |  |  |
| 100                       | 32                                        | 10  |  |  |
| 101                       | 46                                        | 21  |  |  |
| 110                       | 71                                        | 46  |  |  |
| 111                       | 100                                       | 100 |  |  |



# COMMAND EXECUTION TIME (CET) AND TRANSITION TIME (TT)

The command execution CET time is the duration of one single command. Command execution times CET are defined as follows, when  $R_T$ =82k:

| •                    | COMMAND EXE | CUTION TIME = CET <sub>1</sub> | CET <sub>3</sub> |
|----------------------|-------------|--------------------------------|------------------|
| BLUE<br>GREEN<br>RED |             |                                |                  |
|                      |             | TT < CET                       | 20132221         |
|                      |             |                                |                  |

| CET [3:0] | CET duration, ms          |          |
|-----------|---------------------------|----------|
| 0000      | 197 <sup>www.Darasi</sup> | neet4U.c |
| 0001      | 393                       |          |
| 0010      | 590                       |          |
| 0011      | 786                       |          |
| 0100      | 983                       |          |
| 0101      | 1180                      |          |
| 0110      | 1376                      |          |
| 0111      | 1573                      |          |
| 1000      | 1769                      |          |
| 1001      | 1966                      |          |
| 1010      | 2163                      |          |
| 1011      | 2359                      |          |
| 1100      | 2556                      |          |
| 1101      | 2753                      |          |
| 1110      | 2949                      |          |
| 1111      | 3146                      |          |

Transition time TT is duration of transition from the previous RGB value to programmed new value. Transition times TT are defined as follows:

| TT [2:0] | Transition time, ms |
|----------|---------------------|
| 000      | 0                   |
| 001      | 55                  |
| 010      | 110                 |
| 011      | 221                 |
| 100      | 442                 |
| 101      | 885                 |
| 110      | 1770                |
| 111      | 3539                |

The figure below shows an example of RGB CET and TT times.

LP3954

The command execution time also may be less than the transition time - the figure below illuminates this case eet40.com



#### LOOP CONTROL

Pattern generator commands can be looped using the LOOP bit (D1) in Pattern gen ctrl register (11H). If LOOP=1 the program will be looped from the command 8 register or if there is 0000 0000 and 0000 0000 in one command register. The loop will start from command 1 and continue until stopped by writing rgb\_start=0 or loop=0. The example of loop is shown in following figure:



#### SINGLE PROGRAM

If control bit LOOP=0 the program will start from Command 1 and run to either last command or to empty "0000 0000 / 0000 0000" command.

|           | LOOP=0      |   | 000 00 | 00 an | d 0000 b | 0000 | then -> | STOP | 5 | _                 |
|-----------|-------------|---|--------|-------|----------|------|---------|------|---|-------------------|
| COMMAND 1 | ADDRESS 50H |   |        |       |          |      |         |      |   | start             |
| COMMAND   | ADDRESS 51H |   |        |       |          |      |         |      |   |                   |
| COMMAND 2 | ADDRESS 52H |   |        |       |          |      |         |      |   |                   |
| COMMAND 2 | ADDRESS 53H |   |        |       |          |      |         |      |   | ↓ <sub>stop</sub> |
| COMMAND 3 | ADDRESS 54H | 0 | 0      | 0     | 0        | 0    | 0       | 0    | 0 |                   |
|           | ADDRESS 55H | 0 | 0      | 0     | 0        | 0    | 0       | 0    | 0 |                   |
|           |             |   |        |       |          |      |         |      |   | 20132224          |

The LEDs maintain the brightness of the last command when the single program stops. Changes in command register will not be effective in this phase. The RGB\_START bit has to be toggled off and on to make changes effective.

## START BIT

www.DataSheet4U.com

LP3954

Pattern\_gen\_ctrl register's RGB\_START bit will enable command execution starting from Command 1.

| Pattern gen ctrl register (11H) |       |                                                            |  |  |
|---------------------------------|-------|------------------------------------------------------------|--|--|
| rab start                       | Bit 2 | 0 – Pattern generator disabled                             |  |  |
| rgb_start                       |       | 1 – execution pattern starting from command 1              |  |  |
| loon                            | Bit 1 | 0 – pattern generator loop disabled (single pattern)       |  |  |
| loop                            |       | 1 – pattern generator loop enabled (execute until stopped) |  |  |
|                                 | Bit 0 | 0 – color intensity mode 0                                 |  |  |
| log                             |       | 1 – color intensity mode 1                                 |  |  |

## HARDWARE ON/OFF CONTROL AND DIMMING

PWM\_LED input can be used as direct ON/OFF control or PWM dimming control for selected RGB outputs or the WLED groups. PWM\_LED control can be enabled with the control bits in the **Ext. PWM Control** register.

## www.DataSheet4U.com

## **Audio Synchronization**

The color LEDs connected to RGB outputs can be synchronized to incoming audio with Audio Synchronization feature. Audio Sync has 2 modes. **Amplitude mode** synchronizes color LEDs based on input signal's peak amplitude. In the amplitude mode the user can select between 3 different amplitude mapping modes and 4 different speed configurations. The **frequency mode** synchronizes the color LEDs based on bass, middle and treble amplitudes (= low pass, band pass and high pass filters). User can select between 2 different frequency responses and 4 different speed configurations for best audio-visual user experience. Programmable gain and AGC function are also available for adjustment of input signal amplitude to light response. The Audio Sync functionality is described more closely below.

## USING A DIGITAL PWM AUDIO SIGNAL AS AN AUDIO SYNCHRONIZATION SOURCE

If the input signal is a PWM signal, use a first or second order low pass filter to convert the digital PWM audio signal into an analog waveform. There are two parameters that need to be known to get the filter to work successfully: frequency of the PWM signal and the voltage level of the PWM signal. Suggested cut-off frequency (-3dB) should be around 2 kHz to 4 kHz and the stop-band attenuation at sampling frequency should be around -48dB or better. Use a resistor divider to reduce the digital signal amplitude to meet the specification of the analog audio input. Because a low-order low-pass filter attenuates the high-frequency components from audio signal, MODE\_CONTROL=[01] selection is recommended when frequency synchronization mode is enabled. Application example 5 shows an example of a second order RC-filter for 29 kHz PWM signal with 3.3V amplitude. Active filters, such as a Sallen-Key filter, may also be applied. An active filter gives better stop-band attenuation and cut-off frequency can be higher than for a RC-filter.

To make sure that the filter rolls off sufficiently quickly, connect your filter circuit to the audio input(s), turn on the audio synchronization feature, set manual gain to maximum, apply the PWM signal to the filter input and keep an eye on LEDs. If they are blinking without an audio signal (modulation), a sharper roll-off after the cut-off frequency, more stop-band attenuation, or smaller amplitude of the PWM signal is required.

#### AUDIO SYNCHRONIZATION SIGNAL PATH

LP3954 audio synchronization is mainly done digitally and it consists of the following signal path blocks:

- Input Buffers
- AD Converter
- DC Remover
- Automatic Gain Control (AGC)
- Programmable Gain
- 3 Band Digital Filter
- Peak Detector
- Look-up Tables (LUT)
- Mode Selector
- Integrators
- PWM Generator
- Output Drivers



The digitized input signal has DC component that is removed by digital DC REMOVER (-3dB @ 400Hz). Since the light response of input audio signal is very much amplitude dependent the AGC adjusts the input signal to suitable range automatically. User can disable AGC and the gain can be set manually with PROGRAMMABLE GAIN. LP3954 has 2 audio synchronization modes: amplitude and frequency. For amplitude based synchronization the PEAK DETECTION method is used. For frequency based synchronization **3** BAND FILTER separates high pass, low pass and band bass signals. For both modes the predefined LUT is used to optimize the audio visual effect. MODE SELECTOR selects the synchronization mode. Different response times to music beat can be selected using INTEGRATOR speed variables. Finally PWM GENERATOR sets the driver FET duty cycles.

#### INPUT SIGNAL TYPE AND BUFFERING

LP3954 supports single ended audio input as shown in the figure below. The electric parameters of the buffer are de-

scribed in the Audio Synch table. The buffer is rail-to-rail input operational amplifier connected as a voltage follower. DC level of the input signal is set by a simple resistor divider



## AUDIO SYNC ELECTRICAL PARAMETERS

| Symbol           | Parameter                                 | Conditions                         | Min | Typical                   | Мах                   | Units |
|------------------|-------------------------------------------|------------------------------------|-----|---------------------------|-----------------------|-------|
| Z <sub>IN</sub>  | Input Impedance of ASE                    |                                    | 250 | 500                       |                       | kOhm  |
| A <sub>IN</sub>  | Audio Input Level Range<br>(peak-to-peak) | Gain = 21dB<br>Gain = 0 dB         | 0.1 |                           | V <sub>DDA</sub> -0.1 | V     |
| f <sub>3dB</sub> | Crossover Frequencies (-3<br>dB)          |                                    |     |                           |                       |       |
|                  | Narrow Frequency<br>Response              | Low Pass<br>Band Pass<br>High Pass |     | 0.5<br>1.0 and 1.5<br>2.0 |                       | kHz   |
|                  | Wide Frequency Response                   | Low Pass<br>Band Pass<br>High Pass |     | 1.0<br>2.0 and 3.0<br>4.0 |                       |       |

## CONTROL OF AUDIO SYNCHRONIZATION

The following table describes the controls required for audio synchronization.

| Audio_sync_CTRL1 (2AH) |          |                                                                             |                           |                 |  |  |
|------------------------|----------|-----------------------------------------------------------------------------|---------------------------|-----------------|--|--|
|                        |          | Input signal gain control. Ra                                               |                           |                 |  |  |
|                        | Dito 7 5 | [000] = 0 dB (default)                                                      | [011] = 9 dB              | [110] = 18 dB   |  |  |
| GAIN_SEL[2:0]          | Bits 7-5 | [001] = 3 dB                                                                | [100] = 12 dB             | [111] = 21 dB   |  |  |
|                        |          | [010] = 6 dB                                                                | [101] = 15 dB             |                 |  |  |
|                        |          | Synchronization mode selec                                                  | tor.                      |                 |  |  |
| SYNC_MODE              | Bit 4    | SYNCMODE = 0 → Amplitud                                                     | le Mode (default)         |                 |  |  |
|                        |          | SYNCMODE = 1 $\rightarrow$ Frequer                                          | cy Mode                   |                 |  |  |
|                        |          | Automatic Gain Control enal                                                 | ble                       |                 |  |  |
| EN_AGC                 | Bit 3    | 1 = enabled                                                                 |                           |                 |  |  |
|                        |          | 0 = disabled (Gain Select en                                                | abled) (default)          |                 |  |  |
|                        |          | Audio synchronization enable                                                |                           |                 |  |  |
| EN_SYNC                | Bit 2    | 1 = Enabled                                                                 |                           |                 |  |  |
|                        |          | Note : If AGC is enabled, AGC gain starts from current GAIN_SEL gain value. |                           |                 |  |  |
|                        |          | 0 = Disabled (default)                                                      |                           |                 |  |  |
|                        |          | [00] = Single ended input signal, ASE.<br>[01] = Temperature measurement    |                           |                 |  |  |
| INPUT_SEL[1:0]         | Bits 1-0 | [10] = Ambient light measurement                                            |                           |                 |  |  |
|                        |          | [11] = No input (default)                                                   |                           |                 |  |  |
|                        | ļ        | Audio_sync_                                                                 | CTRL2 (2BH)               |                 |  |  |
|                        | <b></b>  | 0 – average disabled (not ap                                                | plicable in audio synchro | onization mode) |  |  |
| EN_AVG                 | Bit 4    | 1 – average enabled (not ap                                                 | plicable in audio synchro | nization mode)  |  |  |
| MODE_CTRL[1:0]         | Bits 3-2 | See below: Mode control                                                     |                           |                 |  |  |
|                        |          | Sets the LEDs light response                                                | e time to audio input.    |                 |  |  |
|                        |          | [00] = FASTEST (default)                                                    |                           |                 |  |  |
|                        |          | [01] = FAST                                                                 |                           |                 |  |  |
| SPEED_CTRL[1:0]        | Bits 1-0 | [10] = MEDIUM                                                               |                           |                 |  |  |
|                        |          | [11] = SLOW                                                                 |                           |                 |  |  |
|                        |          | (For SLOW setting in amplite                                                |                           |                 |  |  |
|                        |          | Frequency mode f <sub>MAX</sub> =7.6H                                       | z)                        |                 |  |  |

## MODE CONTROL IN FREQUENCY MODE

Mode control has two setups based on audio synchronization mode select: the frequency mode and the amplitude mode. During the **frequency mode** user can select two filter options by MODE\_CTRL as shown below. User can select the filters based on the music type and light effect requirements. In the first mode the frequency range extends to 8 kHz in the secont to 4 kHz.

The lowpass filter is used for the red, the bandpass filter for the blue and the hipass filter for the green LED.



## MODE CONTROL IN AMPLITUDE MODE

During the **amplitude synchronization mode** user can select between three different amplitude mappings by using MODE\_CTRL select. These three mapping option gives different light response. The modes are shown in the tables below.







## RGB OUTPUT SYNCHRONIZATION TO EXTERNAL CLOCK

The RGB pattern generator and high current flash driver timing can be synchronized to external clock with following configuration.

1. Set PWM\_SYNC bit in Enables register to 1

2. Feed PWM\_SYNC pin with 5 MHz clock

By this the internal 5 MHz clock is disabled from pattern generator and flash timing circuitry.

The external clock signal frequency will fully determine the timings related to RGB and Flash.

Note: The boost converter will use internal 5 MHz clock even if the external clock is available.

## **RGB Driver Typical Performance Characteristics**

#### RGB DRIVER ELECTRICAL CHARACTERISTICS (R1, G1, B1, R2, G2, B2 OUTPUTS)

| Symbol                | Parameter                                  | Condition                                     | Min  | Тур   | Max  | Units |
|-----------------------|--------------------------------------------|-----------------------------------------------|------|-------|------|-------|
| ILEAKAGE              | R1, G1, B1, R2, G2, B2 pin leakage current |                                               |      | 0.1   | 1    | μA    |
| I <sub>MAX(RGB)</sub> | Maximum recommended sink current           | CC mode                                       |      |       | 40   | mA    |
| · · ·                 |                                            | SW mode                                       |      |       | 50   | mA    |
|                       | Accuracy @ 37mA                            | $R_{RGB}$ =3.3 k $\Omega$ ±1%, CC mode        |      | ±5    |      | %     |
|                       | Current mirror ratio                       | CC mode                                       |      | 1:100 |      |       |
|                       | RGB1 and RGB2 current mismatch             | I <sub>RGB</sub> =37mA, CC mode               |      | ±5    |      | %     |
| R <sub>SW</sub>       | Switch resistance                          | SW mode                                       |      | 2.5   | 4    | Ω     |
| $f_{RGB}$             | RGB switching frequency                    | Accuracy proportional to internal clock freq. | 18.2 | 20    | 21.8 | kHz   |
|                       |                                            | If external SYNC 5MHz is in use               |      | 20    |      | kHz   |

Note: RGB current should be limited as follows: constant current mode – limit by external  $\mathsf{R}_{\mathsf{RGB}}$  resistor;

switch mode - limit by external ballast resistors















## **Single High Current Driver**

LP3954 has internal constant current driver that is capable for driving high current mainly targeted for FLASH LED in camera phone applications.

## MAXIMUM CURRENT SETUP FOR FLASH

The user sets the maximum current of FLASH with  $\rm R_{FLASH}$  resistor based on following equation:

 $\mathsf{I}_{\mathsf{MAX}} = 300 \times 1.23 \mathsf{V} \ / \ (\mathsf{R}_{\mathsf{FLASH}} + 50 \Omega),$ 

where

Imax = maximum flash current in Amps (ie. 0.3A)

1.23V = reference voltage

300 = internal current mirror multiplier

R<sub>FLASH</sub> = Resistor value in Ohms

 $50\Omega$  = Internal resistor in the I<sub>FLASH</sub> input

For example if 300mA is required for maximum flash current  $\mathrm{R}_{\mathrm{FLASH}}$  equals to

$$\label{eq:FLASH} \begin{split} \text{R}_{\text{FLASH}} = 300 \times 1.23 \text{V} \mspace{-} \mbox{I}_{\text{MAX}} - 50 \Omega = 369 \text{V} \mspace{-} \mspace{$$

## CURRENT CONTROL FOR FLASH

To minimize the internal current consumption, the flash function has an enable bit EN\_HCFLASH in the HC\_Flash register.

| EN_<br>HCFLASH |                                                                         |
|----------------|-------------------------------------------------------------------------|
| 0              | FLASH disabled, no extra current consumption through R <sub>FLASH</sub> |
| 1              | FLASH enabled, IFLASH set by<br>HC_SW[1:0] (see below)                  |

HC[1:0] bits in the HC\_Flash register control the FLASH current as show in following table.

| HC[1:0] | I(FLASH)                       | 1.41.1   |
|---------|--------------------------------|----------|
| 00      | 0.25 × I <sub>MAX(FLASH)</sub> | eet4U.co |
| 01      | $0.50 \times I_{MAX(FLASH)}$   |          |
| 10      | $0.75 \times I_{MAX(FLASH)}$   |          |
| 11      | 1.00 × I <sub>MAX(FLASH)</sub> |          |

LP3954

The figure below shows the internal structure for the FLASH driver.



## **FLASH TIMING**

Flash output is turned on in lower current **View finder** mode when the EN\_HCFLASH bit is written high. The actual Flash at maximum current starts when the EN\_FLASH i/o-pin goes high. The Flash length can be selected from 3 pre-defined values or EN\_FLASH pin pulse length can determine the length. The pulse length is controlled by the FT\_T[1:0] bits as show in the table below.

| FL_T[1:0] | Flash duration typ   | Current during view finder/<br>focusing | Current during FLASH      |
|-----------|----------------------|-----------------------------------------|---------------------------|
| 00        | 200ms                | Set by HC[1:0]                          | $HC[11] = I_{MAX(FLASH)}$ |
| 01        | 400ms                | Set by HC[1:0]                          | $HC[11] = I_{MAX(FLASH)}$ |
| 10        | 600ms                | Set by HC[1:0]                          | $HC[11] = I_{MAX(FLASH)}$ |
| 11        | EN_FLASH on duration | Set by HC[1:0]                          | $HC[11] = I_{MAX(FLASH)}$ |



## HIGH CURRENT DRIVER ELECTRICAL CHARACTERISTICS

| Symbol                  | Parameter                 | Condition                       | Min | Тур   | Max | Units |
|-------------------------|---------------------------|---------------------------------|-----|-------|-----|-------|
| ILEAKAGE                | FLASH pin leakage current |                                 |     | 0.1   | 2   | μA    |
| I <sub>MAX(FLASH)</sub> | Maximum Sink Current      |                                 |     |       | 400 | mA    |
|                         | Accuracy @ 300 mA         | R <sub>FLASH</sub> =1.18 kΩ ±1% |     | ±5    | ±10 | %     |
|                         | Current mirror ratio      |                                 |     | 1:300 |     |       |

LP3954

## **Backlight Drivers**

External PWM .

WLED1-4\_pwm

WLED1-4[7:0]

EN\_W1-4

LP3954 has 2 independent backlight drivers. Both drivers are regulated constant current sinks. LED current for both LED banks (WLED1...4 and WLED5...6) are controlled by 8-bit current mode DACs with 0.1 mA step.

WLED1...4 and WLED5...6 can be also controlled with one DAC for better matching allowing the use of larger displays having up to 6 white LEDs in parallel.

Display configuration is controlled with DISPL bit as shown below.

&

8-Bit IDA

WLED1-4

| DISPL   | Con    | figura    | tion  | Matching        |  |
|---------|--------|-----------|-------|-----------------|--|
|         | Main   | displa    | ay up | Good btw        |  |
| 0       | to     | 4 LED     | Ds    | WLED14          |  |
| 0       | Sub    | displa    | y up  | Good btw        |  |
|         | to     | 2 LED     | Ds    | WLED56          |  |
| 4       | Lar    | ge dis    | olay  | Good btw        |  |
| I       | up     | to 6 LEDs |       | WLED 16         |  |
| Display | backli | ght en    | ables |                 |  |
|         | 4      | 1         | WLED  | D1-4 enabled    |  |
| EN_W1-4 | +      | 0 WLED    |       | LED1-4 disabled |  |
| EN_W5-0 | 6      | 1         | WLED  | 05-6 enabled    |  |
|         |        | 0         | WLED  | 05-6 disabled   |  |

LP3954



Main display up to 4 LEDs (WLED1...4)



Sub display driver up to 2 LEDs (WLED5...6)



Main display up to 6 LEDs (WLED1...6) (DISPL=1)

## BACKLIGHT DRIVER ELECTRICAL CHARACTERISTICS

| Symbol                | Parameter               | Conditions                              | Min   | Typical | Max   | Units |
|-----------------------|-------------------------|-----------------------------------------|-------|---------|-------|-------|
| I <sub>MAX</sub>      | Maximum Sink Current    |                                         | 21.3  | 25.5    | 29.4  | mA    |
| I <sub>Leakage</sub>  | Leakage Current         | V <sub>FB</sub> =5V                     |       | 0.03    | 1     | μA    |
| I <sub>WLED1</sub>    | WLED1 Current tolerance | I <sub>WLED1</sub> set to 12.8mA (80H)  | 10.52 | 12.8    | 14.78 | mA    |
|                       |                         |                                         | -18   |         | +16   | %     |
| I <sub>Match1-4</sub> | Sink Current Matching   | I <sub>SINK</sub> =13mA, Between WLED14 |       | 0.2     |       | %     |
| I <sub>Match5-6</sub> | Sink Current Matching   | I <sub>SINK</sub> =13mA, Between WLED56 |       | 0.2     |       | %     |
| I <sub>Match1-6</sub> | Sink Current Matching   | I <sub>SINK</sub> =13mA, Between WLED16 |       | 0.3     |       | %     |

Note: Matching is the maximum difference from the average.

# LP3954

## ADJUSTMENT

| WLED1-4[7:0]<br>WLED5-6[7:0] | Driver current,<br>ma (typical) |
|------------------------------|---------------------------------|
| 0000 0000                    | 0                               |
| 0000 0001                    | 0.1                             |
| 0000 0010                    | 0.2                             |
| 0000 0011                    | 0.3                             |
|                              |                                 |
|                              |                                 |
| 1111 1101                    | 25.3                            |
| 1111 1110                    | 25.4                            |
| 1111 1111                    | 25.5                            |







## FADE IN / FADE OUT

LP3954 has an automatic fade in and out for main and sub backlight. The fade function is enabled with EN\_FADE bit. The slope of the fade curve is set by the SLOPE bit. Fade control for main and sub display is set by FADE\_SEL bit.

| EN_FADE  | 0 | Automatic fade disabled   |  |
|----------|---|---------------------------|--|
| EN_FADE  | 1 | Automatic fade enabled    |  |
| SLOPE    |   | Fade execution time 1.3s  |  |
|          |   | Fade execution time 0.65s |  |
| FADE SEL | 0 | Fade controls WLED1-4     |  |
| FADE_SEL | 1 | Fade controls WLED5-6     |  |

**Note:** if DISPL=1 and FADE\_SEL=0, Fade effects to WLED1-6 Recommended fading sequence:

- 1. ASSUMPTION: Current WLED value in register
- 2. Set SLOPE
- 3. Set FADE SEL
- 4. Set EN\_FADE = 1
- 5. Set target WLED value
- 6. Fading will be done either within 0.5s or 1s based on Slope selection



## WLED dimming, SLOPE=1

## Ambient Light and Temperature Measurement with LP3954

The Analog-to-Digital converter (ADC) in the Audio Syncronization block can be also used for ambient light measurement or temperature measurement.

The selection between these modes is controlled with input selector bits INPUT\_SEL[1:0] as follows

| INPUT_SEL[1:0] | Mode                                         |
|----------------|----------------------------------------------|
| 00             | Audio synchronization                        |
| 01             | Temperature measurement<br>(voltage input)   |
| 10             | Ambient light measurement<br>(current input) |
| 11             | No input                                     |

#### AMBIENT LIGHT MEASUREMENT

The ambient light measurement requires only one external component: Ambient light sensor (photo transistor or diode). The ADC reads the current level at ASE pin and converts the result in digital word. User can read the ADC output from the ADC output register. The known ambient light condition allows user to set the backlight current to optimal level thus saving power especially in low light and bright sunlight condition.



## TEMPERATURE MEASUREMENT

The temperature measurement requires two external components: resistor and thermistor (resistor that has known temperature vs resistance curve). The ADC reads the voltage level at ASE pin and converts the result in digital word. User can read the ADC output from register. The known temperature allows for example to monitor the temperature inside the display module and decrease the current level of the LEDs if temperature raises too high. This function may increase lifetime of LEDs in some applications.







ADC Code vs Input Voltage





### EXAMPLE TEMP SENSOR READING AT DIFFERENT TEMPERATURES (R(25°C)=1MΩ)DataSheet4U.com

| T°C | R(MΩ) | Rt(MΩ) | V(ASE)    |
|-----|-------|--------|-----------|
| -40 | 1     | 60     | 2.7540984 |
| 0   | 1     | 4      | 2.24      |
| 25  | 1     | 1      | 1.4       |
| 60  | 1     | 0.2    | 0.4666667 |
| 100 | 1     | 0.04   | 0.1076923 |

## **7V Shielding**

#### www.DataSheet4U.com

LP3954

To shield LP3954 from high input voltages 6...7.2V the use of external 2.8V LDO is required. This 2.8V voltage protects internally the device against high voltage condition. The recommended connection is as shown in the picture below. Internally both logic and analog circuitry works at 2.8V supply voltage. Both supply voltage pins should have separate filtering capacitors.



In cases where high voltage is not an issue the connection is as shown below



LP3954

## **Logic Interface Characteristics**

www.DataSheet4U.com

 $(1.65V \le V_{DDIO} \le V_{DD1,2}V)$  (Unless otherwise noted).

| Symbol           | Parameter               | Conditions                                                  | Min                     | Тур                     | Max                   | Units |
|------------------|-------------------------|-------------------------------------------------------------|-------------------------|-------------------------|-----------------------|-------|
| LOGIC INPI       | UTS SS, SI, SCK/SCL, SY | NC/PWM, IF_SEL, EN_FLA                                      | λŚΗ                     | •                       |                       | •     |
| V <sub>IL</sub>  | Input Low Level         |                                                             |                         |                         | 0.2×V <sub>DDIO</sub> | V     |
| V <sub>IH</sub>  | Input High Level        |                                                             | 0.8×V <sub>DDIO</sub>   |                         |                       | V     |
| I <sub>I</sub>   | Logic Input Current     |                                                             | -1.0                    |                         | 1.0                   | μA    |
|                  |                         | I <sup>2</sup> C Mode                                       |                         |                         | 400                   | kHz   |
| f <sub>SCL</sub> | Clock Frequency         | SPI Mode,<br>V <sub>DDIO</sub> > 1.8V                       |                         |                         | 13                    | MHz   |
| 002              |                         | SPI Mode,<br>1.65V ≤ V <sub>DDIO</sub> < 1.8V               |                         |                         | 5                     | MHz   |
| LOGIC OUT        | PUT SO                  |                                                             | •                       | •                       |                       | •     |
|                  |                         | I <sub>SO</sub> = 3 mA<br>V <sub>DDIO</sub> > 1.8V          |                         | 0.3                     | 0.5                   |       |
| V <sub>OL</sub>  | Output Low Level        | I <sub>SO</sub> = 2 mA<br>1.65V ≤ V <sub>DDIO</sub> < 1.8V  |                         | 0.3                     | 0.5                   |       |
|                  |                         | $I_{SO} = -3 \text{ mA}$<br>$V_{DDIO} > 1.8 \text{V}$       | V <sub>DDIO</sub> – 0.5 | V <sub>DDIO</sub> – 0.3 |                       |       |
| V <sub>OH</sub>  | Output High Level       | I <sub>SO</sub> = -2 mA<br>1.65V ≤ V <sub>DDIO</sub> < 1.8V | V <sub>DDIO</sub> – 0.5 | V <sub>DDIO</sub> – 0.3 |                       | V     |
| IL               | Output Leakage Current  | V <sub>SO</sub> = 2.8V                                      |                         |                         | 1.0                   | μA    |
|                  | PUT SDA                 | 1                                                           |                         | 1                       |                       | •     |
| V <sub>OL</sub>  | Output Low Level        | I <sub>SDA</sub> = 3 mA                                     |                         | 0.3                     | 0.5                   | V     |

## **Control Interface**

The LP3954 supports two different interface modes:

User can define the serial interface by IF\_SEL pin. IF\_SEL=0 selects the I<sup>2</sup>C mode.

- SPI interface (4 wire, serial)
- I<sup>2</sup>C compatible interface (2 wire, serial)

## SPI INTERFACE

LP3954 is compatible with SPI serial bus specification and it operates as a slave. The transmission consists of 16-bit Write and Read Cycles. One cycle consists of 7 Address bits, 1 Read/Write (RW) bit and 8 Data bits. RW bit high state defines a Write Cycle and low defines a Read Cycle. SO output is normally in high-impedance state and it is active only when Data is sent out during a Read Cycle. A pull-up resistor may be needed in SO line if a floating logic signal can cause unintended current consumption in the input circuits where SO is connected. The Address and Data are transmitted MSB first. The Slave Select signal SS must be low during the Cycle transmission. SS resets the interface when high and it has to be taken high between successive Cycles. Data is clocked in on the rising edge of the SCK clock signal, while data is clocked out on the falling edge of SCK.





## **SPI Timing Parameters**

 $V_{DD} = V_{DD\_IO} = 2.775V$ 

| Symbol | Parameter        | Li  | mit | Units |
|--------|------------------|-----|-----|-------|
| Symbol | Parameter        | Min | Max | Units |
| 1      | Cycle Time       | 70  |     | ns    |
| 2      | Enable Lead Time | 35  |     | ns    |
| 3      | Enable Lag Time  | 35  |     | ns    |
| 4      | Clock Low Time   | 35  |     | ns    |
| 5      | Clock High Time  | 35  |     | ns    |
| 6      | Data Setup Time  | 20  |     | ns    |
| 7      | Data Hold Time   | 0   |     | ns    |
| 8      | Data Access Time |     | 20  | ns    |
| 9      | Disable Time     |     | 10  | ns    |
| 10     | Data Valid       |     | 20  | ns    |
| 11     | Data Hold Time   | 0   |     | ns    |

Note: Data guaranteed by design.

#### I<sup>2</sup>C COMPATIBLE INTERFACE

#### I<sup>2</sup>C Signals

In I<sup>2</sup>C mode the LP3954 pin SCK is used for the I<sup>2</sup>C clock SCL and the pin SS is used for the I<sup>2</sup>C data signal SDA. Both these signals need a pull-up resistor according to I<sup>2</sup>C specification. SI pin is the address select pin. I<sup>2</sup>C address for LP3954 is 54h when SI = 0 and 55h when SI = 1. Unused pin SO can be left unconnected.

#### I<sup>2</sup>C Data Validity

The data on SDA line must be stable during the HIGH period of the clock signal (SCL). In other words, state of the data line can only be changed when CLK is LOW.



#### I<sup>2</sup>C Start and Stop Conditions

START and STOP bits classify the beginning and the end of the I<sup>2</sup>C session. START condition is defined as SDA signal transitioning from HIGH to LOW while SCL line is HIGH. STOP condition is defined as the SDA transitioning from LOW to HIGH while SCL is HIGH. The I<sup>2</sup>C master always generates START and STOP bits. The I<sup>2</sup>C bus is considered to be busy after START condition and free after STOP condition. During data transmission, I<sup>2</sup>C master can generate repeated START conditions. First START and repeated START conditions are equivalent, function-wise.



#### **Transferring Data**

Every byte put on the SDA line must be eight bits long, with the most significant bit (MSB) being transferred first. Each byte of data has to be followed by an acknowledge bit. The acknowledge related clock pulse is generated by the master. The transmitter releases the SDA line (HIGH) during the acknowledge clock pulse. The receiver must pull down the SDA line during the 9<sup>th</sup> clock pulse, signifying an acknowledge. A receiver which has been addressed must generate an acknowledge after each byte has been received.

After the START condition, the I<sup>2</sup>C master sends a chip address. This address is seven bits long followed by an eighth bit which is a data direction bit (R/W). The LP3954 address is 54h or 55H as selected with SI pin. For the eighth bit, a "0" indicates a WRITE and a "1" indicates a READ. The second byte selects the register to which the data will be written. The third byte contains data to write to the selected register.



Register changes take an effect at the SCL rising edge during the last ACK from slave.



LP3954

When a READ function is to be accomplished, a WRITE function must precede the READ function, as shown in the Read Cycle.cc waveform.



to V<sub>DD1 2</sub>)

| Symbol         | Parameter                                                       |                      | Limit |    |  |
|----------------|-----------------------------------------------------------------|----------------------|-------|----|--|
|                |                                                                 | Min                  | Мах   |    |  |
| 1              | Hold Time (repeated) START Condition                            | 0.6                  |       | μs |  |
| 2              | Clock Low Time                                                  | 1.3                  |       | μs |  |
| 3              | Clock High Time                                                 | 600                  |       | ns |  |
| 4              | Setup Time for a Repeated START Condition                       | 600                  |       | ns |  |
| 5              | Data Hold Time (Output direction, delay generated by LP3954)    | 300                  | 900   | ns |  |
| 5              | Data Hold Time (Input direction, delay generated by the Master) | 0                    | 900   | ns |  |
| 6              | Data Setup Time                                                 | 100                  |       | ns |  |
| 7              | Rise Time of SDA and SCL                                        | 20+0.1C <sub>b</sub> | 300   | ns |  |
| 8              | Fall Time of SDA and SCL                                        | 15+0.1C <sub>b</sub> | 300   | ns |  |
| 9              | Set-up Time for STOP condition                                  | 600                  |       | ns |  |
| 10             | Bus Free Time between a STOP and a START Condition              | 1.3                  |       | μs |  |
| C <sub>b</sub> | Capacitive Load for Each Bus Line                               | 10                   | 200   | pF |  |

NOTE: Data guaranteed by design

Autoincrement mode is available, with this possible read or write few byte with autoincreasing addresses, but LP3954 has holes in address register map, and is recommended to use autoincrement mode only for the pattern command registers.

## Recommended External Components

## OUTPUT CAPACITOR, COUT

The output capacitor  $C_{OUT}$  directly affects the magnitude of the output ripple voltage. In general, the higher the value of  $C_{OUT}$ , the lower the output ripple magnitude. Multilayer ceramic capacitors with low ESR are the best choice. At the lighter loads, the low ESR ceramics offer a much lower Vout ripple that the higher ESR tantalums of the same value. At the higher loads, the ceramics offer a slightly lower Vout ripple magnitude than the tantalums of the same value. However, the dv/dt of the Vout ripple with the ceramics is much lower that the tantalums under all load conditions. Capacitor voltage rating must be sufficient, 10V or greater is recommended.

Some ceramic capacitors, especially those in small packages, exhibit a strong capacitance reduction with the increased applied voltage. The capacitance value can fall to below half of the nominal capacitance. Too low output capacitance will increase the noise and it can make the boost converter unstable.

### INPUT CAPACITOR, C<sub>IN</sub>

The input capacitor  $C_{IN}$  directly affects the magnitude of the input ripple voltage and to a lesser degree the  $V_{OUT}$  ripple. A higher value  $C_{IN}$  will give a lower  $V_{IN}$  ripple. Capacitor voltage rating must be sufficient, 10V or greater is recommended.

#### LIST OF RECOMMENDED EXTERNAL COMPONENTS

## OUTPUT DIODE, D<sub>OUT</sub>

A Schottky diode should be used for the output diode. To maintain high efficiency the average current rating of the schottky diode should be larger than the peak inductor current (1A). Schottky diodes with a low forward drop and fast switching speeds are ideal for increasing efficiency in portable applications. Choose a reverse breakdown of the schottky diode larger than the output voltage. Do not use ordinary rectifier diodes, since slow switching speeds and long recovery times cause the efficiency and the load regulation to suffer.

#### INDUCTOR, L<sub>1</sub>

The LP3954's high switching frequency enables the use of the small surface mount inductor. A 4.7  $\mu$ H shielded inductor is suggested for 2 MHz operation, 10  $\mu$ H should be used at 1 MHz. The inductor should have a saturation current rating higher than the peak current it will experience during circuit operation (1A). Less than 300 m $\Omega$  ESR is suggested for high efficiency. Open core inductors cause flux linkage with circuit components and interfere with the normal operation of the circuit. This should be avoided. For high efficiency, choose an inductor with a high frequency core material such as ferrite to reduce the core losses. To minimize radiated noise, use a toroid, pot core or shielded core inductor. The inductor should be connected to the SW pin as close to the IC as possible.

| Symbol             | Symbol explanation                   | Value | Unit        | Туре                       |  |
|--------------------|--------------------------------------|-------|-------------|----------------------------|--|
| C <sub>VDD1</sub>  | C between VDD1 and GND               | 100   | nF          | Ceramic, X7R / X5R         |  |
| C <sub>VDD2</sub>  | C between VDD2 and GND               | 100   | nF          | Ceramic, X7R / X5R         |  |
| C <sub>VDDIO</sub> | C between VDDIO and GND              | 100   | nF          | Ceramic, X7R / X5R         |  |
| C <sub>VDDA</sub>  | C between VDDA and GND               | 1     | μF          | Ceramic, X7R / X5R         |  |
| C <sub>OUT</sub>   | C between FB and GND                 | 10    | μF          | Ceramic, X7R / X5R, 10V    |  |
| CIN                | C between battery voltage and GND    | 10    | μF          | Ceramic, X7R / X5R         |  |
| L <sub>BOOST</sub> | L between SW and $V_{BAT}$ at 2 MHz  | 4.7   | μH          | Shielded, low ESR, Isat 1A |  |
| C <sub>VREF</sub>  | C between V <sub>REF</sub> and GND   | 100   | nF          | Ceramic, X7R               |  |
| C <sub>VDDIO</sub> | C between V <sub>DDIO</sub> and GND  | 100   | nF          | Ceramic, X7R               |  |
| R <sub>FLASH</sub> | R between I <sub>FLASH</sub> and GND | 1.2   | kΩ          | ±1%                        |  |
| R <sub>RBG</sub>   | R between I <sub>RGB</sub> and GND   | 5.6   | kΩ          | ±1%                        |  |
| R <sub>RT</sub>    | R between I <sub>RT</sub> and GND    | 82    | kΩ          | ±1%                        |  |
| D <sub>OUT</sub>   | Rectifying Diode (Vf @ maxload)      | 0.3   | V           | Schottky diode             |  |
| C <sub>ASE</sub>   | C between Audio input and ASE        | 100   | nF          | Ceramic, X7R / X5R         |  |
| LEDs               |                                      |       | L           | Jser defined               |  |
| D <sub>LIGHT</sub> | Light Sensor                         |       | TDK BSC2015 |                            |  |

## **Application Examples**

www.DataSheet4U.com

LP3954

EXAMPLE 1









www.national.com





\_\_\_ RGB INDICATION LIGHT

There may be cases where the audio input signal going into the LP3954 is too weak for audio synchronization. This figure presents a single-supply inverting amplifier connected to the ASE input for audio signal amplification. The amplification is +20 dB, which is well enough for 20 mVp-p audio signal. Because the amplifier (LMV321) is operating in single supply voltage, a voltage divider using R3 and R4 is implemented to bias the amplifier so the input signal is within the input common-mode voltage range of the amplifier. The capacitor C1 is placed between the inverting input and resistor R1 to block the DC signal going into the audio signal source. The values of R1 and C1 affect the cutoff frequency, fc =  $1/(2^{-p}t^{-1}R1^{+}C1)$ , in this case it is around 160 Hz. As a result, the LMV321 output signal is centered around mid-supply, that is V<sub>DDA</sub>/2. The output can swing to both rails, maximizing the signal-to-noise ratio in a low voltage system

#### **USING EXTRA AMPLIFIER**



www.DataSheet4U.com



\_\_\_ AUDIO SYNCHRONIZED FUNLIGHTS

\_\_\_ RGB INDICATION LIGHT

Here, a second order RC-filter is used on the ASE input to convert a PWM signal to an analog waveform. USING PWM SYGNAL

More application information is available in the document "LP3954 Evaluation Kit".

| (HEX) | RGR Ctrl         | D7<br>cc rah1   | D6              | D5     | D4           | b1ew    | D2<br>r <sup>7</sup> 2ew |               | D1              |
|-------|------------------|-----------------|-----------------|--------|--------------|---------|--------------------------|---------------|-----------------|
| 3     |                  | cc_rgb1         | cc_rgoz         | 0      | 0<br>0       | 0       | 0<br>0                   | 5             | MS7 0           |
| 20    | Ext. PWM control | wled1_4<br>_pwm | wled5_6<br>_pwm | r1_pwm | g1_pwm       | b1_pwm  | r2_pwm                   | g2_pwm        | шм              |
|       |                  | 0               | 0               | 0      | 0            | 0       | 0                        | 0             |                 |
| 80    | WLED control     |                 |                 | slope  | fade_sel     | en_fade | displ                    | en_w1_4       | 4               |
|       |                  |                 |                 | 0      | 0            | 0       | 0                        | 0             |                 |
| 60    | WLED1-4          |                 |                 |        | wled1_4[7:0] | 4[7:0]  |                          |               |                 |
|       |                  | 0               | 0               | 0      | 0            | 0       | 0                        | 0             |                 |
| 0A    | WLED5-6          |                 |                 |        | wled5_6[7:0] | [0[7:0] |                          |               |                 |
|       |                  | 0               | 0               | 0      | 0            | 0       | 0                        | 0             |                 |
| 0B    | Enables          | _mwq            | nstby           | en_    |              |         | en_                      | _             | rgb_sel[1:0]    |
|       |                  | sync            |                 | boost  |              |         | autoload                 |               |                 |
|       |                  | 0               | 0               | 0      |              |         | 1                        | 0             |                 |
| SC    | ADC output       |                 |                 |        | data[7:0]    | [0:2    |                          |               |                 |
|       |                  | 0               | 0               | 0      | 0            | 0       | 0                        | •             |                 |
| Q     | Boost output     |                 |                 |        | boost[7:0]   | [0:2]   |                          |               |                 |
|       |                  | 0               | 0               | 1      | 1            | 1       | 1                        | ١             |                 |
| OE    | Boost_frq        |                 |                 |        |              |         |                          | freq_sel[2:0] |                 |
|       |                  |                 |                 |        |              |         | -                        | -             |                 |
| 10    | HC_Flash         |                 |                 | hc_pwm | fl_t[1:0]    | [0      | hc                       | hc[1:0]       |                 |
|       |                  |                 |                 | 0      | 0            | 0       | 0                        | 0             |                 |
| 11    | Pattern gen ctrl |                 |                 |        |              |         | rgb_start                | loop          |                 |
|       |                  |                 |                 |        |              |         | 0                        | 0             |                 |
| 12    | RGB1 max current |                 |                 | .=     | ir1[1:0]     | ig1     | ig1[1:0]                 |               | ib1[1:0]        |
|       |                  |                 |                 | 0      | 0            | 0       | 0                        | 0             |                 |
| 13    | RGB2 max current |                 |                 |        | ir2[1:0]     | igi     | ig2[1:0]                 |               | ib2[1:0]        |
|       |                  |                 |                 | 0      | 0            | 0       | 0                        | 0             |                 |
| 2A    | audio sync CTRL1 |                 | gain_sel[2:0]   |        | sync_mode    | en_agc  | en_sync                  | ir            | input_sel[1:0]  |
|       |                  | 0               | 0               | 0      | 0            | 0       | 0                        | 1             |                 |
| 2B    | audio sync CTRL2 |                 |                 |        | en_avg       | mode    | mode_ctrl[1:0]           | spe           | speed_ctrl[1:0] |
|       |                  |                 |                 |        | c            | c       | •                        | c             |                 |

| $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 5D 5C                    | 5C 5B                    | 20                 | 5E                 | 56          | 5        | 60                                               |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------------------|--------------------|--------------------|-------------|----------|--------------------------------------------------|
| $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Command 7A<br>Command 7B | Command 6B<br>Command 7A | Command 7B         | Command 8A         | Command 8B  |          | Reset                                            |
| $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                          |                          |                    | 0                  | 0           | 0        |                                                  |
| $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | r[2:0]                   |                          |                    | r[2:0]             | Cet[1:0]    | 0        |                                                  |
| 03   03   04   05   04     9(2:0)   0   0   0   0     9(2:0)   1   0   0   0     9(2:0)   1   0   0   0     9(2:0)   1   0   0   0     9(2:0)   1   0   0   0     9(2:0)   1   0   0   0     9(2:0)   1   0   0   0     9(2:0)   1   0   0   0     9(2:0)   1   1   0   0     9(2:0)   1   1   0   0     9(2:0)   1   1   0   0     9(2:0)   1   1   0   0     9(2:0)   1   1   0   0     9(2:0)   1   1   0   0     9(2:0)   1   1   0   0     9(2:0)   1   1   0   0     9(2:0)   1   1   1   1     9(2:0)   1   1   1   1     9(2:0)   1   0   0   0     9(2:0)   1   0   0   0     9(2:0)   1 <td< td=""><td>• •</td><td>0</td><td>0</td><td>0</td><td>0</td><td>0</td><td>Writi</td></td<> | • •                      | 0                        | 0                  | 0                  | 0           | 0        | Writi                                            |
| V   C   C     0   0   0     1   0   0     1   0   1(12:0)     1   0   0     1   0   0     1   0   0     1   0   0     1   0   0     1   0   0     1   0   0     1   0   0     1   0   0     1   0   0     1   0   0     1   0   0     1   0   0     1   0   0     1   0   0     1   0   0     1   0   0     1   0   0     1   0   0     1   0   0     1   0   0     1   0   0     1   0   0     1   0     1   0     1   0     1   0     1   0     1   0     1   0     1   0     1   0 <t< td=""><td><b>0</b><br/>b[2:0]</td><td><b>0</b></td><td><b>0</b><br/>b[2:0]</td><td>0</td><td>0<br/>b[2:0]</td><td>0</td><td>Writing any data to Reset Register resets LP3954</td></t<>                | <b>0</b><br>b[2:0]       | <b>0</b>                 | <b>0</b><br>b[2:0] | 0                  | 0<br>b[2:0] | 0        | Writing any data to Reset Register resets LP3954 |
| Cect3:23     1     0     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1 <td>g[2:0]</td> <td>0<br/>a[2:0]</td> <td>0</td> <td><b>0</b><br/>9[2:0]</td> <td>- <b>o</b></td> <td>0</td> <td>et Register resets</td>                                                                                                                             | g[2:0]                   | 0<br>a[2:0]              | 0                  | <b>0</b><br>9[2:0] | - <b>o</b>  | 0        | et Register resets                               |
| cet[3:2]   cet[3:2]   cet[3:2]     cet[3:2]   cet[3:2]   cet[3:2]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | • •                      | 0                        | 0                  | 0                  | 0           | 0        | LP3954                                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                          |                          |                    |                    | 0<br>0      | <b>0</b> |                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                          |                          |                    | cet[3:2]           | •           | 0        |                                                  |

# LP3954 Registers

#### **REGISTER BIT EXPLANATIONS**

Each register is shown with a key indicating the accessibility of the each individual bit, and the initial condition:

| Register E | it Accessibility and Initial Condition |
|------------|----------------------------------------|
| Кеу        | Bit Accessibility                      |
| rw         | Read/write                             |
| r          | Read only                              |
| -0,-1      | Condition after POR                    |

### RGB CTRL (00H) - RGB LEDS CONTROL REGISTER

| D7      | D6      | D5   | D4   | D3   | D2   | D1   | D0   |
|---------|---------|------|------|------|------|------|------|
| cc_rgb1 | cc_rgb2 | r1sw | g1sw | b1sw | r2sw | g2sw | b2sw |
| rw-1    | rw-1    | rw-0 | rw-0 | rw-0 | rw-0 | rw-0 | rw-0 |

|         | _     |                                                                                                                                                          |
|---------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| cc_rgb1 | Bit 7 | 0 - R1, G1 and B1 are constant current sinks, current limited internally<br>1 - R1, G1 and B1 are switches, limit current with external ballast resistor |
| cc_rgb2 | Bit 6 | 0 – R2, G2 and B2 are constant current sinks, current limited internally<br>1 – R2, G2 and B2 are switches, limit current with external ballast resistor |
| r1sw    | Bit 5 | 0 – R1 disabled<br>1 – R1 enabled                                                                                                                        |
| g1sw    | Bit 4 | 0 – G1 disabled<br>1 – G1 enabled                                                                                                                        |
| b1sw    | Bit 3 | 0 – B1 disabled<br>1 – B1 enabled                                                                                                                        |
| r2sw    | Bit 2 | 0 – R2 disabled<br>1 – R2 enabled                                                                                                                        |
| g2sw    | Bit 1 | 0 – G2 disabled<br>1 – G2 enabled                                                                                                                        |
| b2sw    | Bit 0 | 0 – B2 disabled<br>1 – B2 enabled                                                                                                                        |

## EXT\_PWM\_CONTROL (07H) – EXTERNAL PWM CONTROL REGISTER

|             |             |        |        |        |        |        | <u>Datasneet4U.</u> | CC |
|-------------|-------------|--------|--------|--------|--------|--------|---------------------|----|
| D7          | D6          | D5     | D4     | D3     | D2     | D1     | D0                  |    |
| wled1_4_pwm | wled5_6_pwm | r1_pwm | g1_pwm | b1_pwm | r2_pwm | g2_pwm | b2_pwm              |    |
| rw-0        | rw-0        | rw-0   | rw-0   | rw-0   | rw-0   | rw-0   | rw-0                |    |

| wled1_4_pwm   | Bit 7 | 0 – WLED1WLED4 PWM control disabled   |
|---------------|-------|---------------------------------------|
|               |       | 1 – WLED1WLED4 PWM control enabled    |
| wled5_6_pwm   | Bit 6 | 0 – WLED5, WLED6 PWM control disabled |
| wied5_0_pwili | Dit 0 | 1 – WLED5, WLED6 PWM control enabled  |
| r1 pwm        | Bit 5 | 0 - R1 PWM control disabled           |
| r1_pwm        | DILO  | 1 – R1 PWM control enabled            |
| a1 num        | Bit 4 | 0 – G1 PWM control disabled           |
| g1_pwm        | DIL 4 | 1 – G1 PWM control enabled            |
| 61 mum        | Bit 3 | 0 – RB PWM control disabled           |
| b1_pwm        | DILO  | 1 – B1 PWM control enabled            |
|               | D:4 0 | 0 – R2 PWM control disabled           |
| r2_pwm        | Bit 2 | 1 – R2 PWM control enabled            |
|               | D:4 4 | 0 – G2 PWM control disabled           |
| g2_pwm        | Bit 1 | 1 – G2 PWM control enabled            |
|               | Dit O | 0 – B2 PWM control disabled           |
| b2_pwm        | Bit 0 | 1 – B2 PWM control enabled            |

## WLED CONTROL (08H) - WLED CONTROL REGISTER

| D7  | D6  | D5    | D4       | D3      | D2    | D1      | D0      |
|-----|-----|-------|----------|---------|-------|---------|---------|
|     |     | slope | fade_sel | en_fade | displ | en_w1_4 | en_w5_6 |
| r-0 | r-0 | rw-0  | rw-0     | rw-0    | rw-0  | rw-0    | rw-0    |

| slope    | Bit 5 | 0 – fade execution time 1.3 sec                              |
|----------|-------|--------------------------------------------------------------|
|          | DIL 3 | 1 – fade execution time 0.65 sec                             |
| fade sel | Bit 4 | 0 – fade control for WLED1 WLED4                             |
|          | DIL 4 | 1 – fade control for WLED5, WLED6                            |
| en fade  | Bit 3 | 0 – automatic fade disabled                                  |
|          | Dit 3 | 1 – automatic fade enabled                                   |
| displ    | Bit 2 | 0 – WLED1-4 and WLED5-6 are controlled separately            |
|          | DIL Z | 1 – WLED1-4 and WLED5-6 are controlled with WLED1-4 controls |
| on w1 4  | Bit 1 | 0 – WLED1WLED4 disabled                                      |
| en_w1_4  |       | 1 – WLED1WLED4 enabled                                       |
| op wE 6  | Bit 0 | 0 – WLED5,WLED6 disabled                                     |
| en_w5_6  | DILU  | 1 – WLED5,WLED6 enabled                                      |

| WLED1-4 (09H) | ) – WLED1WL | ED4 BRIGHTN | ESS CONTROL | REGISTER |      |             |          |
|---------------|-------------|-------------|-------------|----------|------|-------------|----------|
| · · ·         |             |             |             |          |      | www.DataShe | et4U.com |
| D7            | D6          | D5          | D4          | D3       | D2   | D1          | D0       |
|               | •           | -           | wled1       | _4[7:0]  |      | -           |          |
| rw-0          | rw-0        | rw-0        | rw-0        | rw-0     | rw-0 | rw-0        | rw-0     |

|              |          |              | Adjustment                  |
|--------------|----------|--------------|-----------------------------|
|              |          | wled1_4[7:0] | Typical driver current (ma) |
|              |          | 0000 0000    | 0                           |
|              |          | 0000 0001    | 0.1                         |
|              |          | 0000 0010    | 0.2                         |
| wled1_4[7:0] | Bits 7-0 | 0000 0011    | 0.3                         |
|              |          | 0000 0100    | 0.4                         |
|              |          |              |                             |
|              |          | 1111 1101    | 25.3                        |
|              |          | 1111 1110    | 25.4                        |
|              |          | 1111 1111    | 25.5                        |

## WLED5-6 (0AH) – WLED5, WLED6 BRIGHTNESS CONTROL REGISTER

| D7           | D6   | D5   | D4   | D3   | D2   | D1   | D0   |  |  |
|--------------|------|------|------|------|------|------|------|--|--|
| wled5_5[7:0] |      |      |      |      |      |      |      |  |  |
| rw-0         | rw-0 | rw-0 | rw-0 | rw-0 | rw-0 | rw-0 | rw-0 |  |  |

|              |          |              | Adjustment                  |
|--------------|----------|--------------|-----------------------------|
|              |          | wled5_6[7:0] | Typical driver current (ma) |
|              |          | 0000 0000    | 0                           |
|              |          | 0000 0001    | 0.1                         |
|              |          | 0000 0010    | 0.2                         |
| wled5_6[7:0] | Bits 7-0 | 0000 0011    | 0.3                         |
|              |          | 0000 0100    | 0.4                         |
|              |          |              |                             |
|              |          | 1111 1101    | 25.3                        |
|              |          | 1111 1110    | 25.4                        |
|              |          | 1111 1111    | 25.5                        |

| D7       | D6                                             | D5           | D4                                                                              | D3                       | D2             | D1            | D0       |  |  |
|----------|------------------------------------------------|--------------|---------------------------------------------------------------------------------|--------------------------|----------------|---------------|----------|--|--|
| owm_sync | nstby                                          | en_boost     | 1                                                                               |                          | en_autoload    | rgb_s         | sel[1:0] |  |  |
| rw-0     | rw-0                                           | rw-0         | r-0                                                                             | r-0                      | rw-1           | rw-0          | rw-0     |  |  |
|          |                                                |              | · · · · ·                                                                       |                          |                |               |          |  |  |
|          | 0 – synchronization to external clock disabled |              |                                                                                 |                          |                |               |          |  |  |
|          | pwm_sync                                       | Bit 7        | 1 – synchronizati                                                               |                          |                |               |          |  |  |
|          | nothu                                          | Dit C        | 0 – LP3954 stand                                                                | lby mode                 |                |               | -        |  |  |
|          | nstby                                          | Bit 6        | 1 – LP3954 active mode                                                          |                          |                |               |          |  |  |
|          | en boost                                       | Bit 5        | 0 – boost convert                                                               | boost converter disabled |                |               |          |  |  |
|          |                                                | Dit 5        | 1 – boost convert                                                               | er enabled               |                |               | _        |  |  |
|          | en autoload                                    | Bit 2        | 0 – internal boost                                                              | converter active         | load off       |               |          |  |  |
|          |                                                |              | 1 – internal boost                                                              | converter active         | load on        |               | _        |  |  |
|          |                                                |              | Col                                                                             | or LED control           | mode selection | on            | _        |  |  |
|          |                                                |              | rgb_sel[1:0]                                                                    | Audio syn                | nc Patt        | ern generator | -        |  |  |
|          |                                                |              |                                                                                 | connected                | to co          | nnected to    | _        |  |  |
|          | rgb_sel[1:0]                                   | Bits 1-0     | Bits 1-0       00       none       RGB1 & RGB2         01       RGB1       RGB2 |                          |                |               |          |  |  |
|          |                                                |              |                                                                                 |                          |                |               |          |  |  |
|          |                                                | 10 RGB2 RGB1 |                                                                                 |                          |                |               |          |  |  |
|          |                                                |              | 11                                                                              | RGB1 & RG                | iB2            | none          | -        |  |  |

## ADC\_OUTPUT (0CH) - ADC DATA REGISTER

|                             | D7        | D6 | D5 | D4 | D3 | D2 | D1 | D0  |
|-----------------------------|-----------|----|----|----|----|----|----|-----|
|                             | data[7:0] |    |    |    |    |    |    |     |
| r-0 r-0 r-0 r-0 r-0 r-0 r-0 |           |    |    |    |    |    |    | r-0 |

data[7:0] Bits 7-0 Data register ADC (Audio input, light or temperature sensors)

orn **LP3954** 

| BOOST_OUTPUT (0DH) – BOOST OUTPUT VOLTAGE CONTROL REGISTER |            |      |      |      |      |      |      |  |  |  |
|------------------------------------------------------------|------------|------|------|------|------|------|------|--|--|--|
| www.DataSheet4U.com                                        |            |      |      |      |      |      |      |  |  |  |
| D7                                                         | D6         | D5   | D4   | D3   | D2   | D1   | D0   |  |  |  |
|                                                            | Boost[7:0] |      |      |      |      |      |      |  |  |  |
| rw-0                                                       | rw-0       | rw-1 | rw-1 | rw-1 | rw-1 | rw-1 | rw-1 |  |  |  |

|            |          |            | Adjustment               |
|------------|----------|------------|--------------------------|
|            |          | Boost[7:0] | Typical boost output (V) |
|            |          | 0000 0000  | 4.00                     |
|            |          | 0000 0001  | 4.25                     |
|            | Bits 7-0 | 0000 0011  | 4.40                     |
| Boost[7:0] |          | 0000 0111  | 4.55                     |
|            |          | 0000 1111  | 4.70                     |
|            |          | 0001 1111  | 4.85                     |
|            |          | 0011 1111  | 5.00 (default)           |
|            |          | 0111 1111  | 5.15                     |
|            |          | 1111 1111  | 5.30                     |

## BOOST\_FRQ (0EH) – BOOST FREQUENCY CONTROL REGISTER

| D7  | D6  | D5  | D4  | D3  | D2   | D1            | D0   |
|-----|-----|-----|-----|-----|------|---------------|------|
|     |     |     |     |     |      | freq_sel[2:0] |      |
| r-0 | r-0 | r-0 | r-0 | r-0 | rw-1 | rw-1          | rw-1 |

|               |          | Adjustment    |           |  |  |  |
|---------------|----------|---------------|-----------|--|--|--|
|               |          | freq_sel[2:0] | Frequency |  |  |  |
| freq_sel[2:0] | Bits 7-0 | 1xx           | 2.00 MHz  |  |  |  |
|               |          | 01x           | 1.67 MHz  |  |  |  |
|               |          | 00x           | 1.00 MHz  |  |  |  |

### HC\_FLASH (10H) – HIGH CURRENT FLASH DRIVER CONTROL REGISTER

|     | www.DataSheet4U.com |      |      |      |            |      |      |  |  |  |  |
|-----|---------------------|------|------|------|------------|------|------|--|--|--|--|
| D7  | D6                  | D5   | D4   | D3   | D2         | D1   | D0   |  |  |  |  |
|     | hc_pwm fl_t[1:0]    |      | hc[  | 1:0] | en_hcflash |      |      |  |  |  |  |
| r-0 | r-0                 | rw-0 | rw-0 | rw-0 | rw-0       | rw-0 | rw-0 |  |  |  |  |

| he num      | Bit 5    | 0 – PWM for                                   | high current flash driver disabled  |  |  |  |
|-------------|----------|-----------------------------------------------|-------------------------------------|--|--|--|
| hc_pwm      | DILO     | 1 – PWM for                                   | high current flash driver enabled   |  |  |  |
|             |          | Flas                                          | sh duration for high current driver |  |  |  |
|             |          | fl_t[1:0]                                     | Typical flash duration              |  |  |  |
| fl +[1.0]   | Bits 4-3 | 00                                            | 200 ms                              |  |  |  |
| fl_t[1:0]   | DIIS 4-3 | 01                                            | 400 ms                              |  |  |  |
|             |          | 10                                            | 600 ms                              |  |  |  |
|             |          | 11                                            | According EN_FLASH pin on duration  |  |  |  |
|             |          | Current control for high current flash driver |                                     |  |  |  |
|             |          | hc[1:0]                                       | current                             |  |  |  |
| h = [1 = 0] | Dite 0.1 | 00                                            | 0.25×I <sub>MAX(FLASH)</sub>        |  |  |  |
| hc[1:0]     | Bits 2-1 | 01                                            | 0.50×I <sub>MAX(FLASH)</sub>        |  |  |  |
|             |          | 10                                            | 0.75×I <sub>MAX(FLASH)</sub>        |  |  |  |
|             |          | 11                                            | 1.00×I <sub>MAX(FLASH)</sub>        |  |  |  |
| en hcflash  | Bit 0    | 0 – high curre                                | ent flash driver disabled           |  |  |  |
| en_nendsn   | Bit 0    | 1 – high curre                                | ent flash driver enabled            |  |  |  |

### PATTERN\_GEN\_CTRL (11H) – PATTERN GENERATOR CONTROL REGISTER

| D7  | D6  | D5  | D4  | D3  | D2        | D1   | D0   |
|-----|-----|-----|-----|-----|-----------|------|------|
|     |     |     |     |     | rgb_start | loop | log  |
| r-0 | r-0 | r-0 | r-0 | r-0 | rw-0      | rw-0 | rw-0 |

| rgb_start | Bit 2 | 0 – Pattern generator disabled                             |
|-----------|-------|------------------------------------------------------------|
| rgb_start |       | 1 – execution pattern starting from command 1              |
| loon      | Bit 1 | 0 – pattern generator loop disabled (single patter)        |
| Іоор      |       | 1 – pattern generator loop enabled (execute until stopped) |
| lea       | DHO   | 0 – color intensity mode 0                                 |
| log       | Bit 0 | 1 – color intensity mode 1                                 |

RGB1\_MAX\_CURRENT (12H) – RGB1 DRIVER INDIVIDUAL MAXIMUM CURRENT CONTROL REGISTER

| D7       | D6  | D5   | D4   | D3   | D2   | D1   | D0   |
|----------|-----|------|------|------|------|------|------|
| ir1[1:0] |     | ig1[ | 1:0] | ib1[ | 1:0] |      |      |
| r-0      | r-0 | rw-0 | rw-0 | rw-0 | rw-0 | rw-0 | rw-0 |

|              |          | Maxim                         | um current for R1 driver |  |  |
|--------------|----------|-------------------------------|--------------------------|--|--|
|              |          | ir1[2:0]                      | Maximum output current   |  |  |
|              |          | 00                            | 0.25×I <sub>MAX</sub>    |  |  |
| ir1[1:0]     | Bits 5-4 | 01                            | 0.50×I <sub>MAX</sub>    |  |  |
|              |          | 10                            | 0.75×I <sub>MAX</sub>    |  |  |
|              |          | 11                            | 1.00×I <sub>MAX</sub>    |  |  |
|              |          | 1aximi                        | um current for G1 driver |  |  |
| . 414 01     |          | ig2[1:0]                      | Maximum output current   |  |  |
|              |          | 00                            | 0.25×I <sub>MAX</sub>    |  |  |
| ig1[1:0]     | Bits 3-2 | 01                            | 0.50×I <sub>MAX</sub>    |  |  |
|              |          | 10                            | 0.75×I <sub>MAX</sub>    |  |  |
|              |          | 11                            | 1.00×I <sub>MAX</sub>    |  |  |
|              |          | Maximum current for B1 driver |                          |  |  |
|              |          | ib1[1:0]                      | Maximum output current   |  |  |
| :h 4 [4 . 0] |          | 00                            | 0.25×I <sub>MAX</sub>    |  |  |
| ib1[1:0]     | Bits 1-0 | 01                            | 0.50×I <sub>MAX</sub>    |  |  |
|              |          | 10                            | 0.75×I <sub>MAX</sub>    |  |  |
|              |          | 11                            | 1.00×I <sub>MAX</sub>    |  |  |

## RGB2\_MAX\_CURRENT (13H) – RGB2 DRIVER INDIVIDUAL MAXIMUM CURRENT CONTROL REGISTER

| D7 D6 |      | D5   | D4   | D3       | D2   | D1       | D0   |
|-------|------|------|------|----------|------|----------|------|
|       |      | ir2[ | 1:0] | ig2[1:0] |      | ib2[1:0] |      |
| rw-0  | rw-0 | rw-0 | rw-0 | rw-0     | rw-0 | rw-0     | rw-0 |

|             |          | Maxim                         | um current for R2 driver |  |  |  |
|-------------|----------|-------------------------------|--------------------------|--|--|--|
|             |          | ir2[2:0]                      | Maximum output current   |  |  |  |
|             |          | 00                            | 0.25×I <sub>MAX</sub>    |  |  |  |
| ir2[1:0]    | Bits 5-4 | 01                            | 0.50×I <sub>MAX</sub>    |  |  |  |
|             |          | 10                            | 0.75×I <sub>MAX</sub>    |  |  |  |
|             |          | 11                            | 1.00×I <sub>MAX</sub>    |  |  |  |
|             |          | Maximum current for G2 driver |                          |  |  |  |
|             | Bits 3-2 | ig2[1:0]                      | Maximum output current   |  |  |  |
|             |          | 00                            | 0.25×I <sub>MAX</sub>    |  |  |  |
| ig2[1:0]    |          | 01                            | 0.50×I <sub>MAX</sub>    |  |  |  |
|             |          | 10                            | 0.75×I <sub>MAX</sub>    |  |  |  |
|             |          | 11                            | 1.00×I <sub>MAX</sub>    |  |  |  |
|             |          | Maximum current for B2 driver |                          |  |  |  |
|             |          | ib2[1:0]                      | Maximum output current   |  |  |  |
| :h 0[1 - 0] | Dia 1.0  | 00                            | 0.25×I <sub>MAX</sub>    |  |  |  |
| ib2[1:0]    | Bits 1-0 | 01                            | 0.50×I <sub>MAX</sub>    |  |  |  |
|             |          | 10                            | 0.75×I <sub>MAX</sub>    |  |  |  |
|             |          | 11                            | 1.00×I <sub>MAX</sub>    |  |  |  |

ER www.DataSheet4U.com D0 L

#### AUDIO\_SYNC\_CTRL1 (2AH) – AUDIO SYNCHRONIZATION AND ADC CONTROL REGISTER 1

| D7            | D6   | D5   | D4        | D3     | D2      | D1      | D0       |
|---------------|------|------|-----------|--------|---------|---------|----------|
| gain_sel[2:0] |      |      | sync_mode | en_agc | en_sync | input_s | sel[1:0] |
| rw-0          | rw-0 | rw-0 | rw-0      | rw-0   | rw-0    | rw-1    | rw-1     |

|                |          | l Ir                                | nput signal gain control        |  |  |  |
|----------------|----------|-------------------------------------|---------------------------------|--|--|--|
|                |          | gain_sel[2:0]                       | gain, db                        |  |  |  |
|                |          | 000                                 | 0 (default)                     |  |  |  |
|                |          | 001                                 | 3                               |  |  |  |
| acin col[2:0]  | Bits 7-5 | 010                                 | 6                               |  |  |  |
| gain_sel[2:0]  | DIIS 7-5 | 011                                 | 9                               |  |  |  |
|                |          | 100                                 | 12                              |  |  |  |
|                |          | 101                                 | 15                              |  |  |  |
|                |          | 110                                 | 18                              |  |  |  |
|                |          | 111                                 | 21                              |  |  |  |
|                |          | Input filter mode                   | Input filter mode control       |  |  |  |
| sync_mode      | Bit 4    | 0 – Amplitude mode                  |                                 |  |  |  |
|                |          | 1 – Frequency mo                    | ode                             |  |  |  |
| en_agc         | Bit 3    | 0 – automatic gain control disabled |                                 |  |  |  |
| en_uge         | Bit 0    | 1 – automatic gain control enabled  |                                 |  |  |  |
| en_sync        | Bit 2    | 0 – audio synchro                   |                                 |  |  |  |
|                |          | 1 – audio synchro                   | nization enabled                |  |  |  |
|                |          |                                     | ADC input selector              |  |  |  |
|                |          | input_sel[1:0]                      | Input                           |  |  |  |
| input col[1:0] | Bits 1-0 | 00                                  | Single ended input signal (ASE) |  |  |  |
| input_sel[1:0] |          | 01                                  | Temperature measurement         |  |  |  |
|                |          | 10                                  | Ambient light measurement       |  |  |  |
|                |          | 11                                  | No input (default)              |  |  |  |

## AUDIO\_SYNC\_CTRL2 (2BH) – AUDIO SYNCHRONIZATION AND ADC CONTROL REGISTER 2

| D7  | D6  | D5     | D4             | D3   | D2              | D1   | D0   |
|-----|-----|--------|----------------|------|-----------------|------|------|
|     |     | en_avg | mode_ctrl[1:0] |      | speed_ctrl[1:0] |      |      |
| r-0 | r-0 | r-0    | rw-0           | rw-0 | rw-0            | rw-0 | rw-0 |

| en_avg          | Bit 4    | 0 – averaging disabled<br>1 – averaging enabled |                   |  |  |  |  |
|-----------------|----------|-------------------------------------------------|-------------------|--|--|--|--|
| mode_ctrl[1:0]  | Bits 3-2 | Filtering mode control                          |                   |  |  |  |  |
|                 |          | LEDs light response time to audio input         |                   |  |  |  |  |
|                 |          | speed_ctrl[1:0]                                 | Response          |  |  |  |  |
| anaad atri[1,0] | Bits 1-0 | 00                                              | FASTEST (default) |  |  |  |  |
| speed_ctrl[1:0] | DIIS I-U | 01                                              | FAST              |  |  |  |  |
|                 |          | 10                                              | MEDIUM            |  |  |  |  |
|                 |          | 11                                              | SLOW              |  |  |  |  |

|          |        | Comma  | and_[1:8]A – Pa | ttern Control Re | egister A |      |       |
|----------|--------|--------|-----------------|------------------|-----------|------|-------|
| D7       | D6     | D5     | D4              | D3               | D2        | D1   | D0    |
|          | r[2:0] |        |                 | g[2:0]           |           |      | [3:2] |
| rw-0     | rw-0   | rw-0   | rw-0            | rw-0             | rw-0      | rw-0 | rw-0  |
|          |        | Comma  | and_[1:8]B – Pa | ttern Control Re | egister B |      |       |
| D7       | D6     | D5     | D4              | D3               | D2        | D1   | D0    |
| cet[1:0] |        | b[2:0] | b[2:0]          |                  | tt[2:0]   | •    |       |
|          |        |        |                 | 1                | 1         | 1    | 1     |

|        |      |                         | Red color intensity   | y                     |  |  |  |
|--------|------|-------------------------|-----------------------|-----------------------|--|--|--|
|        |      | r[2:0]                  | curre                 | nt, %                 |  |  |  |
|        |      |                         | log=0                 | log=1                 |  |  |  |
|        |      | 000                     | 0×I <sub>MAX</sub>    | 0×I <sub>MAX</sub>    |  |  |  |
| r[2:0] |      | 001                     | 7%×I <sub>MAX</sub>   | 1%×I <sub>MAX</sub>   |  |  |  |
|        | Bits | 010                     | 14%×I <sub>MAX</sub>  | 2%×I <sub>MAX</sub>   |  |  |  |
| 2:0]   | 7-5A | 011                     | 21%×I <sub>MAX</sub>  | 4%×I <sub>MAX</sub>   |  |  |  |
|        |      | 100                     | 32%×I <sub>MAX</sub>  | 10%×I <sub>MAX</sub>  |  |  |  |
|        |      | 101                     | 46%×I <sub>MAX</sub>  | 21%×I <sub>MAX</sub>  |  |  |  |
|        |      | 110                     | 71%×I <sub>MAX</sub>  | 46%×I <sub>MAX</sub>  |  |  |  |
|        |      | 111                     | 100%×I <sub>MAX</sub> | 100%×I <sub>MAX</sub> |  |  |  |
|        |      | * log bit is in patter  | n_gen_ctrl register   |                       |  |  |  |
|        |      | Green color intensity   |                       |                       |  |  |  |
|        |      | g[2:0]                  | current, %            |                       |  |  |  |
|        |      |                         | log=0                 | log=1                 |  |  |  |
|        |      | 000                     | 0×I <sub>MAX</sub>    | 0×I <sub>MAX</sub>    |  |  |  |
|        |      | 001                     | 7%×I <sub>MAX</sub>   | 1%×I <sub>MAX</sub>   |  |  |  |
| o o1   | Bits | 010                     | 14%×I <sub>MAX</sub>  | 2%×I <sub>MAX</sub>   |  |  |  |
| 2:0]   | 4-2A | 011                     | 21%×I <sub>MAX</sub>  | 4%×I <sub>MAX</sub>   |  |  |  |
|        |      | 100                     | 32%×I <sub>MAX</sub>  | 10%×I <sub>MAX</sub>  |  |  |  |
|        |      | 101                     | 46%×I <sub>MAX</sub>  | 21%×I <sub>MAX</sub>  |  |  |  |
|        |      | 110                     | 71%×I <sub>MAX</sub>  | 46%×I <sub>MAX</sub>  |  |  |  |
|        |      | 111                     | 100%×I <sub>MAX</sub> | 100%×I <sub>MAX</sub> |  |  |  |
|        |      | * log bit is in patterr | n gen ctrl register   |                       |  |  |  |

|          |              | Comma                 | and execution time    | www.DataSheet4U.      |
|----------|--------------|-----------------------|-----------------------|-----------------------|
|          |              | cet[3:0]              | CET duration, ms      |                       |
|          |              | 0000                  | 197                   |                       |
|          |              | 0001                  | 393                   |                       |
|          |              | 0010                  | 590                   |                       |
|          |              | 0011                  | 786                   |                       |
|          |              | 0100                  | 983                   |                       |
|          |              | 0101                  | 1180                  |                       |
| cet[3:0] | Bits<br>1-0A | 0110                  | 1376                  |                       |
| cei[3.0] | 7-6B         | 0111                  | 1573                  |                       |
|          | 1 02         | 1000                  | 1769                  |                       |
|          |              | 1001                  | 1966                  |                       |
|          |              | 1010                  | 2163                  |                       |
|          |              | 1011                  | 2359                  |                       |
|          |              | 1100                  | 2556                  |                       |
|          |              | 1101                  | 2753                  |                       |
|          |              | 1110                  | 2949                  |                       |
|          |              | 1111                  | 3146                  |                       |
|          |              |                       | Blue color intensity  |                       |
|          |              | b[2:0]                | curren                |                       |
|          |              |                       | log=0                 | log=1                 |
|          |              | 000                   | 0×I <sub>MAX</sub>    | 0×I <sub>MAX</sub>    |
|          |              | 001                   | 7%×I <sub>MAX</sub>   | 1%×I <sub>MAX</sub>   |
| h[0.0]   | Bits         | 010                   | 14%×I <sub>MAX</sub>  | 2%×I <sub>MAX</sub>   |
| b[2:0]   | 5-3B         | 011                   | 21%×I <sub>MAX</sub>  | 4%×I <sub>MAX</sub>   |
|          |              | 100                   | 32%×I <sub>MAX</sub>  | 10%×I <sub>MAX</sub>  |
|          |              | 101                   | 46%×I <sub>MAX</sub>  | 21%×I <sub>MAX</sub>  |
|          |              | 110                   | 71%×I <sub>MAX</sub>  | 46%×I <sub>MAX</sub>  |
|          |              | 111                   | 100%×I <sub>MAX</sub> | 100%×I <sub>MAX</sub> |
|          |              | * log bit is in patte | ern_gen_ctrl register |                       |
|          |              | Tr                    | ansition time         |                       |
|          |              | tt[2:0]               | Transition time, ms   |                       |
|          |              | 000                   | 0                     |                       |
|          |              | 001                   | 55                    |                       |
| tt[2:0]  | Bits         | 010                   | 110                   |                       |
| ແ[2.0]   | 2-0B         | 011                   | 221                   |                       |
|          |              | 100                   | 442                   |                       |
|          |              | 101                   | 885                   |                       |
|          |              | 110                   | 1770                  |                       |
|          | 1            | 111                   | 3539                  |                       |

## RESET (60H) - RESET REGISTER

| D7 D6 D5 D4 D3 D2 D1 D0                                            |                             |  |  |  |  |  |  |  |  |  |  |
|--------------------------------------------------------------------|-----------------------------|--|--|--|--|--|--|--|--|--|--|
| Writing any data to Reset Register in address 60H can reset LP3954 |                             |  |  |  |  |  |  |  |  |  |  |
| r-0                                                                | r-0 r-0 r-0 r-0 r-0 r-0 r-0 |  |  |  |  |  |  |  |  |  |  |





# Notes

55

Notes

THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT.

TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS.

EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders.

Copyright© 2007 National Semiconductor Corporation

For the most current product information visit us at www.national.com



National Semiconductor Americas Customer Support Center Email: new.feedback@nsc.com Tel: 1-800-272-9959 National Semiconductor Europe Customer Support Center Fax: +49 (0) 180-530-85-86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 69 9508 6208 English Tel: +49 (0) 870 24 0 2171 Français Tel: +33 (0) 1 41 91 8790 National Semiconductor Asia Pacific Customer Support Center Email: ap.support@nsc.com National Semiconductor Japan Customer Support Center Fax: 81-3-5639-7507 Email: jpn.feedback@nsc.com Tel: 81-3-5639-7560