

Sample &

Buy





SNVS861A - FEBRUARY 2014 - REVISED AUGUST 2014

# LP8754 Multi-Phase Six-Core Step-Down Converter

Technical

Documents

# 1 Features

- Six High-Efficiency Step-Down DC/DC Converter Cores:
  - Max Output Current 10 A
  - Cores Bundled to a 6-Phase Converter
  - Load Current Reporting
  - Programmable Overcurrent Protection (OCP)
  - Auto PWM/PFM and Forced-PWM Operations and Automatic Low Power-Mode Setting
  - Automatic Phase Adding/Shedding
  - Remote Differential Feedback Voltage Sensing
  - Output Voltage Ramp Control
  - V<sub>OUT</sub> Range = 0.6 V to 1.67 V
- I<sup>2</sup>C-Compatible Interface which Supports Standard (100 kHz), Fast (400 kHz), and High-Speed (3.4 MHz) Modes
- Four Selectable I<sup>2</sup>C Addresses
- Interrupt Function with Programmable Masking
- Output Short-Circuit and Input Overvoltage
  Protection (OVP)
- Spread Spectrum and Phase Control for EMI Reduction
- Overtemperature Protection (OTP)
- Undervoltage Lock-out (UVLO)

# 2 Applications

- Smart Phones, eBooks and Tablets
- GSM, GPRS, EDGE, LTE, CDMA and WCDMA Handsets
- Gaming Devices

# 3 Description

Tools &

Software

The LP8754 is designed to meet the power management requirements of the latest applications processors in mobile phones and similar portable applications. The device contains six step-down DC/DC converter cores, which are bundled together in a 6-phase buck converter. The device is fully controlled by a Dynamic Voltage Scaling (DVS) interface or an  $I^2$ C-compatible serial interface.

Support &

Community

The automatic PWM/PFM operation together with the automatic phase adding/shedding maximizes efficiency over a wide output current range. The LP8754 supports remote differential voltage sensing to compensate IR drop between the regulator output and the point-of-load thus improving the accuracy of the output voltage.

The protection features include short-circuit input OVP, UVLO, protection, current limits, temperature warning, and shutdown functions. Several error flags are provided for status information of the IC. In addition, I<sup>2</sup>C read-back includes total load current and load current for each buck core: The LP8754 has the ability to sense current being delivered to the load without the addition of current sense resistors. During start-up, the device controls the output voltage slew rate to minimize overshoot and the inrush current.

### **Device Information**<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (MAX)     |  |  |
|-------------|------------|---------------------|--|--|
| LP8754      | DSBGA (49) | 3.022 mm x 2.882 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

### Efficiency vs. Load Current



# **Table of Contents**

| 1 | Feat | ures 1                                           |
|---|------|--------------------------------------------------|
| 2 | Арр  | lications 1                                      |
| 3 | Des  | cription 1                                       |
| 4 | Revi | ision History 2                                  |
| 5 | Pin  | Configuration and Functions 3                    |
| 6 | Spe  | cifications5                                     |
|   | 6.1  | Absolute Maximum Ratings 5                       |
|   | 6.2  | Handling Ratings 5                               |
|   | 6.3  | Recommended Operating Conditions <sup>(2)</sup>  |
|   | 6.4  | Thermal Information 6                            |
|   | 6.5  | General Electrical Characteristics               |
|   | 6.6  | 6-Phase Buck Electrical Characteristics 7        |
|   | 6.7  | 6-Phase Buck System Characteristics              |
|   | 6.8  | Protection Features Characteristics 10           |
|   | 6.9  | I <sup>2</sup> C Serial Bus Timing Parameters 11 |
|   | 6.10 | Typical Characteristics 13                       |
| 7 | Deta | niled Description 15                             |
|   | 7.1  | Overview 15                                      |
|   |      |                                                  |

|    | 7.2  | Functional Block Diagram          | 16 |
|----|------|-----------------------------------|----|
|    | 7.3  | Features Descriptions             | 16 |
|    | 7.4  | Device Functional Modes           | 24 |
|    | 7.5  | Programming                       | 26 |
|    | 7.6  | Register Maps                     | 28 |
| 8  | Арр  | lication and Implementation       | 37 |
|    | 8.1  | Application Information           | 37 |
|    | 8.2  | Typical Application               | 37 |
| 9  | Pow  | er Supply Recommendations         | 45 |
| 10 | Lay  | out                               | 45 |
|    | 10.1 | Layout Guidelines                 | 45 |
|    | 10.2 | Layout Example                    | 46 |
| 11 | Dev  | ice and Documentation Support     | 47 |
|    | 11.1 |                                   |    |
|    | 11.2 | Trademarks                        | 47 |
|    | 11.3 | Electrostatic Discharge Caution   | 47 |
|    | 11.4 | Glossary                          | 47 |
| 12 | Мес  | hanical, Packaging, and Orderable |    |
|    | Info | mation                            | 47 |
|    |      |                                   |    |

# 4 Revision History

| DATE        | REVISION | NOTES                  |
|-------------|----------|------------------------|
| August 2014 | Rev. A   | Initial release to Web |



# 5 Pin Configuration and Functions



**Pin Functions** 

| PIN        |          | TVDE  | DESCRIPTION                                                                                                                                                                                                 |  |
|------------|----------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NUMBER     | NAME     | TYPE  | DESCRIPTION                                                                                                                                                                                                 |  |
| A1, B1     | VINB2    | Р     | Input for Buck 2. The separate power pins VINBXX are not connected together internally - VINBXX pins must be connected together in the application and be locally bypassed.                                 |  |
| A2, B2     | SWB2     | А     | Buck 2 switch node                                                                                                                                                                                          |  |
| A3, B3, C3 | GNDB1/B2 | G     | Power Ground for Buck 1 and Buck 2                                                                                                                                                                          |  |
| A4, B4     | SWB1     | А     | Buck 1 switch node                                                                                                                                                                                          |  |
| A5, B5, C5 | VINB0/B1 | Р     | Input for Buck 0 and Buck 1. The separate power pins VINBXX are not connected together internally - VINBXX pins must be connected together in the application and be locally bypassed.                      |  |
| A6, B6     | SWB0     | А     | Buck 0 switch node                                                                                                                                                                                          |  |
| A7, B7     | GNDB0    | G     | Power Ground for Buck 0                                                                                                                                                                                     |  |
| C1         | SDASYS   | D/I/O | Serial interface data input and output for system access. Connect a pull-up resistor.                                                                                                                       |  |
| C2         | SCLSYS   | D/I   | Serial interface clock input for system access. Connect a pull-up resistor.                                                                                                                                 |  |
| C4         | ADDR     | D/I   | Serial bus address selection. Connect to GND (addr = 60h), VIOSYS (addr = 61h), SDASYS (addr = 62h) or SCLSYS (addr = 63h).                                                                                 |  |
| C6         | NSLP     | D/I   | Full Power to Low Power state transition control signal (By default active LOW for Low-Power PFM mode)                                                                                                      |  |
| C7         | VLDO     | A     | Internal supply voltage capacitor pin. A ceramic low ESR $1-\mu F$ capacitor should be connected from this pin to GNDA. The LDO voltage is generated internally, do NOT supply or load this pin externally. |  |
| D1         | FBB5     | А     | Not used for six-phase converter. Connect to GND.                                                                                                                                                           |  |
| D2         | FBB3-/B4 | А     | Not used for six-phase converter. Connect to GND.                                                                                                                                                           |  |
| D3         | FBB3+/B3 | А     | Not used for six-phase converter. Connect to GND.                                                                                                                                                           |  |
| D4         | FBB2     | А     | Not used for six-phase converter. Connect to GND.                                                                                                                                                           |  |

Copyright © 2014, Texas Instruments Incorporated

LP8754 SNVS861A – FEBRUARY 2014 – REVISED AUGUST 2014

www.ti.com

Texas Instruments

# Pin Functions (continued)

| PIN           |                   |             | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                      |  |
|---------------|-------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NUMBER        | NAME              | TYPE        | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| D5            | FBB0-/B1          | А           | Remote sensing (negative). Connect to the respective sense pin of the processor or to the negative power supply trace of the processor as close as possible to the processor.                                                                                                                                                                                                                                    |  |
| D6            | FBB0+/B0          | А           | Remote sensing (positive). Connect to the respective sense pin of the processor or to the positive power supply trace of the processor as close as possible to the processor.                                                                                                                                                                                                                                    |  |
| D7            | GNDA              | G           | Ground                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| E1            | SDASR             | D/I/O       | Serial Interface data input and output for Dynamic Voltage Scaling (DVS). Connect a pull-up resistor / connect to GND if not used.                                                                                                                                                                                                                                                                               |  |
| E2            | SCLSR             | D/I         | Serial Interface clock input for Dynamic Voltage Scaling (DVS). Connect a pull-up resistor / connect to GND if not used.                                                                                                                                                                                                                                                                                         |  |
| E3, F3, G3    | GNDB4/B5          | G           | Power Ground for Buck 4 and Buck 5                                                                                                                                                                                                                                                                                                                                                                               |  |
| E4            | NRST              | А           | Voltage reference input for Dynamic Voltage Scaling (DVS) interface. Setting NRST input HIGH triggers start-up sequence.                                                                                                                                                                                                                                                                                         |  |
| E5, F5, G5    | VINB3/B4          | Ρ           | Input for Buck 3 and Buck 4. The separate power pins VINBXX are not connected together internally - VINBXX pins must be connected together in the application and be locally bypassed.                                                                                                                                                                                                                           |  |
| E6            | INT               | D/O         | Open-drain interrupt output. Active LOW. Connect a pull-up resistor to I/O supply.                                                                                                                                                                                                                                                                                                                               |  |
| E7            | VIOSYS            | A           | This pin shall be tied to the system I/O-voltage. Bias supply voltage for the device. Enables the I/O interface: All registers are accessible via serial bus interface when this pin is pulled high. An internal power-on reset (POR) occurs when VIOSYS is toggled low/high. The I <sup>2</sup> C host should allow at least 500 µs before sending data to the LP8754 after the rising edge of the VIOSYS line. |  |
| F1            | VDDA5V            | Р           | Input for Analog blocks                                                                                                                                                                                                                                                                                                                                                                                          |  |
| F2, G2        | SWB5              | А           | Buck 5 switch node                                                                                                                                                                                                                                                                                                                                                                                               |  |
| F4, G4        | SWB4              | А           | Buck 4 switch node                                                                                                                                                                                                                                                                                                                                                                                               |  |
| F6, G6        | SWB3              | А           | Buck 3 switch node                                                                                                                                                                                                                                                                                                                                                                                               |  |
| F7, G7        | GNDB3             | G           | Power Ground for Buck 3                                                                                                                                                                                                                                                                                                                                                                                          |  |
| G1            | VINB5             | Ρ           | Input for Buck 5. The separate power pins VINBXX are not connected together internally -<br>VINBXX pins must be connected together in the application and be locally bypassed.                                                                                                                                                                                                                                   |  |
| A: Analog Pin | , D: Digital Pin, | G: Ground I | Pin, P: Power Pin, I: Input Pin, O: Output Pin                                                                                                                                                                                                                                                                                                                                                                   |  |

# 6 Specifications

# 6.1 Absolute Maximum Ratings <sup>(1)(2)</sup>

over operating free-air temperature range (unless otherwise noted)

|                                                                                                    | MIN  | MAX                                 | UNIT |
|----------------------------------------------------------------------------------------------------|------|-------------------------------------|------|
| INPUT VOLTAGE                                                                                      |      |                                     |      |
| Voltage on Power Connections (VIOSYS, VDDA5V, VINBXX)                                              | -0.3 | 6                                   |      |
| Voltage on Logic pins (Input or Output pins) (SCLSYS, SDASYS, NRST, NSLP, ADDR, INT, SCLSR, SDASR) | -0.3 | 6                                   | V    |
| Buck switch nodes (SWBXX)                                                                          | -0.3 | $(V_{VINBXX} + 0.2 V)$ with 6 V max | V    |
| VLDO, FBB0+/B0, FBB0-/B1, FBB2, FBB3+/B3, FBB3-/B4, FBB5                                           | -0.3 | 2                                   | V    |
| All other analog pins                                                                              | -0.3 | 6                                   | v    |
| TEMPERATURE                                                                                        |      |                                     |      |
| Junction Temperature (T <sub>J-MAX</sub> )                                                         |      | 150                                 | °C   |
| Maximum Lead Temperature (Soldering, 10 s) <sup>(3)</sup>                                          |      | 260                                 | U    |

Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
 All unitary values are units account of the device at these or any other conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to network ground pin.

(3) For detailed soldering specifications and information, please refer to Application Note 1112: DSBGA Wafer-Level Chip-Scale Package (AN-1112).

# 6.2 Handling Ratings

|                                              |                   |                                                                                          | MIN   | MAX  | UNIT |
|----------------------------------------------|-------------------|------------------------------------------------------------------------------------------|-------|------|------|
| T <sub>stg</sub>                             | Storage temperate | Storage temperature range                                                                |       | 150  | °C   |
| V <sub>(ESD)</sub> (All pins) <sup>(1)</sup> | Electrostatic     | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(2)</sup>              | -1000 | 1000 |      |
|                                              | discharge         | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(3)</sup> | -250  | 250  | V    |

(1) Electrostatic discharge (ESD) to measure device sensitivity and immunity to damage caused by assembly line electrostatic discharges in to the device.

(2) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(3) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# 6.3 Recommended Operating Conditions <sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                                               | MIN | MAX                              | UNIT |
|-----------------------------------------------|-----|----------------------------------|------|
| INPUT VOLTAGE                                 |     |                                  |      |
| Voltage on power connections (VDDA5V, VINBXX) | 2.5 | 5                                | V    |
| Voltage on VIOSYS                             | 1.8 | smaller of 3.3 V or $V_{VINBXX}$ | V    |
| SCLSYS, SDASYS, ADDR                          | 0   | V <sub>VIOSYS</sub>              | V    |
| SCLSR, SDASR, NSLP, INT                       | 0   | V <sub>NRST</sub>                | V    |
| NRST                                          | 0   | 1.8                              | V    |
| TEMPERATURE                                   |     |                                  |      |
| Junction temperature (T <sub>J</sub> )        | -40 | 125                              | °C   |
| Ambient temperature (T <sub>A</sub> )         | -40 | 85                               |      |

(1) All voltage values are with respect to network ground pin.

# 6.4 Thermal Information

|                       |                                              | LP8754  |        |
|-----------------------|----------------------------------------------|---------|--------|
|                       | THERMAL METRIC <sup>(1)</sup>                | YFQ     | UNIT   |
|                       |                                              | 49 PINS |        |
| $R_{	extsf{	heta}JA}$ | Junction-to-ambient thermal resistance       | 49.2    |        |
| R <sub>0JCtop</sub>   | Junction-to-case (top) thermal resistance    | 0.2     |        |
| $R_{\theta J B}$      | Junction-to-board thermal resistance         | 6.6     | °C (M) |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 2.9     | °C/W   |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 6.5     |        |
| R <sub>0JCbot</sub>   | Junction-to-case (bottom) thermal resistance | n/a     |        |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

# 6.5 General Electrical Characteristics<sup>(1)(2)</sup>

Limits apply over the full ambient temperature range -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, V<sub>VDDA5V</sub> = V<sub>VINBXX</sub> = 3.7 V, V<sub>VIOSYS</sub> = V<sub>NRST</sub> = 1.8 V, V<sub>OUT</sub> = 1.1 V, (unless otherwise noted).

| SYMBOL              | PARAMETER                                                                                    | TEST CONDITIONS                                      | MIN                       | TYP  | MAX                          | UNIT |  |  |  |  |
|---------------------|----------------------------------------------------------------------------------------------|------------------------------------------------------|---------------------------|------|------------------------------|------|--|--|--|--|
| CURREN              | CURRENTS                                                                                     |                                                      |                           |      |                              |      |  |  |  |  |
| I <sub>SHDN</sub>   | Shutdown supply current.<br>Total current into power<br>connections VDDA5V and<br>VINBXX     | V <sub>VIOSYS</sub> = 0 V, V <sub>NRST</sub> = 0 V   |                           | 0.1  | 2                            |      |  |  |  |  |
| I <sub>STBY</sub>   | Standby mode supply current.<br>Total current into power<br>connections VDDA5V and<br>VINBXX | V <sub>VIOSYS</sub> = 1.8 V, V <sub>NRST</sub> = 0 V |                           | 50   |                              | μA   |  |  |  |  |
|                     | Active mode current<br>consumption. Total current<br>into power connections                  | Low-power PFM Mode, no load, one core active         |                           | 130  |                              | μA   |  |  |  |  |
| I <sub>Active</sub> |                                                                                              | PFM Mode, no load, one core active                   |                           | 400  |                              | μA   |  |  |  |  |
|                     | VDDA5V and VINBXX                                                                            | Forced PWM Mode, no load, one core active            |                           | 14.5 |                              | mA   |  |  |  |  |
| LOGIC AN            | ND CONTROL INPUTS SCLSYS                                                                     | , SDASYS, ADDR                                       |                           |      |                              |      |  |  |  |  |
| V <sub>IL</sub>     | Input low level                                                                              | $V_{VIOSYS}$ = 1.8 V to 3.3 V                        |                           |      | 0.3 x<br>V <sub>VIOSYS</sub> |      |  |  |  |  |
| V <sub>IH</sub>     | Input high level                                                                             | $V_{VIOSYS}$ = 1.8 V to 3.3 V                        | 0.7 x V <sub>VIOSYS</sub> |      |                              | V    |  |  |  |  |
| V <sub>hys</sub>    | Hysteresis of Schmitt trigger inputs (SCLSYS, SDASYS)                                        |                                                      | 0.1 x V <sub>VIOSYS</sub> |      |                              |      |  |  |  |  |
| Ci                  | Capacitance of pins                                                                          | See <sup>(3)</sup>                                   |                           |      | 4                            | pF   |  |  |  |  |

(1) All voltage values are with respect to network ground pin.

(2) Minimum (Min) and Maximum (Max) limits are specified by design, test, or statistical analysis. Typical (Typ.) numbers are not ensured, but do represent the most likely norm.

(3) Maximum capacitance of SCLSYS or SDASYS line is 8 pF, if ADDR pin is connected to line for serial bus address selection.



# **General Electrical Characteristics**<sup>(1)(2)</sup> (continued)

Limits apply over the full ambient temperature range -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, V<sub>VDDA5V</sub> = V<sub>VINBXX</sub> = 3.7 V, V<sub>VIOSYS</sub> = V<sub>NRST</sub> = 1.8 V, V<sub>OUT</sub> = 1.1 V, (unless otherwise noted).

| SYMBOL                                            | PARAMETER                                           | TEST CONDITIONS                                                                                                                                                                                                              | MIN                     | ΤΥΡ     | MAX  | UNIT |  |
|---------------------------------------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|---------|------|------|--|
| LOGIC AND CONTROL INPUTS SCLSR, SDASR, NSLP, NRST |                                                     |                                                                                                                                                                                                                              |                         |         |      |      |  |
| V <sub>IL</sub>                                   | Input low level                                     | V <sub>NRST</sub> = 1.8 V                                                                                                                                                                                                    |                         | 0.3 x V | NRST |      |  |
| V <sub>IH</sub>                                   | Input high level                                    | V <sub>NRST</sub> = 1.8 V                                                                                                                                                                                                    | 0.7 x V <sub>NRST</sub> |         |      | V    |  |
| V <sub>hys</sub>                                  | Hysteresis of Schmitt trigger inputs (SCLSR, SDASR) |                                                                                                                                                                                                                              | 0.1 x V <sub>NRST</sub> |         |      |      |  |
| Ci                                                | Capacitance of SCLSR and SDASR pins                 |                                                                                                                                                                                                                              |                         |         | 4    | pF   |  |
| R <sub>IN</sub>                                   | Input resistance                                    | NRST pulldown resistor to GND                                                                                                                                                                                                |                         | 1200    |      | kΩ   |  |
| V <sub>IL_NRST</sub>                              | Input low level NRST                                |                                                                                                                                                                                                                              |                         |         | 0.54 | V    |  |
| V <sub>IH_NRST</sub>                              | Input high level NRST                               |                                                                                                                                                                                                                              | 1.3                     |         |      | v    |  |
| LOGIC AN                                          | ND CONTROL OUTPUTS                                  |                                                                                                                                                                                                                              |                         |         |      |      |  |
|                                                   |                                                     | Voltage on INT pin, I <sub>SINK</sub> = 3 mA,<br>V <sub>NRST</sub> = V <sub>VIOSYS</sub> = 1.8 V                                                                                                                             |                         |         | 0.4  |      |  |
| V <sub>OL</sub>                                   | Output low level                                    | Voltage on SDASYS, SDASR, I <sub>SINK</sub> = 3<br>mA,<br>V <sub>NRST</sub> = V <sub>VIOSYS</sub> = 1.8 V                                                                                                                    |                         |         | 0.36 | V    |  |
| R <sub>P</sub>                                    | External pull-up resistor for INT                   | To I/O Supply                                                                                                                                                                                                                |                         | 10      |      | kΩ   |  |
| ALL LOG                                           | IC AND CONTROL INPUTS                               |                                                                                                                                                                                                                              |                         |         |      |      |  |
| I <sub>LEAK</sub>                                 | Input current                                       | All Logic Inputs over pin voltage range.<br>Note that NRST pin does have an 1.2-M $\Omega$ internal pulldown resistor and current through this resistor is not included into I <sub>LEAK</sub> rating. T <sub>A</sub> = 25°C | -1                      |         | 1    | μA   |  |

# 6.6 6-Phase Buck Electrical Characteristics

Limits apply over the full ambient temperature range -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, V<sub>VDDA5V</sub> = V<sub>VINBXX</sub> = 3.7 V, V<sub>VIOSYS</sub> = V<sub>NRST</sub> = 1.8 V, V<sub>OUT</sub> = 1.1 V, (unless otherwise noted).

| SYMBOL          | PARAMETER                                                                           | TEST CONDITIONS                                                                       | MIN                                                                 | ТҮР                 | MAX                                                                       | UNIT |
|-----------------|-------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|---------------------------------------------------------------------|---------------------|---------------------------------------------------------------------------|------|
| V <sub>FB</sub> | Differential feedback voltage<br>(1)<br>V <sub>FB0+/B0</sub> - V <sub>FB0-/B1</sub> | PWM Mode, V <sub>OUTSET</sub> = 0.6 V to 1.67 V, $I_{OUT} \leq$ 10 A $^{(2)}$         | min (V <sub>OUTSET</sub> -<br>2.5%, V <sub>OUTSET</sub><br>- 25 mV) | V <sub>OUTSET</sub> | max<br>(V <sub>OUTSET</sub> +<br>2.5%,<br>V <sub>OUTSET</sub> +<br>25 mV) |      |
|                 |                                                                                     | PFM Mode, $V_{OUTSET} = 0.6$ V to 1.67 V,<br>$I_{OUT} \le 375$ mA                     | min (V <sub>OUTSET</sub> -<br>2.5%, V <sub>OUTSET</sub><br>- 25 mV) | V <sub>OUTSET</sub> | max<br>(V <sub>OUTSET</sub> +<br>2.5%,<br>V <sub>OUTSET</sub> +<br>25 mV) | V    |
|                 |                                                                                     | Low-Power PFM Mode, $V_{OUTSET} = 0.6 V$<br>to 1.67 V,<br>$I_{OUT} \le 30 \text{ mA}$ | min (V <sub>OUTSET</sub> -<br>3%, V <sub>OUTSET</sub> -<br>30 mV)   | V <sub>OUTSET</sub> | max<br>(V <sub>OUTSET</sub> +<br>3%,<br>V <sub>OUTSET</sub> +<br>30 mV)   |      |

(1) Due to the nature of the converter operating in PFM mode/Low-Power Mode, the Feedback Voltage accuracy specification is for the lower point of the ripple. Thus the converter will position the average output voltage typically slightly above the nominal PWM-mode output voltage.

(2) The power switches in the LP8754 are designed to operate continuously with currents up to the switch current limit thresholds. However, when continuously operating at high current levels there will be significant heat generated within the IC and thus sustained total DC current which the device can support is typically limited by thermal constraints. Thermal issues will become extremely important when designing PCB and the thermal environment of the LP8754. PCB with high thermal efficiency is required to ensure the junction temperature is kept below 125°C. Completing thermal analyses in early stages of the product design process is highly recommended to predict thermal performance at board level. Under high current load conditions the serial bus master device must monitor the temperature of the converter using the Thermal warning feature, see *Protection Features Characteristics*. If the 2nd thermal warning is triggered at 120°C, the application must quickly decrease the load current to keep the converter within its recommended operating temperature.

# 6-Phase Buck Electrical Characteristics (continued)

Limits apply over the full ambient temperature range -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, V<sub>VDDA5V</sub> = V<sub>VINBXX</sub> = 3.7 V, V<sub>VIOSYS</sub> = V<sub>NRST</sub> = 1.8 V, V<sub>OUT</sub> = 1.1 V, (unless otherwise noted).

| SYMBOL              | PARAMETER                                             | TEST CONDITIONS                                                                         | MIN          | TYP | MAX  | UNIT |  |
|---------------------|-------------------------------------------------------|-----------------------------------------------------------------------------------------|--------------|-----|------|------|--|
| I <sub>LIMITP</sub> | High side switch current limit                        | 2.5 A register setting                                                                  | 2050 2600 33 |     | 3300 |      |  |
| I <sub>LIMITN</sub> | Low side switch current limit                         | Reverse current                                                                         | 650          | 900 | 1050 | mA   |  |
| V <sub>OUT</sub>    | Output voltage                                        | Range, Programmable by register setting                                                 | 0.6          | 1.0 | 1.67 | V    |  |
|                     |                                                       | Step                                                                                    |              | 10  |      | mV   |  |
| f <sub>SW</sub>     | Switching frequency                                   | $2.5 V \le V_{VINBXX} \le 5 V$                                                          | 2.7          | 3.0 | 3.4  | MHz  |  |
| D                   | Din nin registence for DEET                           | Test Current = 200 mA; Split FET                                                        |              | 120 |      |      |  |
| R <sub>DSON_P</sub> | Pin-pin resistance for PFET                           | Test Current = 200 mA; Full FET                                                         |              | 60  |      | mΩ   |  |
| R <sub>DSON_N</sub> | Pin-pin resistance for NFET                           | I <sub>OUT</sub> = -200 mA                                                              |              | 50  |      |      |  |
| I <sub>LK_HS</sub>  | High-side leakage current                             | V <sub>SW</sub> = 0 V, Per Buck Core                                                    |              |     | 2    |      |  |
| I <sub>LK_LS</sub>  | Low-side leakage current                              | $V_{SW} = 3.7 V = V_{VINBXX}$ , Per Buck Core                                           |              |     | 2    | μA   |  |
| R <sub>PD</sub>     | Pull-down resistor                                    | Enabled via control register, Active only<br>when converter disabled, Per Buck Core 250 |              |     | Ω    |      |  |
| R <sub>IN_FB</sub>  | Differential feedback Input resistance <sup>(3)</sup> | T <sub>A</sub> = 25°C 200 300                                                           |              | 400 | kΩ   |      |  |

(3) Datasheet min/max specification limits are specified by design.

# 6.7 6-Phase Buck System Characteristics

Limits apply over the full ambient temperature range -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, V<sub>VDDA5V</sub> = V<sub>VINBXX</sub> = 3.7 V, V<sub>VIOSYS</sub> = V<sub>NRST</sub> = 1.8 V, V<sub>OUT</sub> = 1.1 V, (unless otherwise noted).

| SYMBOL               | PARAMETER                      | TEST CONDITIONS                                                                             | MIN | TYP  | MAX | UNIT  |
|----------------------|--------------------------------|---------------------------------------------------------------------------------------------|-----|------|-----|-------|
|                      |                                | Programmable via control register <sup>(1)</sup>                                            |     |      |     |       |
|                      |                                | RAMP_B0[2:0] = 000                                                                          |     | 30   |     |       |
|                      |                                | RAMP_B0[2:0] = 001                                                                          |     | 15   |     |       |
|                      |                                | RAMP_B0[2:0] = 010                                                                          |     | 7.5  |     |       |
| K <sub>RAMP</sub>    | Ramp timer                     | RAMP_B0[2:0] = 011                                                                          |     | 3.8  |     | mV/µs |
|                      |                                | RAMP_B0[2:0] = 100                                                                          |     | 1.9  |     |       |
|                      |                                | RAMP_B0[2:0] = 101                                                                          |     | 0.94 |     |       |
|                      |                                | RAMP_B0[2:0] = 110                                                                          |     | 0.47 |     |       |
|                      |                                | RAMP_B0[2:0] = 111                                                                          |     | 0.23 |     |       |
| T <sub>START</sub>   | Start-up time                  | Time from NRST-HIGH to start of switching                                                   |     | 25   |     | μs    |
| T <sub>RAMP</sub>    | V <sub>OUT</sub> rise time     | Time to ramp from 5% to 95% of $V_{\mbox{OUT}}$                                             |     | 20   |     | μs    |
|                      |                                | Average output current, programmable via control register, $V_{OUT} = 1.1 V$ <sup>(2)</sup> |     |      |     |       |
|                      |                                | PFM_EXIT_B0[2:0] = 011                                                                      |     | 175  |     |       |
| I <sub>PFM-PWM</sub> | PFM-to-PWM switch-over current | PFM_EXIT_B0[2:0] = 100                                                                      |     | 225  |     | mA    |
|                      | threshold                      | PFM_EXIT_B0[2:0] = 101                                                                      |     | 275  |     |       |
|                      |                                | PFM_EXIT_B0[2:0] = 110                                                                      |     | 325  |     |       |
|                      |                                | PFM_EXIT_B0[2:0] = 111                                                                      |     | 375  |     |       |

(2) The final PFM-to-PWM and PWM-to-PFM switchover current varies slightly and is dependent on the output voltage, input voltage, and the inductor current level. Typical values are measured with typical conditions.

<sup>(1)</sup> In the real application, achievable output voltage ramp profiles are influenced by a number of factors, including the amount of output capacitance, the load current level, the load characteristic (either resistive or constant-current), and the voltage ramp amplitude. Typical values are measured with typical conditions.



### 6-Phase Buck System Characteristics (continued)

Limits apply over the full ambient temperature range -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, V<sub>VDDA5V</sub> = V<sub>VINBXX</sub> = 3.7 V, V<sub>VIOSYS</sub> = V<sub>NRST</sub> = 1.8 V, V<sub>OUT</sub> = 1.1 V, (unless otherwise noted).

| SYMBOL                  | PARAMETER                                | TEST CONDITIONS                                                                                                     | MIN TYP | MAX   | UNIT |
|-------------------------|------------------------------------------|---------------------------------------------------------------------------------------------------------------------|---------|-------|------|
|                         |                                          | Average output current, Programmable via control register, V <sub>OUT</sub> = 1.1 V $^{(2)}$                        |         |       |      |
|                         |                                          | PFM_ENTRY_B0[2:0] = 000                                                                                             | 100     |       |      |
| I <sub>PWM-PFM</sub>    | PWM-to-PFM switchover current            | PFM_ENTRY_B0[2:0] = 001                                                                                             | 125     |       | mA   |
|                         | threshold                                | PFM_ENTRY_B0[2:0] = 010                                                                                             | 150     |       |      |
|                         |                                          | PFM_ENTRY_B0[2:0] = 011                                                                                             | 175     |       |      |
|                         |                                          | PFM_ENTRY_B0[2:0] = 100                                                                                             | 225     |       |      |
|                         |                                          | ADD_PH_B0[2:0] = 010                                                                                                | 500     |       |      |
|                         |                                          | ADD_PH_B0[2:0] = 011                                                                                                | 600     |       |      |
|                         | Dhanna a dalla ra la cal                 | ADD_PH_B0[2:0] = 100                                                                                                | 700     |       |      |
| ADD                     | Phase adding level                       | ADD_PH_B0[2:0] = 101                                                                                                | 800     |       | mA   |
|                         |                                          | ADD_PH_B0[2:0] = 110                                                                                                | 900     |       |      |
|                         |                                          | ADD_PH_B0[2:0] = 111                                                                                                | 1000    |       |      |
|                         | Phase shedding level                     | SHED_PH_B0[2:0] = 000                                                                                               | 300     |       |      |
|                         |                                          | SHED_PH_B0[2:0] = 001                                                                                               | 400     |       | mA   |
|                         |                                          | SHED_PH_B0[2:0] = 010                                                                                               | 500     |       |      |
| I <sub>SHED</sub>       |                                          | SHED_PH_B0[2:0] = 011                                                                                               | 600     |       |      |
|                         |                                          | SHED_PH_B0[2:0] = 100                                                                                               | 700     |       |      |
|                         |                                          | SHED_PH_B0[2:0] = 101                                                                                               | 800     |       |      |
|                         | Line Regulation                          | $2.5 V \le V_{VINBXX} \le 5 V$<br>I <sub>LOAD</sub> = 1 A, forced PWM                                               | 0.05    |       | %/V  |
|                         | Load regulation in PWM mode of operation | 100 mA $\leq$ I <sub>LOAD</sub> $\leq$ 10 A, Differential sensing enabled                                           | 0.2     |       | %/A  |
| A)/                     |                                          | AUTO (no Low-Power PFM) mode, $\rm I_{OUT}$ 0.5 mA $\rightarrow$ 500 mA $\rightarrow$ 0.5 mA, 100 ns load step      | ±30     |       | mV   |
| ΔV <sub>OUT</sub>       | Transient load step response             | PWM mode, $I_{OUT}$ 0.6 A $\rightarrow$ 2 A $\rightarrow$ 0.6 A, 400-ns load step                                   | ±20     |       | mV   |
|                         |                                          | PWM mode, $I_{OUT}$ 1 A $\rightarrow$ 8 A $\rightarrow$ 1 A, 400-ns load step                                       | ±60     |       | mV   |
| Transient line response |                                          | $V_{VINBXX}$ stepping 3.3 V <> 3.8 V, $t_r$ = $t_f$ = 10 $\mu s,$ $I_{OUT}$ = 2000 mA DC                            | ±15     |       | mV   |
|                         |                                          | DC load each phase                                                                                                  |         | 1670  | mA   |
| I <sub>OUT</sub>        | Output current                           | Six phases combined <sup>(3)</sup>                                                                                  |         | 10000 | ШA   |
| C <sub>OUT</sub>        | Output capacitance <sup>(4)</sup>        | Effective capacitance during operation, $V_{OUT} = 0.6$<br>V to 1.67 V, Min value over T <sub>A</sub> -40°C to 85°C | 30 50   |       | μF   |

- (3) The power switches in the LP8754 are designed to operate continuously with currents up to the switch current limit thresholds. However, when continuously operating at high current levels there will be significant heat generated within the IC and thus sustained total DC current which the device can support is typically limited by thermal constraints. Thermal issues will become extremely important when designing PCB and the thermal environment of the LP8754. PCB with high thermal efficiency is required to ensure the junction temperature is kept below 125°C. Completing thermal analyses in early stages of the product design process is highly recommended to predict thermal performance at board level. Under high current load conditions the serial bus master device must monitor the temperature of the converter using the Thermal warning feature, see *Protection Features Characteristics*. If the 2nd thermal warning is triggered at 120°C, the application must quickly decrease the load current to keep the converter within its recommended operating temperature.
- (4) Low-ESR Surface-Mount Ceramic Capacitors (MLCCs) used in setting electrical characteristics. The performance of the LP8754 device depends greatly on the care taken in designing the Printed Circuit Board (PCB). The use of low inductance and low serial resistance ceramic capacitors is strongly recommended, while proper grounding is crucial. Attention should be given to decoupling the power supplies. Decoupling capacitors must be connected close to the IC and between the power and ground pins to support high peak currents being drawn from System Power Rail during turn-on of the switching MOSFETs. Keep input and output traces as short as possible, because trace inductance, resistance and capacitance can easily become the performance limiting items.

Copyright © 2014, Texas Instruments Incorporated

# 6-Phase Buck System Characteristics (continued)

Limits apply over the full ambient temperature range -40°C  $\leq T_A \leq 85$ °C,  $V_{VDDA5V} = V_{VINBXX} = 3.7$  V,  $V_{VIOSYS} = V_{NRST} = 1.8$  V,  $V_{OUT} = 1.1$  V, (unless otherwise noted).

| SYMBOL                      | PARAMETER                                                          | TEST CONDITIONS                                                                                                                              | MIN  | TYP   | MAX | UNIT             |
|-----------------------------|--------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|------|-------|-----|------------------|
| C <sub>IN</sub>             | Input capacitance on each input voltage rail <sup>(5) (4)</sup>    | Effective capacitance during operation, 2.5 V $\leq$ V <sub>VINBXX</sub> $\leq$ 5 V, Min value over T <sub>A</sub> -40°C to 85°C             | 2.5  | 10    |     | μF               |
| L                           | Output inductance                                                  | Effective inductance during operation                                                                                                        | 0.25 | 0.47  | 1   | μH               |
| IBALANCE                    | Current balancing accuracy                                         | I <sub>OUT</sub> ≥ 1000 mA                                                                                                                   |      | < 10% |     |                  |
| V <sub>RIPPLE_P</sub><br>wm | Output voltage ripple PWM mode,<br>One phase active <sup>(6)</sup> | $C_{OUT}$ ESR = 10 m $\Omega$<br>PWM mode, I <sub>OUT</sub> = 200 mA<br>Switching frequency = 3 MHz                                          |      | 7     |     | mV <sub>PP</sub> |
| V <sub>RIPPLE_P</sub><br>fm | Output voltage ripple PFM mode <sup>(6)</sup>                      | $C_{OUT}$ ESR = 10 m $\Omega$<br>PFM mode<br>$I_{OUT}$ = 100 $\mu$ A                                                                         |      | 8     |     | mV <sub>PP</sub> |
| V <sub>RIPPLE_L</sub><br>p  | Output Voltage Ripple Low-Power<br>PFM mode <sup>(6)</sup>         | $\begin{array}{l} C_{OUT} \mbox{ ESR} = 10 \mbox{ m}\Omega \\ \mbox{ Low-power PFM mode} \\ \mbox{ I}_{OUT} = 100 \mu \mbox{ A} \end{array}$ |      | 8     |     | mV <sub>PP</sub> |

(5) In addition to these capacitors, at least one higher value capacitor (for example 22 μF) should be placed close to the power pins. Note that cores B0-B1 and B3-B4 do have combined power input pins.

(6) Ripple voltage should be measured at C<sub>OUT</sub> electrode on a well-designed PCB, using suggested inductors and capacitors and with a high-quality scope probe.

### 6.8 **Protection Features Characteristics**

Limits apply over the full ambient temperature range -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, V<sub>VDDA5V</sub> = V<sub>VINBXX</sub> = 3.7 V, V<sub>VIOSYS</sub> = V<sub>NRST</sub> = 1.8 V, V<sub>OUT</sub> = 1.1 V, (unless otherwise noted).

| SYMBOL               | PARAMETER                                                          | TEST CONDITIONS                                                                     | MIN  | TYP  | MAX  | UNIT |
|----------------------|--------------------------------------------------------------------|-------------------------------------------------------------------------------------|------|------|------|------|
| VOLTAGE M            | ONITORING                                                          |                                                                                     |      |      |      |      |
| V <sub>PG</sub>      | Power good threshold voltage                                       | Power good threshold for voltage decreasing, % of setting, V <sub>OUT</sub> = 1.1 V |      | 90%  |      |      |
| V <sub>OVP</sub>     | Input overvoltage protection trigger point <sup>(1)(2)</sup>       | $V_{\mbox{IN}}$ rising. Voltage monitored on VDDA5V pin                             | 5.15 | 5.30 | 5.45 | V    |
| V <sub>UVLO</sub>    | Input undervoltage lockout (UVLO) turn-on threshold <sup>(1)</sup> | V <sub>IN</sub> falling. Voltage monitored on VDDA5V pin                            | 2.15 | 2.25 | 2.35 | v    |
| V <sub>SCP</sub>     | Output short-circuit fault threshold                               | Detected by sensing the voltage on converter output with respect to GND.            |      | 400  |      | mV   |
| t <sub>MASKSCP</sub> | SCP masking time                                                   | Triggered by converter start-up, specified by design                                |      | 400  |      | μs   |
|                      |                                                                    | Triggered by converter start-up, specified by design                                |      | 400  |      | μs   |
|                      |                                                                    | Triggered by VSET transition, specified by design<br>Slew Rate setting mV/µs        |      |      |      |      |
|                      |                                                                    | 30                                                                                  |      | 50   |      |      |
|                      | Dower Cood modeling time                                           | 15                                                                                  |      | 100  |      |      |
| t <sub>MASKPG</sub>  | Power Good masking time                                            | 7.5                                                                                 |      | 200  |      |      |
|                      |                                                                    | 3.8                                                                                 |      | 400  |      |      |
|                      |                                                                    | 1.9                                                                                 |      | 800  |      | μs   |
|                      |                                                                    | 0.94                                                                                | ·    | 1600 |      |      |
|                      |                                                                    | 0.47                                                                                |      | 3200 |      |      |
|                      |                                                                    | 0.23                                                                                |      | 6400 |      |      |

 Undervoltage lock-out (UVLO) and overvoltage protection (OVP) circuits shut down the LP8754 when the system input voltage is outside the desired operating range.

(2) Limits for OVP trigger points apply when V<sub>VIOSYS</sub> is high. False OVP alarm may occur, if the input voltage rises close to 5 V while V<sub>VIOSYS</sub> is low.

# **Protection Features Characteristics (continued)**

Limits apply over the full ambient temperature range -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, V<sub>VDDA5V</sub> = V<sub>VINBXX</sub> = 3.7 V, V<sub>VIOSYS</sub> = V<sub>NRST</sub> = 1.8 V, V<sub>OUT</sub> = 1.1 V, (unless otherwise noted).

| SYMBOL            | PARAMETER                    | TEST CONDITIONS                                                     | MIN | TYP | MAX | UNIT |
|-------------------|------------------------------|---------------------------------------------------------------------|-----|-----|-----|------|
| THERMAL SH        | HUTDOWN AND MONITORING       |                                                                     |     |     |     |      |
| T <sub>SHUT</sub> | Thermal shutdown (TSD)       | Threshold, Temperature rising                                       |     | 150 |     |      |
|                   |                              | Hysteresis                                                          |     | 25  |     |      |
| T <sub>WARN</sub> | Thermal warning              | Temperature rising, 1 <sup>st</sup> warning, Interrupt only         |     | 85  |     | °C   |
|                   |                              | Hysteresis                                                          |     | 10  |     |      |
|                   | Thermal warning prior to TSD | Temperature rising, 2 <sup>nd</sup> warning, Interrupt and flag set |     | 120 |     |      |
|                   |                              | Hysteresis                                                          |     | 10  |     |      |

# 6.9 I<sup>2</sup>C Serial Bus Timing Parameters

Serial bus address is selected by the ADDR pin. Connect the pin to GND (addr = 60h), VIOSYS (addr = 61h), SDASYS (addr = 62h), or SCLSYS (addr = 63h). Both of the serial buses share the same address; that is, if addr = 60h is selected for the System bus, the Dynamic Voltage Scaling bus will respond to the same address. Start conditions are used to secure the  $I^2C$  slave address. During the  $I^2C$  bus start condition, it is detected whether the ADDR is connected to SDASYS, SCLSYS, GND, or VIOSYS. The  $I^2C$  host should allow at least 500 µs before sending data to the LP8754 after the rising edge of the VIOSYS line.

These specifications are ensured by design. Limits apply over the full ambient temperature range  $-40^{\circ}C \le T_A \le 85^{\circ}C$ ,  $V_{VDDA5V} = V_{VINBXX} = 3.7 \text{ V}$ ,  $V_{VIOSYS} = V_{NRST} = 1.8 \text{ V}$ ,  $V_{OUT} = 1.1 \text{ V}$ , (unless otherwise noted).

| SYMBOL                                                        | PARAMETER (See Figure 1 | I) TEST CONDITIONS                                         | MIN | TYP | MAX  | UNIT |
|---------------------------------------------------------------|-------------------------|------------------------------------------------------------|-----|-----|------|------|
| DIGITAL TIMING SPECIFICATIONS (SCL, SDA) <sup>(1)(2)(3)</sup> |                         |                                                            |     |     |      |      |
|                                                               |                         | Standard mode                                              |     |     | 100  | kHz  |
| £                                                             | Sorial clock frequency  | Fast mode                                                  |     |     | 400  | kHz  |
| f <sub>CLK</sub>                                              | Serial clock frequency  | High-speed mode, $C_b = 100 \text{ pF} \text{ (max)}$      |     |     | 3.4  | MHz  |
|                                                               |                         | High-speed mode, $C_b = 400 \text{ pF} (\text{max})^{(4)}$ |     |     | 1.7  | MHz  |
|                                                               |                         | Standard mode                                              | 4.7 |     |      |      |
|                                                               | CCL low time            | Fast mode                                                  | 1.3 |     |      | μs   |
| t <sub>LOW</sub>                                              | SCL low time            | High-speed mode, $C_b = 100 \text{ pF} \text{ (max)}$      | 160 |     |      | ~~   |
|                                                               |                         | High-speed mode, $C_b = 400 \text{ pF} (\text{max})^{(4)}$ | 320 |     |      | ns   |
|                                                               |                         | Standard mode                                              | 4.0 |     |      |      |
|                                                               | COL high time           | Fast mode                                                  | 0.6 |     |      | μs   |
| t <sub>HIGH</sub>                                             | SCL high time           | High-speed mode, $C_b = 100 \text{ pF} \text{ (max)}$      | 60  |     |      |      |
|                                                               |                         | High-speed mode, $C_b = 400 \text{ pF} (\text{max})^{(4)}$ | 120 |     |      | ns   |
|                                                               |                         | Standard mode                                              | 250 |     |      |      |
| t <sub>SU;DAT</sub>                                           | Data setup time         | Fast mode                                                  | 100 |     |      | ns   |
|                                                               |                         | High-speed mode                                            | 10  |     |      |      |
|                                                               |                         | Standard mode                                              | 0   |     | 3.45 |      |
|                                                               |                         | Fast mode                                                  | 0   |     | 0.9  | μs   |
| t <sub>HD;DAT</sub>                                           | Data hold time          | High-speed mode, $C_b = 100 \text{ pF} \text{ (max)}$      | 0   |     | 70   | ~~~  |
|                                                               |                         | High-speed mode, $C_b = 400 \text{ pF} (\text{max})^{(4)}$ | 0   |     | 150  | ns   |

(1) Unless otherwise stated, 'SDA' in this paragraph refers to both of the SDASR and SDASYS signals, and respectively 'SCL' refers to SCLSR and SCLSYS signals.

(2) C<sub>b</sub> refers to the capacitance of one bus line. C<sub>b</sub> is expressed in pF units. The specification table provided applies to both of the interfaces; DVS and System interface.

(3) The power-on default setting for the system bus and the DVS bus is High-speed-enabled, there is no handshaking required to initiate High speed.

(4) For bus line loads  $C_b$  between 100 pF and 400 pF the timing parameters must be linearly interpolated.

Copyright © 2014, Texas Instruments Incorporated

# I<sup>2</sup>C Serial Bus Timing Parameters (continued)

Serial bus address is selected by the ADDR pin. Connect the pin to GND (addr = 60h), VIOSYS (addr = 61h), SDASYS (addr = 62h), or SCLSYS (addr = 63h). Both of the serial buses share the same address; that is, if addr = 60h is selected for the System bus, the Dynamic Voltage Scaling bus will respond to the same address. Start conditions are used to secure the  $I^2C$  slave address. During the  $I^2C$  bus start condition, it is detected whether the ADDR is connected to SDASYS, SCLSYS, GND, or VIOSYS. The  $I^2C$  host should allow at least 500 µs before sending data to the LP8754 after the rising edge of the VIOSYS line.

These specifications are ensured by design. Limits apply over the full ambient temperature range  $-40^{\circ}C \le T_A \le 85^{\circ}C$ ,  $V_{VDDA5V} = V_{VINBXX} = 3.7 \text{ V}$ ,  $V_{VIOSYS} = V_{NRST} = 1.8 \text{ V}$ ,  $V_{OUT} = 1.1 \text{ V}$ , (unless otherwise noted).

| SYMBOL              | PARAMETER (See Figure 1)                               | TEST CONDITIONS                                            | MIN | TYP MA | K UNIT |
|---------------------|--------------------------------------------------------|------------------------------------------------------------|-----|--------|--------|
|                     |                                                        | Standard mode                                              | 4.7 |        |        |
| t <sub>SU;STA</sub> | Set-up time for a repeated<br>start condition          | Fast mode                                                  | 0.6 |        | μs     |
|                     | Start Condition                                        | High-speed mode                                            | 160 |        | ns     |
|                     |                                                        | Standard mode                                              | 4.0 |        |        |
| t <sub>HD;STA</sub> | Hold time for a start or a                             | Fast mode                                                  | 0.6 |        | μs     |
|                     | repeated start condition                               | High-speed mode                                            | 160 |        | ns     |
|                     | Bus free time between a stop                           | Standard mode                                              | 4.7 |        |        |
| BUF                 | and start condition                                    | Fast mode                                                  | 1.3 |        | μs     |
|                     |                                                        | Standard mode                                              | 4.0 |        |        |
| SU:STO              | Set-up time for a stop<br>condition                    | Fast mode                                                  | 0.6 |        | μs     |
|                     | condition                                              | High-speed mode                                            | 160 |        | ns     |
|                     |                                                        | Standard mode                                              |     | 100    | 0 ns   |
|                     | Rise time of SDA signal                                | Fast mode                                                  | 20  | 30     | 0 ns   |
| rDA                 |                                                        | High-speed mode, C <sub>b</sub> = 100 pF (max)             | 10  | 8      | 0 ns   |
|                     |                                                        | High-speed mode, $C_b = 400 \text{ pF} (\text{max})^{(4)}$ | 20  | 16     | 0 ns   |
|                     |                                                        | Standard mode                                              |     | 30     | 0 ns   |
|                     |                                                        | Fast Mode                                                  | 6.5 | 30     | 0 ns   |
| fDA                 | Fall time of SDA signal                                | High-speed mode, C <sub>b</sub> = 100 pF (max)             | 10  | 8      | 0 ns   |
|                     |                                                        | High-speed mode, $C_b = 400 \text{ pF} (\text{max})^{(4)}$ | 20  | 16     | 0 ns   |
|                     |                                                        | Standard mode                                              |     | 100    | 0 ns   |
|                     |                                                        | Fast mode                                                  | 20  | 30     | 0 ns   |
| rCL                 | Rise time of SCL signal                                | High-speed mode, C <sub>b</sub> = 100 pF (max)             | 10  | 4      | 0 ns   |
|                     |                                                        | High-speed mode, $C_b = 400 \text{ pF} (\text{max})^{(5)}$ | 20  | 8      | 0 ns   |
|                     | Rise time of SCL signal after                          | High-speed mode, C <sub>b</sub> = 100 pF (max)             | 10  | 8      | 0 ns   |
| rCL1                | a repeated start condition and after anacknowledge bit | High-speed mode, $C_b = 400 \text{ pF} (\text{max})^{(5)}$ | 20  | 16     | 0 ns   |
|                     |                                                        | Standard mode                                              |     | 30     | 0 ns   |
|                     |                                                        | Fast mode                                                  | 6.5 | 30     | 0 ns   |
| fCL                 | Fall time of a SCL signal                              | High-speed mode, $C_b = 100 \text{ pF} \text{ (max)}$      | 10  | 4      | 0 ns   |
|                     |                                                        | High-speed mode, $C_b = 400 \text{ pF} (\text{max})^{(5)}$ | 20  | 8      | 0 ns   |
| C <sub>b</sub>      | Capacitive load for each bus line (SCL and SDA)        |                                                            |     | 40     | 0 pF   |
|                     | Pulse width of spike                                   | Fast mode                                                  |     | 5      | 0 ns   |
| SP                  | suppressed <sup>(6)</sup>                              | High-speed mode                                            |     | 1      | 0      |

(5) For bus line loads  $C_b$  between 100 pF and 400 pF the timing parameters must be linearly interpolated.

(6) Spike suppression filtering on SCLSYS, SCLSR, SDASYS and SDASR will suppress spikes that are less than the indicated width.





Figure 1. I<sup>2</sup>C Timing

# 6.10 Typical Characteristics

Unless otherwise specified:  $V_{VDDA5V} = V_{VINBXX} = 3.7$  V,  $V_{OUT} = 1.1$  V,  $T_A = 25^{\circ}C$ 



# **Typical Characteristics (continued)**

# Unless otherwise specified: V\_{VDDA5V} = V\_VINBXX = 3.7 V, V\_OUT = 1.1 V, T\_A = 25°C





# 7 Detailed Description

## 7.1 Overview

The LP8754 is a high-efficiency, high-performance power supply IC with six step-down DC-DC converter cores. It delivers 0.6 V to 1.67 V regulated voltage rail from either a single Li-Ion or three cell NiMH/NiCd batteries to portable devices such as cell phones and PDAs.

There are three modes of operation for the 6-phase converter, depending on the output current required: PWM (Pulse Width Modulation), PFM (Pulse-Frequency Modulation), and Low-Power PFM. Converter operates in PWM mode at high load currents of approximately 250 mA or higher, depending on register setting. Lighter output current loads will cause the converter to automatically switch into PFM or Low-Power PFM mode for reduced current consumption and a longer battery life. Forced PWM is also available for highest transient performance.

Under no-load conditions the device can be set to Standby or Shutdown. Shutdown mode turns off the device, offering the lowest current consumption ( $I_{SHDN} = 0.1 \ \mu A \ typ.$ ). Additional features include soft-start, undervoltage lockout, input overvoltage protection, current overload protection, thermal warning, and thermal shutdown.

The modes and features can be programmed via control registers. All the registers can be accessed with both I<sup>2</sup>C serial interfaces: System serial interface and Dynamic voltage scaling (DVS) interface. Using DVS interface for dynamic voltage scaling prevents latencies if System serial interface is busy. Using DVS interface is optional; System serial interface can also be used for dynamic voltage scaling.

### 7.1.1 Buck Information

The LP8754 has six integrated high-efficiency buck converter cores. The cores are designed for flexibility; most of the functions are programmable, thus allowing optimization of the SMPS operation for each application. The cores are bundled together to establish a multi-phase converter This is shown in Figure 24.

### **Operating Modes:**

- OFF: Output is isolated from the input voltage rail in this mode. Output has an optional pull-down resistor which can be enabled with BUCK0\_CTRL.RDIS\_B0 bit.
- PWM: Converter operates in buck configuration. Average switching frequency is constant.
- PFM: Converter switches only when output voltage decreases below programmed threshold. Inductor current is discontinuous.
- Low-Power PFM: This mode is similar to PFM mode, but used with lower load conditions. In this mode some of the internal blocks are turned off between the PFM pulses. Load transient response is compromised due to the wake-up time.

### Features:

- DVS support
- Automatic mode control based on the loading
- Synchronous rectification
- Current mode loop with PI compensator
- Soft start
- · Power good flag with maskable interrupt
- Overvoltage comparator
- Phase control and spread spectrum techniques for reducing EMI
- Average output current sensing (for PFM/PWM entry/exit, phase adding/shedding, and load current reporting)
- Current balancing between the phases of the converter
- Differential voltage sensing
- Dynamic phase adding/shedding, each output being phase shifted

### Programmability (The following parameters can be programmed via registers):

- Output voltage
- Forced PWM operation
- Switch current limits for high side FET
- PWM/PFM mode entry and exit (based on average output current)

LP8754 SNVS861A – FEBRUARY 2014 – REVISED AUGUST 2014 TEXAS INSTRUMENTS

www.ti.com

## **Overview (continued)**

- Phase adding and shedding levels
- Output voltage slew rate

# 7.2 Functional Block Diagram



## 7.3 Features Descriptions

## 7.3.1 Multi-Phase DC/DC Converters

A multi-phase synchronous buck converter offers several advantages over a single power-stage converter. For application processor power delivery, lower ripple on the input and output currents and faster transient response to load steps are the most significant advantages. Also, since the load current is evenly shared among multiple channels, the heat generated is greatly reduced for each channel due to the fact that power loss is proportional to square of current. Physical size of the output inductor shrinks significantly for the similar reason.



# Features Descriptions (continued)



Figure 8. Detailed Block Diagram Showing One Buck Core

### 7.3.1.1 Multi-Phase Operation and Phase-Shedding

Under heavy load conditions, the switching phase of the bucks are interleaved. As a result, the 6-phase converter has higher effective switching frequency than the switching frequency of any one phase.

The parallel operation decreases the efficiency at low load conditions. In order to overcome this operational inefficiency, the LP8754 automatically changes the number of active phases to maximize the efficiency. This is called phase-shedding and the concept is illustrated in Figure 9.





<sup>(1)</sup> Graph is not to scale and is for illustrative purposes only.



### **Features Descriptions (continued)**

### 7.3.1.2 Transitions Between Low-Power PFM, PFM, and PWM Modes

Normal PWM-mode operation with phase-shedding can optimize efficiency at mid-to-full load, but this is usually at the expense of light-load efficiency. The LP8754 converter operates in PWM mode at a load current of 100 to 375 mA or higher; this mode transition trip-point is set by register. Lighter load current causes the device to automatically switch into PFM mode for reduced current consumption. By combining PFM and PWM modes in the same regulator and providing automatic switching, high efficiency can be achieved over a wide output load current range.

Efficiency is further enhanced when the converter enters Low-Power PFM mode. The LP8754 includes Low-Power mode function for low-current consumption. In this mode most of the internal blocks are disabled between the inductor current ramp up and ramp down phases to reduce the operating current. However, as a result, the transient performance of the converter is compromised. The Low-Power mode can be enabled by control register setting. Also, the application processor or the PMIC may provide an HW signal (NSLP) to the LP8754 input to indicate when the processor has entered a low-power state. When the signal is asserted, the LP8754 Low-Power PFM function will be enabled, and the LP8754 will run with a reduced input current. The right timing of the NSLP signal from the system is important for best load-transient performance. The NSLP signal should be asserted only when load current is stable and below 30 mA. Before the load current increases above 30 mA, the NSLP signal should be de-asserted 100  $\mu$ s (minimum) prior to a load step to prepare the converter for the higher load current.

### 7.3.1.3 Buck Converter Load Current

The buck load current can be monitored via I<sup>2</sup>C registers. Current of different buck converter cores or the total load current of the master can be selected from register 0x21 (see SEL\_I\_LOAD). A write to this selection register starts a current measurement sequence. The measurement sequence is a minimum of 50 µs long. When a measurement sequence starts, the FLAGS\_1.I\_LOAD\_READY bit in register 0x0E is set to '0'. After the measurement sequence is finished, the FLAGS\_1.I\_LOAD\_READY bit is set to '1'. (Note that by default this bit is '0'.) The measurement result can be read from registers 0x22 (LOAD\_CURR.BUCK\_LOAD\_CURR[7:0]) and 0x21 (SEL\_I\_LOAD\_BUCK\_LOAD\_CURR[10:8]). The measurement result [10:0] LSB is 10 mA, and the maximum value of the measurement is 20 A. The LP8754 can be configured to give out an interrupt after the load current measurement sequence is finished. Load current measurement interrupt can be masked with INT\_MASKS\_2.MASK\_I\_LOAD\_READY bit.

### 7.3.1.4 Spread Spectrum Mode

Systems with periodic switching signals may generate a large amount of switching noise in a set of narrowband frequencies (the switching frequency and its harmonics). The usual solution to reduce noise coupling is to add EMI-filters and shields to the boards. The LP8754's register-selectable spread spectrum mode minimizes the need for output filters, ferrite beads, or chokes. In spread spectrum mode, the switching frequency varies randomly around the center frequency, reducing the EMI emissions radiated by the converter, associated passive components, and PCB traces. See Figure 10.



# **Features Descriptions (continued)**



Where a fixed-frequency converter exhibits large amounts of spectral energy at the switching frequency, the spread spectrum architecture of the LP8754 spreads that energy over a large bandwidth.

### Figure 10. Spread Spectrum Modulation

### 7.3.2 Power-Up and Output Voltage Sequencing

The power-up sequence for the LP8754 is as follows:

- V<sub>VINBXX</sub> and V<sub>VDDA5V</sub> reach min recommended levels.
- V<sub>VIOSYS</sub> set high. Enables the system I/O interface. For power-on-reset (POR), the I<sup>2</sup>C host should allow at least 500 µs before sending data to the LP8754 after the rising edge of the VIOSYS line.
- V<sub>LDO</sub> voltage is raising. The LDO voltage is generated internally. The internal POR signal is activated.
- Internal POR deasserted, OTP read.
- Device enters standby mode.
- DC/DC enable, output voltage, voltage slew rate programmed over I<sup>2</sup>C as needed by the application.
- NRST set high. The DC/DC converter can be enabled and disabled by VSET\_B0.EN\_DIS\_B0 bit or using the NRST signal.



Figure 11. Timing Diagram for the Power-Up Sequence

TEXAS INSTRUMENTS

www.ti.com

## **Features Descriptions (continued)**

| Table 1. | Power-Up Sequence                     |   |
|----------|---------------------------------------|---|
|          | · · · · · · · · · · · · · · · · · · · | _ |

| SYMBOL            | PARAMETER                                       | CONDITION <sup>(1)</sup> | MIN | TYP  | MAX | UNIT |
|-------------------|-------------------------------------------------|--------------------------|-----|------|-----|------|
| t <sub>0</sub>    | $V_{VDDA5V}$ to $V_{VIOSYS}$ assertion          |                          | 0   |      |     | μs   |
| t <sub>1</sub>    | LDO <sub>ON</sub> Delay Time                    | $C_{LDO} = 1 \ \mu F$    |     | <100 | 150 | μs   |
| t <sub>2</sub>    | LDO <sub>ON</sub> to NRST HIGH                  |                          | 0   |      |     | μs   |
| t <sub>I2CT</sub> | Device ready for I <sup>2</sup> C data transfer |                          | 500 |      |     | μs   |

(1) These specification table entries are specified by design. The power input lines V<sub>VINBXX</sub>, V<sub>VDDA5V</sub> and V<sub>VIOSYS</sub> must be stable before the NRST line goes High. Also, the V<sub>LDO</sub> line must be stable 1.8 V before the NRST line goes High.

### 7.3.3 Device Reset Scenarios

There are three reset methods implemented on the LP8754:

- Software reset
- Hardware reset
- Power-on reset (POR)

An SW-reset occurs when the RESET.SW\_RESET bit is written first with 1, followed by 0 right after that. This event resets the control registers shown in Table 2 to the default values. The temperature, power good, and other faults are persistent over the SW reset to allow for the system to identify to cause of the failure.

An internal power-on reset (POR) occurs when the supply voltage ( $V_{VDDA5V}$ ) transitions above the POR threshold or  $V_{VIOSYS}$  is toggled low/high. Each of the registers contain a factory-defined value upon POR, and this data remains there until any of the following occurs:

- Device sets a Flag bit, causing the Status register to be updated. The other registers remain untouched.
- A different data word is written to a writable register.

The internal registers will lose their contents if the supply voltage (V<sub>VDDA5V</sub>) goes below 1 V (typ.).

A hardware reset is accomplished by NRST low. This event resets the control registers shown in Table 2 to the default values.

Under OVP, UVLO, TSD, or V<sub>VIOSYS</sub> low (while NRST still high) conditions, a Fast Power-Down is launched.







Figure 13. NRST Stays HIGH While V<sub>VIOSYS</sub> Transition from HIGH to LOW Happens (Marked as '2')







Figure 14. Fast Power-Down

### Figure 15. Reset Timings

| SYMBOL            | PARAMETER                                                        | LIMIT                                     |
|-------------------|------------------------------------------------------------------|-------------------------------------------|
| t <sub>RST1</sub> | NRST active low pulse width                                      | 1 µs min + value on DELAY_BUCK0 register. |
| t <sub>RST2</sub> | NRST inactive or I <sup>2</sup> C reset event to MEMORY READ end | 25 µs max                                 |

## Table 2. Hardware Reset, Power-On Reset (POR) and Software Reset: Registers After Reset

| HEX ADDRESS  | REGISTER                                  | SOFTWARE RESET<br>I <sup>2</sup> C RESET | HARDWARE RESET<br>NRST LOW <sup>(1)</sup> | POWER-ON RESET<br>V <sub>VIOSYS</sub> LOW |
|--------------|-------------------------------------------|------------------------------------------|-------------------------------------------|-------------------------------------------|
| 0x00         | VSET_B0                                   | All bits retained                        | All bits retained                         | All bits cleared                          |
| 0x06         | FPWM                                      | All bits cleared                         | All bits cleared                          | All bits cleared                          |
| 0x07 to 0x0C | BUCK0_CTRL to BUCK5_CTRL                  | All bits cleared                         | All bits cleared                          | All bits cleared                          |
| 0x0D         | FLAGS_0                                   | All bits retained                        | All bits retained                         | All bits cleared                          |
| 0x0E         | FLAGS_1                                   | All bits retained                        | All bits retained                         | All bits cleared                          |
| 0x0F         | INT_MASK0                                 | All bits cleared                         | All bits cleared                          | All bits cleared                          |
| 0x10         | GENERAL All bits cleared All bits cleared |                                          | All bits cleared                          | All bits cleared                          |
| 0x11         | RESET                                     | N/A                                      | All bits cleared                          | All bits cleared                          |
| 0x12         | DELAY_BUCK0                               | All bits cleared                         | All bits cleared                          | All bits cleared                          |
| 0x18         | CHIP_ID                                   |                                          | Read Only                                 |                                           |
| 0x19         | PFM_LEV_B0                                | All bits cleared                         | All bits cleared                          | All bits cleared                          |
| 0x1F         | PHASE_LEV_B0                              | All bits cleared                         | All bits cleared                          | All bits cleared                          |
| 0x21         | SEL_I_LOAD                                | All bits retained                        | All bits retained                         | All bits cleared                          |
| 0x22         | LOAD_CURR                                 |                                          | Read Only                                 |                                           |
| 0x2E         | INT_MASK_2                                | All bits cleared                         | All bits cleared                          | All bits cleared                          |

(1) Reset will take effect upon complete of the power-down sequence.

### 7.3.4 Diagnosis and Protection Features

The LP8754 is capable of providing two levels of protection features: warnings for diagnosis and faults which are causing the converters to shut down. When the device detects warning or fault conditions, the LP8754 sets the flag bits indicating which fault or warning conditions have occurred; the INT pin will be pulled low. INT will be released again after a clear of flags is complete. The flag bits are persistent over reset to allow for the system to identify what was causing the interrupt and/or converter shutdown.

Also, the LP8754 has a soft-start circuit that limits in-rush current during start-up. The output voltage increase rate is 30 mV/µs (default) during soft-start.

| EVENT                             | REGISTER.BIT      | INTERRUPT SIGNAL<br>PRODUCED?                                             | INT MASK AVAILABLE? |
|-----------------------------------|-------------------|---------------------------------------------------------------------------|---------------------|
| SCP triggered                     | FLAGS_1.SCP       | Yes                                                                       | Yes                 |
| Not PowerGood                     | FLAGS_0.nPG_B0    | Yes                                                                       | Yes                 |
| TEMP status change                | FLAGS_0.TEMP[1:0] | On any temperature change<br>except for the case when<br>TEMP[1:0] = 0b11 | Yes                 |
| Thermal warning                   | FLAGS_1.T_WARNING | Yes                                                                       | Yes                 |
| Thermal shutdown                  | FLAGS_1.THSD      | Yes                                                                       | No                  |
| OVP triggered                     | FLAGS_1.OVP       | Yes                                                                       | Yes                 |
| Load current measurement<br>ready |                   |                                                                           | Yes                 |
| UVLO triggered                    | FLAGS_1.UVLO      | Yes                                                                       | Yes                 |

### Table 3. Summary of Exceptions and Interrupt Signals

### 7.3.4.1 Warnings for Diagnosis (No Power Down)

### 7.3.4.1.1 Short-Circuit Protection (SCP)

A short-circuit protection feature allows the LP8754 to protect itself and external components during overload conditions. The output short-circuit fault threshold is 400 mV (typ.).

### 7.3.4.1.2 Power Good Monitoring

When the converter's feedback-pin voltage falls lower than 90% (typ.) of the set voltage, the FLAGS\_0.nPG\_B0 flag is set. To prevent a false alarm, the power good circuit is masked during converter start-up and voltage transitions. The duration of the power good mask is set to 400 µs for converter start-up. For voltage ramps the masking time is extended by an internal logic circuit up to 6.4 ms. (See *Protection Features Characteristics*.)



Masking time for start-up is constant 400  $\mu s$  (typ.). Masking time for voltage transitions depends on the selected ramp rates.

### Figure 16. Power Good Masking Principle

### 7.3.4.1.3 Thermal Warnings

Prior to the thermal shutdown, thermal warnings are set. The first warning is set at 85°C (INT pin low), and the second at 120°C (INT pin pulled low and FLAGS\_1.T\_WARNING flag set). If the chip temperature crosses any of the thresholds of 85°C, 120°C, or 150°C (see FLAGS\_0 register) the INT pin will be triggered. INT will be cleared upon read of FLAGS\_0.TEMP[1:0] bits except if FLAGS\_0.TEMP [1:0] = 0b11, which is a thermal fault event.



### 7.3.4.2 Faults (Fault State and Fast Power Down)

### 7.3.4.2.1 Undervoltage Lock-out (UVLO)

When the input voltage falls below  $V_{UVLO}$  (typ. 2.25 V) at the VDDA5V pin, the LP8754 indicates a fault by activating the FLAGS\_1.UVLO flag. The buck converter shut down without a power-down sequence (Fast Power-Down). The flag will remain active until the input voltage is raised above the UVLO threshold. If the flag is cleared while the fault persists, the flag is immediately re-asserted, and interrupt remains active.

### 7.3.4.2.2 Overvoltage Protection (OVP)

When an input voltage greater than  $V_{OVP}$  (typ. 5.3 V) is detected at the VDDA5V pin, the LP8754 indicates a fault by activating the FLAGS\_1.OVP flag. The buck converter is shut down immediately (Fast Power-Down). The flag will remain active until the input voltage is below the OVP threshold. If the flag is cleared while the fault persists, the flag is immediately re-asserted and interrupt remains active.

### 7.3.4.2.3 Thermal Shutdown (THSD)

The LP8754 has a thermal overload protection function that operates to protect itself from short-term misuse and overload conditions. When the junction temperature exceeds around 150°C, the device enters shutdown via fault-state. INT will be cleared upon write of the FLAGS\_1.THSD flag even when thermal shutdown is active. This allows automatic recovery when temperature decreases below thermal shutdown level. See Figure 17 for LP8754 thermal diagnosis and protection features.





Note that INT is asserted whenever any of the thermal thresholds is crossed, if unmasked. Note also the  $10^{\circ}$ C Hysteresis on the T<sub>J</sub> Thresholds.

## Figure 17. Thermal Warnings and Thermal Shutdown Flow

## 7.4 Device Functional Modes

- **SHUTDOWN:** All switch, reference, control and bias circuitry of the LP8754 are turned off. The main battery supply voltage is high enough to start the buck power-up sequence but V<sub>VIOSYS</sub> and NRST are LOW.
- **STANDBY:** Setting V<sub>VIOSYS</sub> HIGH enables standby-operation. All registers can be read or written by the system master via the system serial interface. Recovery from UVLO, TSD, or OVP event also leads to standby.
- **ACTIVE:** Regulated DC/DC converters are on or can be enabled with full current capability. In this mode, all features and control registers are available via the system serial bus and via DVS interface.
- LOW-POWER: At light loads (less than ~30 mA), and when the load does not require highest level of transient performance, the device enters automatically Low-Power mode. In this mode the part operates at low lq. Conditions entering and exiting Low-Power mode are shown in Figure 18.



## **Device Functional Modes (continued)**





TEXAS INSTRUMENTS

# 7.5 Programming

## 7.5.1 I<sup>2</sup>C-Compatible Interface

The I<sup>2</sup>C-compatible synchronous serial interface provides access to the programmable functions and registers on the device. This protocol uses a two-wire interface for bidirectional communications between the IC's connected to the bus. The two interface lines are the Serial Data Line (SDA), and the Serial Clock Line (SCL). Every device on the bus is assigned a unique address and acts as either a Master or a Slave depending on whether it generates or receives the serial clock SCL. The SCL and SDA lines should each have a pull-up resistor placed somewhere on the line and remain HIGH even when the bus is idle. Note: CLK pin is not used for serial bus data transfer. There are two buses implemented: the System I<sup>2</sup>C bus and the DVS bus. In the following paragraphs, SCL refers to both SCLSYS and SCLSR, and SDA refers to SDASYS and SDASR. The LP8754 supports standard mode (100 kHz), fast mode (400 kHz) and high-speed mode (3.4 MHz).

### 7.5.1.1 Data Validity

The data on SDA line must be stable during the HIGH period of the clock signal (SCL). In other words, state of the data line can only be changed when clock signal is LOW.



Figure 19. Data Validity Diagram

### 7.5.1.2 Start and Stop Conditions

The LP8754 is controlled via an I<sup>2</sup>C-compatible interface. START and STOP conditions classify the beginning and end of the I<sup>2</sup>C session. A START condition is defined as SDA transitions from HIGH to LOW while SCL is HIGH. A STOP condition is defined as SDA transition from LOW to HIGH while SCL is HIGH. The I<sup>2</sup>C master always generates the START and STOP conditions.



Figure 20. Start and Stop Sequences

The I<sup>2</sup>C bus is considered busy after a START condition and free after a STOP condition. During data transmission the I<sup>2</sup>C master can generate repeated START conditions. A START and a repeated START condition are equivalent function-wise. The data on SDA must be stable during the HIGH period of the clock signal (SCL). In other words, the state of SDA can only be changed when SCL is LOW. Figure 1 shows the SDA and SCL signal timing for the I<sup>2</sup>C-Compatible Bus. See the  $l^2$ C Serial Bus Timing Parameters for timing values.

### 7.5.1.3 Transferring Data

Every byte put on the SDA line must be eight bits long, with the most significant bit (MSB) being transferred first. Each byte of data has to be followed by an acknowledge bit. The acknowledge related clock pulse is generated by the master. The master releases the SDA line (HIGH) during the acknowledge clock pulse. The LP8754 pulls down the SDA line during the 9th clock pulse, signifying an acknowledge. The LP8754 generates an acknowledge after each byte has been received.



### **Programming (continued)**

There is one exception to the "acknowledge after every byte" rule. When the master is the receiver, it must indicate to the transmitter an end of data by not-acknowledging ("negative acknowledge") the last byte clocked out of the slave. This "negative acknowledge" still includes the acknowledge clock pulse (generated by the master), but the SDA line is not pulled down.

After the START condition, the bus master sends a chip address. This address is seven bits long followed by an eighth bit which is a data direction bit (READ or WRITE). For the eighth bit, a "0" indicates a WRITE and a "1" indicates a READ. The second byte selects the register to which the data will be written. The third byte contains data to write to the selected register.



Figure 21. Write Cycle (w = write; SDA = '0'), id = device address = 60Hex for LP8754.



When READ function is to be accomplished, a WRITE function must precede the READ function as shown above.

```
Figure 22. Read Cycle (r = read; SDA = '1'), id = device address = 60Hex for LP8754.
```

## 7.5.1.4 $\beta$ C-Compatible Chip Address

The device address for the LP8754 is 0x60 (ADDR pin tied to the GND). After the START condition, the  $I^2C$  master sends the 7-bit address followed by an eighth bit, read or write (R/W). R/W = 0 indicates a WRITE and R/W = 1 indicates a READ. The second byte following the device address selects the register address to which the data will be written. The third byte contains the data for the selected register.



Here device address is 1100000Bin = 60 Hex.

Figure 23. Device Address



### **Programming (continued)**

### 7.5.1.5 Auto-Increment Feature

The auto-increment feature allows writing several consecutive registers within one transmission. Every time an 8bit word is sent to the LP8754, the internal address index counter will be incremented by one, and the next register will be written. Table 4 below shows writing sequence to two consecutive registers. Note: the autoincrement feature does not work for read.

| Master<br>Action | Start | Device<br>Address<br>= 60H | Write |     | Register<br>Address |     | Data |     | Data |     | Stop |
|------------------|-------|----------------------------|-------|-----|---------------------|-----|------|-----|------|-----|------|
| LP8754<br>Action |       |                            |       | ACK |                     | ACK |      | ACK |      | ACK |      |

### Table 4. Auto-Increment Example

### 7.6 Register Maps

### 7.6.1 Register Descriptions

The LP8754 is controlled by a set of registers through the system serial interface port or through the Dynamic Voltage Scaling interface. Table 5 below lists device registers, their addresses and their abbreviations. A more detailed description is given in the sections *VSET\_B0* to INT\_MASK\_2.

Many registers contain bits, that are reserved for future use. When writing to a register, any reserved bits should not be changed.

| Addr | Register     | Read /<br>Write | D7            | D6        | D5               | D4          | D3                   | D2              | D1                | D0            |
|------|--------------|-----------------|---------------|-----------|------------------|-------------|----------------------|-----------------|-------------------|---------------|
| 0x00 | VSET_B0      | R/W             | EN_DIS_B<br>0 | VSELB     |                  |             | VSET_B0[6:0]         |                 |                   |               |
| 0x06 | FPWM         | R/W             |               |           |                  | Reserved    |                      |                 |                   | FPWM_B0       |
| 0x07 | BUCK0_CTRL   | R/W             | OC_LEV        | ′_B0[1:0] | LP_B0            | RDIS_B0     | Reserved             |                 | RAMP_B0[2:0]      |               |
| 0x08 | BUCK1_CTRL   | R/W             | OC_LEV        | ′_B1[1:0] |                  |             | Rese                 | rved            |                   |               |
| 0x09 | BUCK2_CTRL   | R/W             | OC_LEV        | /_B2[1:0] |                  |             | Rese                 | rved            |                   |               |
| 0x0A | BUCK3_CTRL   | R/W             | OC_LEV        | ′_B3[1:0] |                  |             | Rese                 | rved            |                   |               |
| 0x0B | BUCK4_CTRL   | R/W             | OC_LEV        | ′_B4[1:0] |                  |             | Rese                 | rved            |                   |               |
| 0x0C | BUCK5_CTRL   | R/W             | OC_LEV        | /_B5[1:0] |                  |             | Rese                 | rved            |                   |               |
| 0x0D | FLAGS_0      | R/W             |               |           | Reserved         |             |                      | nPG_B0          | TEM               | P[1:0]        |
| 0x0E | FLAGS_1      | R/W             | Rese          | erved     | I_LOAD_REA<br>DY | UVLO        | T_WARNIN<br>G        | THSD            | OVP               | SCP           |
| 0x0F | INT_MASK_0   | R/W             |               |           | Reserved         |             |                      | MASK_nPG<br>_B0 | MASK_OVP          | MASK_SCP      |
| 0x10 | GENERAL      | R/W             | Rese          | erved     | EN_SS            | Reserved    | DIS_DIF_B0           | Reserved        | SLP_POL           | LP_EN         |
| 0x11 | RESET        | R/W             |               |           |                  | Reserved    |                      |                 |                   | SW_RESET      |
| 0x12 | DELAY_BUCK0  | R/W             |               |           |                  | DELAY       | (_B0[7:0]            |                 |                   |               |
| 0x18 | CHIP_ID      | R               | DEVICE        |           | 1                | OTP_REV[4:0 | ]                    |                 | DIE_R             | EV[1:0]       |
| 0x19 | PFM_LEV_B0   | R/W             | Reserved      | Р         | FM_ENTRY_B0[     | 2:0]        | Reserved             | PF              | M_EXIT_B0[2       | :0]           |
| 0x1F | PHASE_LEV_B0 | R/W             | Reserved      |           | ADD_PH_B0[2:0    | 0]          | Reserved             | SI              | HED_PH_B0[2       | :0]           |
| 0x21 | SEL_I_LOAD   | R/W             | Reserved      | BUC       | K_LOAD_CURF      | R[10:8]     | Reserved             | LOAD_C          | URRENT_SOL        | JRCE[2:0]     |
| 0x22 | LOAD_CURR    | R               |               |           |                  | BUCK_LOA    | D_CURR[7:0]          |                 |                   |               |
| 0x2E | INT_MASK_2   | R/W             |               | R         | eserved          |             | MASK_ILO<br>AD_READY | MASK_UVL<br>O   | MASK_TWA<br>RNING | MASK_TEM<br>P |

Table 5.



## 7.6.2 VSET\_B0

Address: 0x00

|      | D7     | D6                 |     | D5 | D4                                                           | D3             | D2 | D1 | D0              |
|------|--------|--------------------|-----|----|--------------------------------------------------------------|----------------|----|----|-----------------|
| EN_  | DIS_B0 |                    |     |    |                                                              | VSET_B0[6:0]   |    |    |                 |
| Bits | Fie    | Field Type Default |     |    | Description                                                  |                |    |    |                 |
| 7    | EN_D   | NS_B0              | R/W | 1  | operation of the s<br>0 = Converter dis<br>1 = Converter ena | abled          |    |    |                 |
| 6:0  |        |                    |     |    |                                                              | 0 mV * VSET_B0 |    |    | mped to 1.67 V. |

### 7.6.3 FPWM

Address: 0x06

| D7 | D6 | D5 | D4       | D3 | D2 | D1 | D0      |
|----|----|----|----------|----|----|----|---------|
|    |    |    | Reserved |    |    |    | FPWM_B0 |

| Bits | Field    | Туре | Default  | Description                                                                                                                                                                                                                                                                  |
|------|----------|------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:1  | Reserved | R/W  | 001 1111 |                                                                                                                                                                                                                                                                              |
| 0    | FPWM_B0  | R/W  | 1        | Forced PWM mode of operation, Buck regulator 0 (Master). The setting of the master controls the operation of the slave bucks.<br>0 = PWM, PFM or Low-Power PFM operation mode.<br>1 = This will force the master converter and the slaves to operate always in the PWM mode. |

# 7.6.4 BUCK0\_CTRL

Address: 0x07

| D7 D6          | D5    | D4      | D3       | D2 | D1           | D0 |
|----------------|-------|---------|----------|----|--------------|----|
| OC_LEV_B0[1:0] | LP_B0 | RDIS_B0 | Reserved |    | RAMP_B0[2:0] |    |

| Bits | Field          | Туре | Default | Description                                                                                                                                                |
|------|----------------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6  | OC_LEV_B0[1:0] | R/W  | 10      | Inductor positive current limit on Buck 0. Note that OC_LEV_B0B5 should have the same value.<br>00 = 1.5 A<br>01 = 2.0 A<br>10 = 2.5 A<br>11 = 3.0 A       |
| 5    | LP_B0          | R/W  | 0       | Allows converter to enter into Low-Power PFM mode.<br>1 = Entering to Low-Power PFM mode is allowed.<br>0 = Entering to Low-Power PFM more is not allowed. |
| 4    | RDIS_B0        | R/W  | 1       | Enables the output discharge resistors when the $V_{OUT}$ supply has been disabled.<br>1 = Enable pull-down<br>0 = Disable pull-down                       |
| 3    | Reserved       | R/W  | 0       |                                                                                                                                                            |



### LP8754

SNVS861A -FEBRUARY 2014-REVISED AUGUST 2014

www.ti.com

| Bits | Field        | Туре | Default | Description                                                                                                                                                                                                                                                                                                                                                          |
|------|--------------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2:0  | RAMP_B0[2:0] | R/W  | 001     | This set the output voltage change ramp as follows:<br>$000 = 30 \text{ mV/}\mu\text{s}$<br>$001 = 15 \text{ mV/}\mu\text{s}$<br>$010 = 7.5 \text{ mV/}\mu\text{s}$<br>$011 = 3.8 \text{ mV/}\mu\text{s}$<br>$100 = 1.9 \text{ mV/}\mu\text{s}$<br>$101 = 0.94 \text{ mV/}\mu\text{s}$<br>$110 = 0.47 \text{ mV/}\mu\text{s}$<br>$111 = 0.23 \text{ mV/}\mu\text{s}$ |

# 7.6.5 BUCK1\_CTRL

Address: 0x08

| D7             | D6 | D5 | D4 | D3   | D2    | D1 | D0 |
|----------------|----|----|----|------|-------|----|----|
| OC_LEV_B1[1:0] |    |    |    | Rese | erved |    |    |

| Bits | Field          | Туре | Default | Description                                                                                                                                          |
|------|----------------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6  | OC_LEV_B1[1:0] | R/W  | 10      | Inductor positive current limit on Buck 1. Note that OC_LEV_B0B5 should have the same value.<br>00 = 1.5 A<br>01 = 2.0 A<br>10 = 2.5 A<br>11 = 3.0 A |
| 5:0  | Reserved       | R/W  | 01 0001 |                                                                                                                                                      |

# 7.6.6 BUCK2\_CTRL

## Address: 0x09

| D7    | D6        | D5 | D4 | D3   | D2    | D1 | D0 |
|-------|-----------|----|----|------|-------|----|----|
| OC_LE | V_B2[1:0] |    |    | Rese | erved |    |    |

| Bits | Field          | Туре | Default | Description                                                                                                                                              |
|------|----------------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6  | OC_LEV_B2[1:0] | R/W  | 10      | Inductor positive current limit on Buck 2. Note that OC_LEV_B0B5 should have the same value.<br>00 = 1.5  A<br>01 = 2.0  A<br>10 = 2.5  A<br>11 = 3.0  A |
| 5:0  | Reserved       | R/W  | 01 0001 |                                                                                                                                                          |

# 7.6.7 BUCK3\_CTRL

## Address: 0x0A

| D7    | D6        | D5 | D4 | D3   | D2    | D1 | D0 |
|-------|-----------|----|----|------|-------|----|----|
| OC_LE | V_B3[1:0] |    |    | Rese | erved |    |    |

| Bits | Field          | Туре | Default | Description                                                                                                                                          |
|------|----------------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6  | OC_LEV_B3[1:0] | R/W  | 10      | Inductor positive current limit on Buck 3. Note that OC_LEV_B0B5 should have the same value.<br>00 = 1.5 A<br>01 = 2.0 A<br>10 = 2.5 A<br>11 = 3.0 A |
| 5:0  | Reserved       | R/W  | 01 0001 |                                                                                                                                                      |



# 7.6.8 BUCK4\_CTRL

Address: 0x0B

|      | D7 D6                               |     | D5      | D4                                                                                          | D3                 | D2                  | D1           | D0             |
|------|-------------------------------------|-----|---------|---------------------------------------------------------------------------------------------|--------------------|---------------------|--------------|----------------|
|      | OC_LEV_B4[1:0]                      |     |         |                                                                                             | Rese               | erved               |              |                |
| Bits | Bits Field Type Default Description |     |         |                                                                                             |                    |                     |              |                |
| 7:6  | OC_LEV_B4[1:0]                      | R/W | 10      | Inductor positive of<br>same value.<br>00 = 1.5 A<br>01 = 2.0 A<br>10 = 2.5 A<br>11 = 3.0 A | current limit on B | uck 4. Note that OC | C_LEV_B0B5 s | hould have the |
| 5:0  | Reserved                            | R/W | 01 0001 |                                                                                             |                    |                     |              |                |

# 7.6.9 BUCK5\_CTRL

### Address: 0x0C

| D7    | D6        | D5 | D4 | D3   | D2    | D1 | D0 |
|-------|-----------|----|----|------|-------|----|----|
| OC_LE | V_B5[1:0] |    |    | Rese | erved |    |    |

| Bits | Field          | Туре | Default | Description                                                                                                                                          |
|------|----------------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6  | OC_LEV_B5[1:0] | R/W  | 10      | Inductor positive current limit on Buck 5. Note that OC_LEV_B0B5 should have the same value.<br>00 = 1.5 A<br>01 = 2.0 A<br>10 = 2.5 A<br>11 = 3.0 A |
| 5:0  | Reserved       | R/W  | 01 0001 |                                                                                                                                                      |

# 7.6.10 FLAGS\_0

Address: 0x0D

| D7 | D6 | D5       | D4 | D3     | D2  | D1     | D0 |
|----|----|----------|----|--------|-----|--------|----|
|    |    | Reserved |    | nPG_B0 | TEM | P[1:0] |    |

| Bits | Field     | Туре | Default | Description                                                                                                                                                                                                                                                                |
|------|-----------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:3  | Reserved  | R/W  | X XXXX  |                                                                                                                                                                                                                                                                            |
| 2    | nPG_B0    | R/W  | 0       | Flag Bit <sup>(1)</sup><br>Power good fault flag for V <sub>OUT</sub> rail<br>1 = Power fault detected<br>0 = Power good                                                                                                                                                   |
| 1:0  | TEMP[1:0] | R    | 00      | indicates the die temperature as follows:<br>00: die temperature lower than $85^{\circ}$ C<br>01: $85^{\circ}$ C $\leq$ die temperature $< 120^{\circ}$ C<br>10: $120^{\circ}$ C $\leq$ die temperature $< 150^{\circ}$ C<br>11: die temperature $150^{\circ}$ C or higher |

(1) The flag bit can be cleared only by writing a zero to the associated register bit or power cycling the device (V<sub>VIOSYS</sub> to LOW). Reading or RESET does not clear the flag bits. After clearing, the nPG\_B0 fault flag will be raised again '1' if the fault condition persists. Any unmasked flag bit High will cause the interrupt to be asserted on the INT pin. The INT pin will be pulled Low until all the unmasked flags are clear again.

Texas Instruments

www.ti.com

## 7.6.11 FLAGS\_1

Address: 0x0E

|      | D7 D6        |                    | D5               | D4                                                                                                                                                           | D3                                                                   | D2                                     | D1                 | D0               |  |  |
|------|--------------|--------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|----------------------------------------|--------------------|------------------|--|--|
|      | Reserved     |                    | I_LOAD_READ<br>Y | UVLO                                                                                                                                                         | T_WARNING                                                            | THSD                                   | OVP                | SCP              |  |  |
| Bits | Field        | Field Type Default |                  |                                                                                                                                                              | Description                                                          |                                        |                    |                  |  |  |
| 7:6  | Reserved     | R/W                | / 00             |                                                                                                                                                              |                                                                      |                                        |                    |                  |  |  |
| 5    | I_LOAD_READY | R/W                | / 0              |                                                                                                                                                              | current measurement data ready<br>current measurement data not ready |                                        |                    |                  |  |  |
| 4    | UVLO         | R/W                | / 0              | Flag Bit <sup>(1)</sup><br>1= Input undervoltage lockout (UVLO): Input voltage sagged below UVLO threshold.<br>0 = No UVLO                                   |                                                                      |                                        |                    |                  |  |  |
| 3    | T_WARNING    | R/W                | / 0              | Flag Bit <sup>(1)</sup><br>1= Thermal warning: The IC temperature exceeds 120°C, in advance of the thermal shutdown protection.<br>0 = No thermal warning    |                                                                      |                                        |                    |                  |  |  |
| 2    | THSD         | R/W                | / 0              | Flag Bit $^{(1)}$<br>1 = Thermal shut<br>0 = No thermal s                                                                                                    | tdown event detec<br>hutdown                                         | ted                                    |                    |                  |  |  |
| 1    | OVP          | R/W                | / 0              | Flag Bit <sup>(1)</sup><br>1= Indicates overvoltage protection (OVP) circuit activation.<br>0 = No OVP event. The OVP circuitry monitors VDDA5V power input. |                                                                      |                                        |                    |                  |  |  |
| 0    | SCP          | R/W                | / 0              |                                                                                                                                                              | lition is detectedo                                                  | n (SCP) circuit acti<br>n output rail. | vation. The bit is | activated when a |  |  |

(1) The flag bit(s) can be cleared only by writing a zero to the associated register bit(s) or power cycling the device (V<sub>VIOSYS</sub> to LOW). Reading or RESET does not clear the flag bits. After clearing, the OVP, SCP fault flag(s) will be raised again '1' if the fault condition persists. The THSD flag will remain '0' after clear, even though the fault condition persists. Any unmasked flag bit High will cause the interrupt to be asserted on the INT pin. The INT pin will be pulled Low until all the unmasked flags are clear again.

# 7.6.12 INT\_MASK\_0

Address: 0x0F

| D7 | D6 | D5       | D4 | D3         | D2       | D1       | D0 |
|----|----|----------|----|------------|----------|----------|----|
|    |    | Reserved |    | MASK_nPG_B | MASK_OVP | MASK_SCP |    |
|    |    |          | 0  |            |          |          |    |

| Bits | Field       | Туре | Default | Description                                                                                                                              |  |
|------|-------------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7:3  | Reserved    | R/W  | 1 1111  |                                                                                                                                          |  |
| 2    | MASK_nPG_B0 | R/W  | 0       | Interrupt mask for power good fault flag<br>1 = nPG_B0 does not set interrupt.<br>0 = nPG_B0 sets interrupt, when triggered.             |  |
| 1    | MASK_OVP    | R/W  | 0       | Interrupt mask for Overvoltage Protection (OVP) fault flag<br>1 = OVP does not set interrupt.<br>0 = OVP sets interrupt, when triggered. |  |
| 0    | MASK_SCP    | R/W  | 0       | Interrupt mask for short-circuit protection SCP fault flag<br>1 = SCP does not set interrupt.<br>0 = SCP sets interrupt, when triggered. |  |

# 7.6.13 GENERAL

Address: 0x10



LP8754

SNVS861A-FEBRUARY 2014-REVISED AUGUST 2014

#### www.ti.com

|      | D7 D6      | 6    | D5      | D4                                                                                                                          | D3                                                        | D2       | D1      | D0    |
|------|------------|------|---------|-----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|----------|---------|-------|
|      | Reserved   |      | EN_SS   | Reserved                                                                                                                    | DIS_DIF_B0                                                | Reserved | SLP_POL | LP_EN |
| Bits | Field      | Туре | Default | Description                                                                                                                 |                                                           |          |         |       |
| 7:6  | Reserved   | R/W  | 00      |                                                                                                                             |                                                           |          |         |       |
| 5    | EN_SS      | R/W  | 0       | Spread Spectrum<br>1 = Spread Spectrum enabled<br>0 = Spread Spectrum disabled                                              |                                                           |          |         |       |
| 4    | Reserved   | R/W  | 0       |                                                                                                                             |                                                           |          |         |       |
| 3    | DIS_DIF_B0 | R/W  | 0       | Disable Differential-to-single-ended amplifier<br>1 = Differential amplifier disabled<br>0 = Differential amplifier enabled |                                                           |          |         |       |
| 2    | Reserved   | R/W  | 0       |                                                                                                                             |                                                           |          |         |       |
| 1    | SLP_POL    | R/W  | 0       | Sets the polarity<br>1 = NSLP is activ<br>0 = NSLP is activ                                                                 | 'e high                                                   |          |         |       |
| 0    | LP_EN      | R/W  | 1       |                                                                                                                             | ower PFM mode.<br>he unit will automa<br>node not allowed |          |         |       |

# 7.6.14 RESET

Address: 0x11

| D7 | D6       | D5 | D4 | D3 | D2 | D1 | D0 |  |  |
|----|----------|----|----|----|----|----|----|--|--|
|    | Reserved |    |    |    |    |    |    |  |  |

| Bits | Field    | Туре | Default  | Description                                                                                                                                                                                                                                                                                                               |
|------|----------|------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:1  | Reserved | R/W  | 000 0000 |                                                                                                                                                                                                                                                                                                                           |
| 0    | SW_RESET | R/W  | 0        | Writing this bit with '1' and '0', in this order, will reset the registers to the default values. If NRST is still kept HIGH, the converter output(s) will be regulated to the programmed register values. If a full POR reset is required $V_{VIOSYS}$ must be pulled low. The fault flags are persistent over SW-reset. |

## 7.6.15 DELAY\_BUCK0

Address: 0x12

| D7 | D6 | D5 | D4   | D3   | D2 | D1 | D0 |
|----|----|----|------|------|----|----|----|
|    |    |    | DELA | Y_B0 |    |    |    |

| Bits | Field    | Туре | Default   | Description                                                                                                                                                                                                                                                                                                      |
|------|----------|------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0  | DELAY_B0 | R/W  | 0000 0000 | Master delay<br>Sets the delay time from when NRST is asserted to when the V <sub>OUT</sub> rail is enabled.<br>Sets the delay time from when NRST is de-asserted to when the V <sub>OUT</sub> rail is disabled.<br>DELAY = DELAY_B0 * 100 $\mu$ s<br>If DELAY_B0 = FFh, supply is never enabled. <sup>(1)</sup> |

(1) If this register is set to FFh when the converter is already started, it will cause an immediate power down of the converter.

# 7.6.16 CHIP\_ID

# Address: 0x18

| D7     | D6 | D5 | D4      | D3 | D2 | D1   | D0   |
|--------|----|----|---------|----|----|------|------|
| DEVICE |    |    | OTP_REV |    |    | DIE_ | _REV |



| Bits | Field   | Туре | Default | Description                        |
|------|---------|------|---------|------------------------------------|
| 7    | DEVICE  | R    | 1       | DEVICE<br>Contains Device ID       |
| 6:2  | OTP_REV | R    | 0 0001  | OTP_REV<br>Contains OTP Version ID |
| 1:0  | DIE_REV | R    | 00      | DIE_REV<br>Contains Revision ID    |

# 7.6.17 PFM\_LEV\_B0

Address: 0x19

| D7       | D6 | D5              | D4 | D3       | D2 | D1              | D0 |
|----------|----|-----------------|----|----------|----|-----------------|----|
| Reserved |    | PFM_ENTRY_B0[2: | 0] | Reserved |    | PFM_EXIT_B0[2:0 | D] |

| Bits | Field        | Туре | Default | Description                                                                                                                                                                                                                                                                                                                                                          |
|------|--------------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7    | Reserved     | R/W  | 0       |                                                                                                                                                                                                                                                                                                                                                                      |
| 6:4  | PFM_ENTRY_B0 | R/W  | 011     | PFM_ENTRY_B0 <sup>(1)</sup><br>Sets the target PFM entry level for Buck 0. The final PWM-to-PFM switchover current<br>varies slightly and is dependant on the output voltage, input voltage and the inductor<br>current level.<br>000 = 100 mA<br>001 = 125 mA<br>010 = 150 mA<br>011 = 175 mA<br>100 = 225 mA<br>101 = Reserved<br>110 = Reserved<br>111 = Reserved |
| 3    | Reserved     | R/W  | 0       |                                                                                                                                                                                                                                                                                                                                                                      |
| 2:0  | PFM_EXIT_B0  | R/W  | 110     | PFM_EXIT_B0 <sup>(1)</sup><br>Sets the target PFM exit level for Buck 0. The final PFM-to-PWM switchover current<br>varies slightly and is dependant on the output voltage, input voltage and the inductor<br>current level.<br>000 = Reserved<br>011 = Reserved<br>010 = Reserved<br>011 = 175 mA<br>100 = 225 mA<br>101 = 275 mA<br>110 = 325 mA<br>111 = 375 mA   |

(1) For proper operation, the PFM exit current level should be at least 150 mA higher than the PFM entry current level.

# 7.6.18 PHASE\_LEV\_B0

Address: 0x1F

| D7       | D6 | D5             | D4 | D3       | D2 | D1             | D0 |
|----------|----|----------------|----|----------|----|----------------|----|
| Reserved |    | ADD_PH_B0[2:0] |    | Reserved |    | SHED_PH_B0[2:0 | )] |



| Bits | Field      | Туре | Default | Description                                                                                                                                                                                                                                                                                                                                         |
|------|------------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7    | Reserved   | R/W  | 0       |                                                                                                                                                                                                                                                                                                                                                     |
| 6:4  | ADD_PH_B0  | R/W  | 100     | ADD_PH_B0 <sup>(1)</sup><br>Sets the level on which a phase is added.<br>000 = Reserved<br>001 = Reserved<br>011 = 0.5  A * No. of Active Phases<br>011 = 0.6  A * No. of Active Phases<br>100 = 0.7  A * No. of Active Phases<br>101 = 0.8  A * No. of Active Phases<br>110 = 0.9  A * No. of Active Phases<br>111 = 1.0  A * No. of Active Phases |
| 3    | Reserved   | R/W  | 0       |                                                                                                                                                                                                                                                                                                                                                     |
| 2:0  | SHED_PH_B0 | R/W  | 010     | SHED_PH_B0 <sup>(1)</sup><br>Sets the level of phase shedding.<br>000 = 0.3 A * No. of Active Phases<br>001 = 0.4 A * No. of Active Phases<br>010 = 0.5 A * No. of Active Phases<br>011 = 0.6 A * No. of Active Phases<br>100 = 0.7 A * No. of Active Phases<br>101 = 0.8 A * No. of Active Phases<br>101 = Reserved<br>111 = Reserved              |

 ADD\_PH\_B0 and SHED\_PH\_B0 values must be chosen so that the resulting hysteresis is a minimum of 100 mA and ADD\_PH\_B0 > SHED\_PH\_B0.

# 7.6.19 SEL\_I\_LOAD

## Address: 0x21

| D7       | D6  | D5            | D4    | D3       | D2     | D1           | D0       |
|----------|-----|---------------|-------|----------|--------|--------------|----------|
| Reserved | BUG | CK_LOAD_CURR[ | 10:8] | Reserved | LOAD_( | CURRENT_SOUR | RCE[2:0] |

| Bits | Field                        | Туре | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|------|------------------------------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7    | Reserved                     | R/W  | 0       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 6:4  | BUCK_LOAD_<br>CURR[10:8]     | R    | 000     | BUCK_LOAD_CURR<br>This register reports 3 MSB bits of the magnitude of the average load current of the<br>selected Buck Converter. See LOAD_CURR register.                                                                                                                                                                                                                                                                                                                                                        |
| 3    | Reserved                     | R/W  | 0       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 2:0  | LOAD_CURRENT_<br>SOURCE[2:0] | R/W  | 000     | LOAD_CURRENT_SOURCE<br>These bits are used for choosing the Buck Converter whose load current will be<br>measured.<br>000 = Converter 0 load current will be measured.<br>001 = Converter 1 load current will be measured.<br>010 = Converter 2 load current will be measured.<br>011 = Converter 3 load current will be measured.<br>100 = Converter 4 load current will be measured.<br>101 = Converter 5 load current will be measured.<br>110 = Master total load current will be measured.<br>111 = Reserved |

### 7.6.20 LOAD\_CURR

### Address: 0x22

| D7                  | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|---------------------|----|----|----|----|----|----|----|
| BUCK_LOAD_CURR[7:0] |    |    |    |    |    |    |    |



Texas

| Bits | Field                   | Туре | Default   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|------|-------------------------|------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0  | BUCK_LOAD_<br>CURR[7:0] | R    | 0000 0000 | BUCK_LOAD_CURR<br>This register reports 8 LSB bits of the magnitude of the average load current of the<br>selected Buck Converter. The value is reported with a resolution of 10 mA per LSB<br>and 20A max current. Three MSB bits are reported by<br>SEL_I_LOAD.BUCK_LOAD_CURR[10:8] bits, see SEL_I_LOAD.<br>The current reported is an average over the last 5 milliseconds. The host system has<br>read-only access to this register. This register is cleared to 0 on all resets.<br>000 0000 0000 Load current lower than 10 mA<br>000 0000 0001 10 mA ≤ Load current < 20 mA<br><br>111 1111 1110 20460 mA ≤ Load current < 20470 mA<br>111 1111 1110 Load current 20470 mA or higher.<br>Note: Not production tested. Typical values for reference only. |

# 7.6.21 INT\_MASK\_2

Address: 0x2E

| D7       | D6 | D5 | D4 | D3                   | D2        | D1                | D0        |
|----------|----|----|----|----------------------|-----------|-------------------|-----------|
| Reserved |    |    |    | MASK_ILOAD_<br>READY | MASK_UVLO | MASK_TWARN<br>ING | MASK_TEMP |

| Bits | Field                | Туре | Default | Description                                                                                                                                                      |
|------|----------------------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4  | Reserved             | R/W  | 0000    |                                                                                                                                                                  |
| 3    | MASK_ILOAD_<br>READY | R/W  | 1       | Interrupt mask for load current measurement flag<br>1 = FLAGS_1.I_LOAD_READY does not set interrupt.<br>0 = FLAGS_1.I_LOAD_READY sets interrupt.                 |
| 2    | MASK_UVLO            | R/W  | 0       | Interrupt mask for undervoltage lock-out flag<br>1 = FLAGS_1.UVLO does not set interrupt.<br>0 = FLAGS_1.UVLO sets interrupt, when triggered.                    |
| 1    | MASK_<br>TWARNING    | R/W  | 1       | Interrupt mask for thermal warning flag<br>1 = FLAGS_1.T_WARNING does not set interrupt.<br>0 = FLAGS_1.T_WARNING sets interrupt, when triggered.                |
| 0    | MASK_TEMP            | R/W  | 1       | Interrupt mask for die temperature flag bits<br>1 = FLAGS_0.TEMP[1:0] value change does not set interrupt.<br>0 = FLAGS_0.TEMP[1:0] value change sets interrupt. |



# 8 Application and Implementation

### 8.1 Application Information

The LP8754 is a multi-phase step-down converter with 6 switcher cores bundled together.

### 8.2 Typical Application



Figure 24. 6-Phase Configuration Schematic

### Typical Application (continued)

### 8.2.1 Design Requirements

Table 6 shows requirements for 6-phase configuration.

| DESIGN PARAMETER         | EXAMPLE VALUE |  |  |  |  |  |
|--------------------------|---------------|--|--|--|--|--|
| Input voltage range      | 2.5 V to 5 V  |  |  |  |  |  |
| Output voltage           | 1.1 V         |  |  |  |  |  |
| Converter operation mode | Forced PWM    |  |  |  |  |  |
| Maximum load current     | 10 A          |  |  |  |  |  |
| Inductor current limit   | 2.5 A         |  |  |  |  |  |

#### **Table 6. Design Parameters**

### 8.2.2 Detailed Design Procedure

The performance of the LP8754 device depends greatly on the care taken in designing the Printed Circuit Board (PCB). The use of low inductance and low serial resistance ceramic capacitors is strongly recommended, while proper grounding is crucial. Attention should be given to decoupling the power supplies. Decoupling capacitors must be connected close to the IC and between the power and ground pins to support high peak currents being drawn from System Power Rail during turn-on of the switching MOSFETs. Keep input and output traces as short as possible, because trace inductance, resistance and capacitance can easily become the performance limiting items. The separate power pins VINBXX are not connected together internally. The VINBXX power connections shall be connected together outside the package using power plane construction.

#### 8.2.2.1 Inductor Selection

The DC bias current characteristics of inductors must be considered. Different manufacturers follow different saturation current rating specifications, so attention must be given to details. (Please request DC bias curves from the manufacturer as part of the inductor selection process.) Minimum effective value of inductance to ensure good performance is 0.25  $\mu$ H at 2.5 A (Default I<sub>LIMITP</sub> typ.) bias current over the inductor's operating temperature range. The inductor's DC resistance should be less than 0.05  $\Omega$  for good efficiency at high-current condition. The inductor AC loss (resistance) also affects conversion efficiency. Higher Q factor at switching frequency usually gives better efficiency at light load to middle load. Table 7 below lists suggested inductors and suppliers. Shielded inductors radiate less noise and are preferable.

| ITEM                    | MODEL           | VENDOR | DIMENSIONS LxWxH (mm) | D.C.R (mΩ) MAX |
|-------------------------|-----------------|--------|-----------------------|----------------|
| L0 to L5; Step-down     | LQM21PNR47MGH   | Murata | 2.0 x 1.2 x 1.0       | 40 (typ)       |
| converter inductor 0.47 | DFE252012 R47   | TOKO   | 2.5 x 2 x 1.2         | 39             |
| µH                      | DFE201612C R47N | TOKO   | 2.0 x 1.6 x 1.2       | 50             |

### 8.2.2.2 Input Capacitor Selection

A ceramic input capacitor of 10  $\mu$ F, 10 V is sufficient for most applications. Place the input capacitor as close as possible to the VINBXX pin and GND pin of the device. A larger value or higher voltage rating may be used to improve input voltage filtering. Use X7R or X5R types, do not use Y5V. DC bias characteristics of ceramic capacitors must be considered when selecting case sizes like 0402. Minimum effective input capacitance to ensure good performance is 2.5  $\mu$ F at maximum input voltage DC bias including tolerances and over ambient temp range, assuming that there is at least 22  $\mu$ F of additional capacitance common for all the power input pins on the system power rail.

The input filter capacitor supplies current to the PFET (high-side) switch in the first half of each cycle and reduces voltage ripple imposed on the input power source. A ceramic capacitor's low ESR provides the best noise filtering of the input voltage spikes due to this rapidly changing current. Select an input filter capacitor with sufficient ripple current rating.

For additional noise immunity, adding a high-frequency decoupling capacitor of 100 nF to 1 µF between VDDA5V pin and GND is recommended.

| MANUFACTURER | PART NUMBER       | VALUE       | CASE SIZE | VOLTAGE RATING |  |  |  |  |  |  |
|--------------|-------------------|-------------|-----------|----------------|--|--|--|--|--|--|
| Murata       | GRM188R60J106ME84 | 10 µF (20%) | 0603      | 6.3 V          |  |  |  |  |  |  |
| ТDК          | C1608X5R1A106KT   | 10 µF (10%) | 0603      | 10 V           |  |  |  |  |  |  |
| Taiyo Yuden  | LMK107BJ106MALTD  | 10 µF (20%) | 0603      | 10 V           |  |  |  |  |  |  |
| Samsung      | CL10A226MP8NUNE   | 22 µF (20%) | 0603      | 10 V           |  |  |  |  |  |  |
| Samsung      | CL03A105MQ3CSNH   | 1 µF (20%)  | 0201      | 6.3 V          |  |  |  |  |  |  |

### Table 8. Suggested Input/Output Capacitors (X5R Dielectric)

### 8.2.2.3 Output Capacitor Selection

Use ceramic capacitor, X7R or X5R types; do not use Y5V. DC bias voltage characteristics of ceramic capacitors must be considered. DC bias characteristics vary from manufacturer to manufacturer, and DC bias curves should be requested from them as part of the capacitor selection process. The output filter capacitor smooths out current flow from the inductor to the load, helps maintain a steady output voltage during transient load changes and reduces output voltage ripple. These capacitors must be selected with sufficient capacitance and sufficiently low ESR to perform these functions. Minimum effective output capacitance to ensure good performance in 6-phase configuration is  $30 \ \mu\text{F}$  at the output voltage DC bias including tolerances and over ambient temp range.

The output voltage ripple is caused by the charging and discharging of the output capacitor and also due to its  $R_{ESR}$ . The  $R_{ESR}$  is frequency dependent (as well as temperature dependent); make sure the value used for selection process is at the switching frequency of the part. See suggested capacitors in Table 8.

A higher output capacitance improves the load step behavior and reduces the output voltage ripple as well as decreasing the PFM switching frequency. For most 6-phase applications 4 x 22  $\mu$ F 0603 capacitors for C<sub>OUT</sub> is suitable. Although the converter's loop compensation can be programmed to adapt to virtually several hundreds of microfarads C<sub>OUT</sub>, an effective C<sub>OUT</sub> less than 120  $\mu$ F is preferred -- there is not necessarily any benefit to having a C<sub>OUT</sub> higher than 120  $\mu$ F. Note that the output capacitor may be the limiting factor in the output voltage ramp, especially for very large (> 100  $\mu$ F) output capacitors. For large output capacitors, the output voltage might be slower than the programmed ramp rate at voltage transitions, because of the higher energy stored on the output capacitance. Also at start-up, the time required to charge the output capacitor to target value might be longer. At shutdown, if the output capacitor is discharged by the internal discharge resistor, more time is required to settle V<sub>OUT</sub> down as a consequence of the increased time constant.

### 8.2.2.4 LDO Capacitor Selection

A ceramic low ESR 1.0-µF capacitor should be connected between the VLDO and GNDA pins

### 8.2.2.5 VIOSYS Capacitor Selection

Adding a ceramic low ESR 1.0- $\mu$ F capacitor between the VIOSYS pin and GND is recommended. If V<sub>VIOSYS</sub> signal is low noisy the capacitor is not required.

TEXAS INSTRUMENTS

LP8754 SNVS861A – FEBRUARY 2014 – REVISED AUGUST 2014

www.ti.com

### 8.2.3 Application Performance Plots

Unless otherwise specified:  $V_{VDDA5V} = V_{VINBXX} = 3.7 \text{ V}, V_{OUT} = 1.1 \text{ V}, T_A = 25^{\circ}\text{C}$ 







TEXAS INSTRUMENTS

www.ti.com

LP8754

SNVS861A - FEBRUARY 2014 - REVISED AUGUST 2014







LP8754

SNVS861A - FEBRUARY 2014 - REVISED AUGUST 2014

www.ti.com

RUMENTS

**AS** 





### 9 Power Supply Recommendations

The device is designed to operate from an input voltage supply range between 2.5 V and 5 V. This input supply should be well regulated and able to withstand maximum input current and maintain stable voltage without voltage drop even at load transition condition. The resistance of the input supply rail should be low enough that the input current transient does not cause too high drop in the LP8754 supply voltage that can cause false UVLO fault triggering. If the input supply is located more than a few inches from the LP8754 additional bulk capacitance may be required in addition to the ceramic bypass capacitors.

## 10 Layout

### **10.1 Layout Guidelines**

The high frequency and large switching currents of the LP8754 make the choice of layout important. Good power supply results will only occur when care is given to proper design and layout. Bad layout will affect noise pickup and generation and can cause a good design to perform with less-than-expected results. With a range of output currents from milliamps to 10 A, good power-supply layout is more challenging than for most general PCB design. The following steps should be used as a reference to ensure the device is stable and maintains proper voltage and current regulation across its intended operating voltage and current range:

- Place C<sub>IN</sub> as close as possible to the VINBXX pin and the GND pin. Route the V<sub>IN</sub> trace wide and thick to avoid IR drops. The trace between the input capacitor's positive node and LP8754's VINBXX pin(s) as well as the trace between the input capacitor's negative node and power GND pin(s) must be kept as short as possible. The input capacitance provides a low-impedance voltage source for the switching converter. The parasitic inductance on these traces must be kept as tiny as possible for proper device operation.
- The output filter for each buck, consisting of C<sub>OUT</sub> and L, converts the switching signal at SW to the noiseless output voltage. For optimal EMI behavior, it should be placed as close as possible to the device, keeping the switch node small. Route the traces between the LP8754's output capacitors and the load's input capacitors direct and wide to avoid losses due to the IR drop.
- 3. Input for analog blocks (VDDA5V and GNDA) should be isolated from noisy signals. Connect VDDA5V directly to a quiet system voltage node and GNDA to a quiet ground point where no IR drop occurs. For additional noise immunity, adding a high-frequency decoupling capacitor of 100 nF to 1 μF is recommended. Place the decoupling capacitor as close to the VDDA5V pin as possible. VDDA5V trace is low current, so the trace width does not need to be optimized.
- 4. If the processor load supports voltage remote sensing, connect the LP8754's feedback pins FBBXX to the respective sense pins on the processor. The sense lines are susceptible to noise. They must be kept away from noisy signals such as GNDBXX, V<sub>IN</sub>, and SW, as well as high bandwidth signals such as the l<sup>2</sup>C. Avoid both capacitive as well as inductive coupling by keeping the sense lines short, direct, and close to each other. Run the lines in a quiet layer. Isolate them from noisy signals by a voltage or ground plane if possible. Running the signal as a differential pair is recommended.
- 5. GNDBXX, VIN, and SW should be routed on thick layers. They must not surround inner signal layers which are not able to withstand interference from noisy GNDBXX, V<sub>IN</sub>, and SW. This can create noise coupling to inner signal layers.

Due to the small package of this converter and the overall small solution size, the thermal performance of the PCB layout is important. Many system-dependent issues such as thermal coupling, airflow, added heat sinks and convection surfaces, and the presence of other heat-generating components affect the power dissipation limits of a given component. Proper PCB layout, focusing on thermal performance, results in lower die temperatures. Wide power traces come with the ability to sink dissipated heat. This can be improved further on multi-layer PCB designs with vias to different planes. This results in reduced junction-to-ambient ( $R_{\theta JA}$ ) and junction-to-board ( $R_{\theta JB}$ ) thermal resistances, thereby reducing the device junction temperature, T<sub>J</sub>. It's strongly recommended to perform a careful system-level 2D or full 3D dynamic thermal analysis at the beginning of the product design process, using a thermal modeling analysis software.



## 10.2 Layout Example



Figure 54. LP8754 Board Layout



## **11** Device and Documentation Support

### **11.1 Device Support**

#### 11.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

### 11.2 Trademarks

All trademarks are the property of their respective owners.

#### 11.3 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 11.4 Glossary

### SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document.



29-Aug-2014

## PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| LP875484YFQR     | ACTIVE | DSBGA        | YFQ     | 49   | 1000    | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM | -40 to 85    | 754A           | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(<sup>6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# PACKAGE OPTION ADDENDUM

29-Aug-2014

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dim | nensions | are | nominal |  |
|----------|----------|-----|---------|--|
|          |          |     |         |  |

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LP875484YFQR | DSBGA           | YFQ                | 49 | 1000 | 178.0                    | 12.4                     | 3.06       | 3.2        | 0.9        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

25-Aug-2017



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LP875484YFQR | DSBGA        | YFQ             | 49   | 1000 | 210.0       | 185.0      | 35.0        |



B. This drawing is subject to change without notice.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated