

# QDK<sup>™</sup>/C++ Philips LPC2000

Document Version 1.04
December 2005

**Preliminary Version** 

Quantum Leaps™, LLC

www.quantum-leaps.com

Copyright © 2002-2005 Quantum Leaps, LLC. All Rights Reserve that Sheet 4U.com

| 1 Introduction                                                                                                                                                                                           | 1                |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| 2 Getting Started                                                                                                                                                                                        |                  |
| <ul><li>2.2 Building the QP Libraries</li><li>2.3 Building the Examples</li><li>2.4 Running the Examples</li></ul>                                                                                       | 5                |
| 3.1 Compiler and Linker Options Used. 3.2 The QK Port Header File 3.2.1 The QK Critical Section 3.2.2 VIC Auto-vectoring 3.2.3 The QK Interrupt Entry and Exit 3.3 Startup Code and Stack Initialization | 7<br>7<br>8<br>9 |
| 4 About the Pure ARM Port                                                                                                                                                                                | 12<br>12         |
| 5 About the Pure THUMB Port  5.1 Compiler and Linker Options Used  5.2 The QK Port Header File                                                                                                           |                  |
| 6 References                                                                                                                                                                                             | 20               |



## 1 Introduction

This Quantum Development Kit describes how to use Quantum Platform™ (QP) on the Philips LPC2000 family of MCUs using the IAR Embedded Workbench® for ARM (www.iar.com). This document describes QK port to the mixed ARM/THUMB mode, pure ARM mode as well as pure THUMB mode. The actual hardware/software used is as follows (see also Figure 1):

- 1. IAR-P213x evaluation board from IAR (the board is based around LPC2138 MCU)
- 2. The J-link J-TAG pod from Segger (www.segger.com).
- 3. IAR Embedded Workbench® for ARM version 4.30A, the free KickStart edition
- 4. QP/C 3.1.xx (QEP, QF, QK)



Figure 1 IAR KickStart Kit including the LPC-P213x Evaluation Board and the J-Link J-TAG pod from Segger, GmbH.



# 2 Getting Started

#### 2.1 Directories and Files

The code of the port is organized according to the "Application Note: QP Directory Structure" (<a href="http://www.quantum-leaps.com/doc/AN QP Directory Structure.pdf">http://www.quantum-leaps.com/doc/AN QP Directory Structure.pdf</a>). Specifically, for this port the files are placed in the following directories:

```
- QP/C++-root directory for Quantum Platform (QP/C++) v3.1.xx
<qpcpp_3>/
                                - QP/C++ public include files
  +-include/
                                  Quantum Assertions platform-independent public include
    +-qassert.h
                                  QEP/C++ platform-independent public include
    +-qep.h
+-qf.h
                                - QF/C++ platform-independent public include
                                - QK/C++ platform-independent public include
    +-qk.h
                                - Quantum Event Queue platform-independent public include
    +-qequeue.h
                                - Quantum Memory Pool platform-independent public include
    +-qmpool.h
                                - QP/C++ ports
  +-ports/
    +-arm7-1pc2000/
                                - ARM7 CPU, Philips LPC2000 family
       +-qk/
                                - QK (Quantum Kernel) ports
         +-iar/
                                - IAR ARM compiler
                                - ARM mode
           +-arm/
              +-dbg/
                -dbg/ - Debug build
+-libqep.r79 - QEP_library
               +-libqf.r79 - QF library
+-libqk.r79 - QK_library
              +-re1/
                                - Release build
                              Spy build (Quantum Spy instrumented)QEP/C++ platform-dependent public include
              +-spy/
              +-qep_port.h
              +-qf_port.h
+-qk_port.h
                                - QF/C++ platform-dependent public include
                                  QK/C++ platform-dependent public include
            +-mixed/
                                  Mixed ARM/Thumb mode
              +-dbg/
                                  Debug build
                +-libqep.r79 - QEP library
                +-libqf.r79 - QF library
              | +-libqk.r79 - QK library
              +-re1/
                                - Release build
                                Spy build (Quantum Spy instrumented)
              +-spy/

    QEP/C++ platform-dependent public include
    QF/C++ platform-dependent public include
    QK/C++ platform-dependent public include

              +-qep_port.h
              +-qf_port.h
              +-qk_port.h
            +-thumb/
                                - THUMB mode
                -dbg/ – Debug build
+-libqep.r79 – QEP library
              +-dbg/
               +-libqf.r79 - QF library
+-libqk.r79 - QK_library
                                - Release build
              +-re1/

    Spy build (Quantum Spy instrumented)
    QEP/C++ platform-dependent public include
    QF/C++ platform-dependent public include

              +-spy/
              +-qep_port.h
              +-qf_port.h
             +-qk_port.h

    QK/C++ platform-dependent public include

    -aep/
    +-arm7-1pc2000/
                                - ARM7 CPU, Philips LPC2000 family
       +-qk/
                                - QK (Quantum Kernel) ports
         +-iar/
                                - IAR ARM compiler
           +-arm/
                                - ARM mode
                               - Makefile to build this version of the QEP/C++ library
            | +-Makefile

    Mixed ARM/Thumb mode

            +-mixed/
           | +-Makefile
                              - Makefile to build this version of the QEP/C++ library
```



```
- THUMB mode
         +-thumb/
    | | +-Makefile
                              - Makefile to build this version of the QEP/C++ library
  +-source/
                              - QEP/C++ platform-independent source files
  +-arm7-1pc2000/
                              - ARM7 CPU, Philips LPC2000 family
                              - QK (Quantum Kernel) ports
    +-qk/
       +-iar/
                              - IAR ARM compiler
         +-arm/

    ARM mode

         | +-Makefile
                             - Makefile to build this version of the QF/C++ library
                             Mixed ARM/Thumb modeMakefile to build this version of the QF/C++ library
         +-mixed/
          | +-Makefile
                              - THUMB mode
         +-thumb/

    Makefile to build this version of the QF/C++ library
    QF/C++ platform-independent source files

         | +-Makefile
  +-source/
 -qk/
  +-arm7-1pc2000/
                              - ARM7 CPU, Philips LPC2000 family
                              - QK (Quantum Kernel) ports
    +-qk/
                              - IAR ARM compiler
       +-iar/
                              - ARM mode
         +-arm/
            +-Makefile

    Makefile to build this version of the QK/C++ library

           +-qk_port.cpp - platform-dependent code for this version of QF/C++
mixed/ - Mixed ARM/Thumb mode
          +-mixed/
                            - Makefile to build this version of the QK/C++ library
            +-Makefile
           +-qk_port.cpp - platform-dependent code for this version of QK/C++
                              - THUMB mode
           -thumb/
           +-Makefile

    Makefile to build this version of the QK/C++ library

            +-qk_vect.s79 - assembly module for QK interrupt vectors
          | +-qk_port cpp  - platform-dependent code for this version of QK/C++
                               - QK/C++ platform-independent source files
  +-source/
+-examples/
                              - QP/C++ examples
  +-arm7-1pc2000/
                              - ARM7 CPU, Philips LPC2000 family
    +-qk/
                              - QK (Quantum Kernel) ports
       +-iar/
                              - IAR ARM compiler
         +-arm/
                              - ARM mode
            +-qdpp-p213x - QDPP example for the LPC-P213x evaluation board | +-dbg/ - Debug build (runs from RAM)
               | +-qdpp.d79 - executable image
              +-rel/ - Release build (runs form ROM)
+-drivers/ - Device drivers for the LPC2138
+-lpc2138_ram.xcl - IAR ARM linker command file for the LPC2138-RAM buld
+-lpc2138_flash.xcl- IAR ARM linker command file for the LPC2138-Flash buld
              +-lpc2138_ram.mac - IAR C-Spy debugger macro to remap vectors to RAM mode
+-Makefile - make file to build the QDPP example
              +-bsp.h - Board Support Package include file
+-bsp.cpp - Board Support Package implementation
              +-cstartup.s79 - Startup code in assembly
              +-qdpp.h
              +-main.cpp
              +-philo.cpp
              +-table.cpp
              +-qdpp_dbg.ewp - IAR project file to debug the QDPP example
              +-qdpp_dbg.eww - IAR workspace file to debug the QDPP example

    Mixed ARM/Thumb mode

         +-mixed/
                              - QDPP example for the LPC-P213x evaluation board
            +-qdpp-p213x

    Debug build (runs from RAM)

              +-dbg/
              | +-qdpp.d79 - executable image

+-rel/ - Release build (runs form ROM)

+-drivers/ - Device drivers for the LPC2138

+-lpc2138_ram.xcl - IAR ARM linker command file for the LPC2138-RAM buld
              +-lpc2138_flash.xcl- IAR ARM linker command file for the LPC2138-Flash buld
```



```
+-lpc2138_ram.mac - IAR C-Spy debugger macro to remap vectors to RAM mode
+-Makefile - make file to build the QDPP example
+-bsp.h - Board Support Package include file
                  - Board Support Package implementation
    +-bsp.cpp
    +-cstartup.s79 - Startup code in assembly
    +-qdpp.h
    +-main.cpp
    +-philo.cpp
    +-table.cpp
    +-qdpp_dbg.ewp - IAR project file to debug the QDPP example
    +-qdpp_dbg.eww - IAR workspace file to debug the QDPP example
                     - Mixed ARM/Thumb mode
+-thumb/
                    - QDPP example for the LPC-P213x evaluation board - Debug build (runs from RAM)
  +-qdpp-p213x
     +-dbg/
     | +-qdpp.d79 - executable image

    Release build (runs form ROM)
    Device drivers for the LPC2138

    +-rel/
     +-drivers/
    +-lpc2138_ram.xcl - IAR ARM linker command file for the LPC2138-RAM buld
    +-lpc2138_flash.xcl- IAR ARM linker command file for the LPC2138-Flash buld
    +-lpc2138_ram.mac - IAR C-Spy debugger macro to remap vectors to RAM mode
+-Makefile - make file to build the QDPP example

    Board Support Package include file
    Board Support Package implementation

     +-bsp.h
    +-bsp.cpp
    +-cstartup.s79 - Startup code in assembly
    +-qdpp.h
    +-main.cpp
     +-philo.cpp
    +-table.cpp
    +-qdpp_dbg.ewp - IAR project file to debug the QDPP example
    +-qdpp_dbg.eww - IAR workspace file to debug the QDPP example
```

Listing 1 Directories and files of the QP port to LPC2000

## 2.2 Building the QP Libraries

All QP/C++ components are deployed as static class libraries that you link to your application. The pre-built libraries for QEP, QF, and QK are provided inside the <qpcpp\_3>/ports/ directory (see Listing 1). This section describes steps you need to take to rebuild the libraries yourself.

All QP components and ports use the standard Quantum Leaps build procedure based on the GNU-compatible make utility. The code distribution contains all the Makefiles to automate the build.

**NOTE:** To achieve commonality among different platforms, Quantum Leaps software does not use the vendor-specific IDEs, such as the IAR Workbench, for building the QP libraries and applications. Instead, QP supports *command-line* build process conforming to the GNU make standard, which in turn conforms to Section 6.2 of IEEE Standard 1003.2-1992 (POSIX.2).

The GNU-compatible make utility mingw32-make.exe for Windows can be *freely* downloaded from <a href="http://www.mingw.org/download.shtml">http://www.mingw.org/download.shtml</a>. After installing the utility, you should add the GNU-make directory to your PATH.

For example, to build the QF/C++ library for the ARM7-LPC2000, with the IAR ARM compiler, QK kernel, mixed ARM/THUMB mode, you open a console window on a Windows PC, change directory



to <qpcpp\_3>/qf/arm7-1pc2000/qk/iar/mixed/, and invoke the GNU-make utility by typing at the command prompt the following command:

mingw32-make

The make utility processes the make file Makefile in the current directory to build the QF/C++ library. This Makefile assumes that the ARM toolset has been installed in the directory C:/tools/IAR/ARM\_KS\_4.30A. You need to adjust the symbol IAR\_ARM at the top of the Makefile if you've installed the IAR ARM compiler into a different directory. The make process should produce the QEP library in the location: <qpcpp\_3>/ports/arm7-lpc2000/qk/iar/mixed/dbg/libqf.r79.

Identical procedure should be applied to build the QEP and QK components as well as other modes of the ARM processor (ARM and THUMB).

## 2.3 Building the Examples

This QP port comes with an example application, which is the standard Dining Philosopher Problem implemented with active objects (see "Practical Statecharts in C/C++", Chapter 7).

The Figure 1 shows the example running on the LPC-P213x board. The second line of the LCD shows a state of the application where Philosopher[0] is thinking ('t'), Philosopher[1] is eating ('e'), Philosopher[2] is hungry ('h'), Philosopher[3] is thinking ('t'), and Philosopher[4] is eating ('e').

Building the various versions of the example follows the standard Quantum Leaps build procedure based on the GNU-compatible make utility. The code distribution contains all the Makefiles to automate the build.

For example, to build the QDPP example for the ARM7-LPC2000, with the IAR ARM compiler, QK kernel, mixed ARM/THUMB mode, P213x board, you open a console window on a Windows PC, change directory to <qpcpp\_3>/examples/arm7-lpc2000/qk/iar/mixed/qdpp-p213x/, and invoke the GNU-make utility by typing at the command prompt the following command:

mingw32-make

The make utility processes the make file Makefile in the current directory to build the QDPP image. This Makefile assumes that the ARM toolset has been installed in the directory C:/tools/IAR/ARM\_KS\_4.30A. You need to adjust the symbol IAR\_ARM at the top of the Makefile if you've installed the IAR ARM compiler into a different directory. The make process should produce the QDPP image in the location: <qpcpp\_3>/examples/arm7-lpc2000/qk/iar/mixed/qdpp-p213x/dbg/qdpp.d79.

Identical procedure should be applied to build the QDPP example for the ARM mode or the THUMB mode.

## 2.4 Running the Examples

The build process described in the previous section creates QDPP application image linked to RAM to be downloaded and executed in the target by the IAR C-Spy debugger. The code distribution provides the IAR workspace qepp-dbg.eww to run the application (see Listing 1). For example, to run the mixed ARM/THUMB version of the application, use your Windows Explorer to go to the directory <qpcpp\_3>/examples/arm7-lpc2000/qk/iar/mixed/qdpp-p213x, and double-click on the workspace qepp-dbg.eww. If you installed the IAR Embedded Workbench for ARM (EWARM), this should launch the tool and open the project.



At this point, you should make sure that your J-Link pod is installed according to the "Getting Started" note in the IAR KickStart Kit distribution. The LPC-P213x board should be powered up and connected to the J-Link with the 20-pin ribbon cable (see Figure 1). The status LED on the J-Link pod should not flash.

To download the code click on Project/Debug menu (or the toolbar shortcut). This should load the code and break at main(). To continue running, click Debug/Go, or F5, or select the toolbar shortcut. You should see display similar to the Figure 1.

Identical procedure should be applied to run the QDPP example for the ARM mode or the THUMB mode.



## 3 About the Mixed ARM/THUMB Port

The mixed ARM/THUM port is perhaps closest to the "beaten path" ARM implementations. In particular, it is based on the following Philips Application Notes, which are available online:

- 1. AN10391 "Nesting of Interrupts in the LPC2000" [Philips 03]
- 2. AN10254 "Handling Interrupts Using IRQ and FIQ" [Philips 05a]
- 3. Application Note "Interrupt Management: Auto-vectoring and Prioritization", [Atmel 98a]

Generally, the port runs the task-level code in the **ARM System Mode** (mode bits 0x1F), which is the default mode in which the IAR startup code calls main().

#### 3.1 Compiler and Linker Options Used

The most important IAR compiler options used are as follows:

```
--cpu_mode thumb
--interwork
-D_DLIB_CONFIG_FILE=$(IAR_ARM)\arm\LIB\d14tptin18n.h
```

In particular, the option --internetwork specifies ARM/THUMB interworking code generation, and the option G -D\_DLIB\_CONFIG\_FILE=\$(IAR\_ARM)\arm\LIB\d14tptin18n.h specifies the C-runtime library to be THUMB, interwork, normal library mode (see the IAR Compiler Reference).

The most important linker option is as follows:

```
-rt $(IAR_ARM)\arm\lib\dl4tptinl8n.r79
```

This linker option once again specifies the runtime to be the THUMB, interwork, normal library mode

## 3.2 The QK Port Header File

The QK header file for the LPC200, Mixed ARM/THUMB can be found in <qpcpp\_3>/ports/arm7-lpc2000/qk/iar/mixed/qk\_port.h. This file specifies the interrupt enabling/disabling policy (QK critical section) as well as the interrupt entry and exit code.

#### 3.2.1 The QK Critical Section

This QK port uses the standard IAR intrinsic functions for disabling and enabling interrupts. These functions can be called from both ARM and THUMB mode. The IAR functions disable both IRQ and FIQ **at the ARM core level** (refer to the "ARM® IAR C/C++ Compiler Reference Guide" [IAR 05a] for more information).

```
// QK_INT_KEY_TYPE not defined
#define QK_INT_LOCK(key_) ___disable_interrupt()
#define QK_INT_UNLOCK(key_) ___enable_interrupt()
```



The QK\_INT\_KEY\_TYPE is not defined, which means that the simplest interrupt locking scheme is applied, in which exit from a critical section always enables interrupts, regardless if the interrupts were enabled or disabled upon entry to the critical section.

This interrupt disabling policy means that the QK critical sections cannot nest. However the policy still allows **to prioritize nested interrupts** (IRQs), because the interrupt prioritization is handled in hardware by the Vectored Interrupt Controller (VIC) that operates independently to the ARM core. The operation of the VIC is explained in the "LPC213x User Manual" [Philips 05b]. The interrupt prioritization occurs between reading from the VICVectAddr register and writing to the VICVectAddr register at 0xFFFFF030. If a higher-priority interrupt occurs during this time window, the VIC will assert the IRQ line of the ARM core. The higher-priority interrupt will be recognized if the core has interrupts (IRQ) enabled.

As discussed in Section "The QK Interrupt Entry and Exit", the ARM core interrupts are typically reenabled during the interrupt processing, so the described interrupt prioritization will occur.

**NOTE:** It is perhaps interesting to observe that the VIC priority encoder implements in hardware exactly the same algorithm as the QK scheduler implements in software. In other words, the prioritization works the same way for tasks (implemented in software) and for ISRs (implemented in hardware).

#### 3.2.2 VIC Auto-vectoring

This port can be easily made to work with or without the auto-vectoring feature of the Vectored Interrupt Controller (VIC) of the LPC2000 MCUs (see the "LPC213x User Manual", [Philips 05b]).

Auto-vectoring occurs when the following LDR instruction is located at the address 0x18 for the IRO:

```
ORG 0x18
LDR pc,[pc,#-0xff0]
```

When an IRQ occurs, the ARM core forces the PC to 0x18 and executes the LDR pc,[pc,#-0xFF0] instruction. When the instruction at address 0x18 is executed, the effective address is:

```
0x00000020 - 0x00000FF0 = 0xFFFFF030
```

(0x00000020) is the value of the PC when the instruction at address 0x18 is executed due to pipelining of the ARM core).

This causes the ARM core to load the PC with the value read from the VICVectAddr register located at 0xFFFFF030. The read cycle causes the VICVectAddr register to return the address corresponding to the currently active interrupt. Thus, the single LDR pc,[pc,#-0xFF0] instruction has the effect of directly jumping to the correct interrupt service routine—auto-vectoring.

On the other hand, you can avoid auto-vectoring by placing a different LDR instruction at the address 0x18, for example LDR pc,[px,#24], will always load the same address located at 0x20+24 = 0x38.

The following discussion assumes that the auto-vectoring feature is used, that is the LDR pc,[pc,#-0xFF0] is located at the address 0x18 in the startup code. Please refer to the cstartup.s79 code located in the examples directory.



#### 3.2.3 The QK Interrupt Entry and Exit

This QK, as any preemptive, deterministic, real-time kernel, requires specific entry and exit from the interrupts. The general interrupt handling sequence of QK is summarized by the following pseudo-code:

#### Listing 2 QK interrupt handling sequence pseudo-code

Please note that QK inherently requires a capability of nesting interrupts, because interrupts are explicitly enabled in the ISR, and also implicitly in the QK scheduler QK\_schedule\_().

This port uses the technique of handling nested interrupts in ARM described in the Philips Application Note "Nesting of Interrupts in the LPC2000".

The technique relies on the C compiler's ability to generate code for the ARM interrupts in C. In the IAR compiler, you define an IRQ handler in the following way:

```
__irq __arm void tickIRQ(void) {
    . . .
}
```

The use of the extended keyword \_\_irq informs the IAR compiler to generate an IRQ-mode prolog and epilog of the interrupt function. However, the interrupt does not allow nesting, because the register LR\_IRQ is not saved and the processor mode is not changed away from IRQ.

**NOTE:** The IAR compiler provides an extended keyword \_\_nested to allow nesting of interrupts. However, the \_\_nested interrupt code has some known problems in version 4.30A, and also for other reasons the \_\_nested keyword is **not** used in this QK port.

Instead, as described in the Application Note "Nesting of Interrupts in the LPC2000", the interrupt entry and exit is coded as macros that use inline assembly. The macros are defined in the <qpcpp\_3>/ports/arm7-1pc2000/qk/iar/mixed/qk\_port.h header file as follows:



```
asm("MSR cpsr_c,#0x1F"); \
 8: asm("STMFD sp!,{lr}"); \
9: } while (0)
10:
11: #define QK_IRQ_EXIT(pin_) do {
                        cpsr_c,#0xDF");
lr,#0"); \
          asm("MSR
asm("MOV
12:
13:
          asm("STR
14:
                       lr,[lr,\#-0xFD0]"); \
15:
          QK_currPrio_ = (pin_); \
          QK_schedule_();
16:
          asm("LDMFD sp!,{lr}");
17:
                      cpsr_c,#0xD2"); \
          asm("MSR
18:
19: asm("LDMFD sp!,{lr}"); \
20: asm("MSR spsr_cxsf,lr"); \
21: } while (0)
```

Listing 3 QK interrupt entry and exit macros defined in the qk\_port.h header file.

As you can see, the macros quite faithfully implement the general sequence outlined in the QK interrupt handling pseudo-code from Listing 2.

Some details of the macros from Listing 3 are as follows. First, note that the do {...} while (0) loops around the macros are the standard way of syntactically-correct grouping of instructions. In line 7, you see the quick way of changing the ARM core mode to SYSTEM and enabling interrupts at the same time through an immediate-load to the CPSR\_c. This technique is directly copied from the aforementioned Philips Application Note. (In fact, the whole entry sequence in lines 5-8 is identical to that described in the Application Note.)

Similarly, lines 17-20 of Listing 3 are identical as the exit sequence described in the Philips Application Note. In the preceding lines 12, you see quick mode change back to the IRQ with disabling interrupts at the same time (both I and F bits). In lines 13-14, you see writing the End-Of-Interrupt (EOI) sequence into the Vectored Interrupt Controller (VIC) VICVectAddr register at 0xFFFFF030, which is 0x0 - 0xFD0.

The intended use of these interrupt entry and exit macros is illustrated in the QF tick ISR, as follows:

```
_irq __arm void tickIRQ(void) {
2:
                                                      // clear the timer interrupt
      T1IR = 0x1:
3:
                                        // initial priority upon entry to the ISR
       uint8_t pin;
4:
       QK_IRQ_ENTRY(pin, TICK_IRQ_PRIO);
                                           // enter the nested portion of the IRQ
5:
6:
       QF::tick();
7:
       QK_IRQ_EXIT(pin);
                                             // exit the nested portion of the IRQ
```

Listing 4 The QF tick ISR demonstrating the use of the QK\_IRQ\_ENTRY() and QK\_IRQ\_EXIT() macros.

## 3.3 Startup Code and Stack Initialization

The startup code must initialize at least the User/System stack, the IRQ stack, and optionally the FIQ stack, if the FIQ is used.



The User/System stack is the regular C stack used by the main() function and all functions called from main. Also, the User/System stack is used to nest preemptions as usual in the QK (see [QL 05c]).

However, the IRQ stack is also used for nesting interrupts. This is a departure for the QK, which typically uses just a single stack for nesting all tasks and interrupts. (Using a single stack in the ARM architecture is possible, but requires some assembly programming and will not be discussed in this port.)

The IRQ stack is used as well, because of the code generated by the IAR compiler when the \_\_irq keyword is used (see Section 3.2.3). The following is a disassembled code emitted by the compiler for the tickIRQ() shown in Listing 4:

```
_arm void tickIRQ(void) {
400001D0
          E24EE004
                     SUB
                                    LR, LR, #0x4
                                    SP!, {RO,R1,R2,R3,R4,R12,LR}
                                   RO, #0xE0000000
400001D4
          E92D501F
                     STMDB
  T1IR = 0x1:
          E3A004E0
400001D8
                     MOV
400001DC
                                    RO, RO, #0x8000
          E3800C80
                     ORR
          E3A01001
                                    R1, #0x1
400001E0
                     MOV
400001E4
          E5801000
                     STR
                                    R1, [R0, #+0]
                                        // enter the nested portion of the IRQ
[PC, #+944] ; [0x400005A0] =QK_currPrio_
QK_IRQ_ENTRY(pin);
400001E8 E59F03B0
                                    RO,
                     LDR
400001EC
                                    RO, [RO, #+0]
          E5D00000
                     LDRB
400001F0
          E1A04000
                     MOV
                                    R4, R0
400001F4
          E59F03A4
                     LDR
                                    RO, [PC, #+932]
                                                       ; [0x400005A0] =QK_currPrio_
                                    R1, #0xFF
400001F8
          E3A010FF
                     MOV
                                    R1, [R0, #+0]
400001FC
          E5C01000
                     STRB
40000200
                                    LR, SPSR
          E14FE000
                     MRS
40000204
          E92D4000
                     STMDB
                                    SP!, {LR}
40000208
          E321F01F
                     MSR
                                    CPSR_c, #31
4000020C
          E92D4000
                     STMDB
                                    SP!, {LR}
  QF::tick()
                                                       ; 0x400028D0
40000210
          EB0009AE
                                    tick
                                   // exit the nested portion of the IRQ CPSR_C, #223
  QK_IRQ_EXIT(pin);
40000214
          E321F0DF
                     MSR
40000218
          E3A0E000
                     MOV
                                    LR, #0x0
                                    LR, [LR, #-4048]
RO, [PC, #+888]
4000021C
          E50EEFD0
                     STR
40000220
          E59F0378
                                                     ; [0x400005A0] =QK_currPrio_
                     LDR
40000224
          E5C04000
                     STRB
                                    R4, [R0, #+0]
40000228
          EB000725
                                                               ; 0x40001EC4
                                    QK_schedule_
                     BL
4000022C
                                   SP!, {LR}
CPSR_C, #210
          E8BD4000
                     LDMIA
40000230
          E321F0D2
                     MSR
                                    SP!, {LR}
40000234
          E8BD4000
                     LDMIA
40000238
                                    SPSR_cxsf, LR
          E16FF00E
                     MSR
4000023C E8FD901F LDMIA
                                    SP!, {R0,R1,R2,R3,R4,R12,PC}^
```

Listing 5 Disassembled code of tickIRQ() from Listing 4. The highlighted code is executed in the IRQ mode.

As shown in Listing 5, the processor mode is not changed until the instruction MSR CPSR\_c,#31 at address 40000208. Before that instruction, the following 8 registers are pushed onto the IRQ stack: R0, R1, R2, R3, R4, R12, LR, and SPSR. Consequently, the IRQ stack must be sized for 8 registers (32-bytes) for each anticipated level of preemption. In QK, theoretically the worst-case nesting could be QF\_MAX\_ACTIVE plus the nesting of interrupts on top of interrupts (63\*32bytes + interrupt\_nesting\*32 = 2KB + ...).



## 4 About the Pure ARM Port

The pure ARM port is allows for some optimizations with respect to the mixed ARM/THUMB port. These optimizations include:

- 1. faster inlined interrupt enabling/disabling
- 2. no ARM/THUMB interworking

The port is provided in the arm-lpc2000/qk/iar/arm/ branch of the ports and examples directories (see Section 2.1). Also, just as the mixed ARM/THUMB port, the pure ARM port runs the task-level code in the **ARM System Mode** (mode bits 0x1F), which is the default mode in which the IAR startup code calls main().

The pure ARM port offers some performance advantage over the mixed ARM/THUMB port when the code is executed from a fast 32-bit wide memory, such as the on-chip RAM of the LPC2000. However, when executed from slower memories, or memories only 16-bit wide, the pure ARM port would actually perform slower than the mixed ARM/THUMB port, where most of the code is compiled to THUMB. Also, the code density is lower (and thus the code size is larger) in the ARM port than it is in the mixed ARM/THUMB port.

## 4.1 Compiler and Linker Options Used

The most important IAR compiler options used are as follows:

```
--cpu_mode arm
-D_DLIB_CONFIG_FILE=$(IAR_ARM)\arm\LIB\d14tpann18n.h
```

In particular, the option --interwork is **not** specified, option -D\_DLIB\_CONFIG\_FILE= \$(IAR\_ARM)\-arm\LIB\d14tpann18n.h specifies the C-runtime library to be ARM, no-interwork, normal library mode (see the IAR Compiler Reference).

The most important linker option is as follows:

```
-rt $(IAR_ARM)\arm\lib\dl4tpannl8n.r79
```

This linker option once again specifies the runtime to be the ARM, no-interwork, normal library mode

## 4.2 The QK Port Header File

The QK header file for the LPC200, ARM mode can be found in qpcpp\_3>/ports/arm7-lpc2000/qk/-iar/arm/qk\_port.h. This file specifies the interrupt enabling/disabling policy (QK critical section) as well as the interrupt entry and exit code.

#### 4.2.1 The QK Critical Section

This QK port uses the most optimal, single instruction to disable and enable interrupts (the load-immediate MSR to the CPSR c). This instruction is only available in the pure ARM mode.



The QK\_INT\_KEY\_TYPE is not defined, which means that the simplest interrupt locking scheme is applied, in which exit from a critical section always enables interrupts, regardless if the interrupts were enabled or disabled upon entry to the critical section. This policy is adequate in the presence of the Vectored Interrupt Controller (VIC) hardware, as described in Section 3.2.1.



## **5 About the Pure THUMB Port**

The pure THUMB port requires the most advanced techniques and represents perhaps the most radical departure from the "standard" preemptive multitasking implementations for the ARM architecture. Unlike the other two ports included in this QDK, the pure THUMB port uses only *one* stack (the System stack) for nesting both the tasks and interrupts and does not use the IRQ stack at all.

The pure THUMB port offers the following advantages with respect to the other ports:

- 1. only one stack with minimal context-switch stack frame
- 2. the best possible code density
- 3. no ARM/THUMB interworking overhead
- 4. more customizable interrupt disabling policy

The port is provided in the arm-1pc2000/qk/iar/thumb/ branch of the ports and examples directories (see Section 2.1). Also, just as the mixed ports, the pure THUMB port runs the task-level code in the **ARM System Mode** (mode bits 0x1F), which is the default mode in which the IAR startup code calls main().

The pure THUMB port should offer the best performance for executing code from slower Flash memory due to the best code density. On Flash-based MCUs, such as the LPC2000 family, the Memory Acceleration Module (MAM) should be used to further improve the code execution speed.

#### 5.1 Compiler and Linker Options Used

The most important IAR compiler options used are as follows:

```
--cpu_mode thumb
-D_DLIB_CONFIG_FILE=$(IAR_ARM)\arm\LIB\dl4tptnnl8n.h
```

In particular, the option --interwork is **not** specified, option -D\_DLIB\_CONFIG\_FILE= \$(IAR\_ARM)\-arm\LIB\d14tptnn18n.h specifies the C-runtime library to be THUMB, **no-interwork**, normal library mode (see the "IAR Compiler Reference" [IAR 05a]).

The most important linker option is as follows:

```
-rt $(IAR_ARM)\arm\lib\dl4tptnnl8n.r79
```

This linker option once again specifies the runtime to be the THUMB, **no-interwork**, normal library mode

## **5.2** The QK Port Header File

The QK header file for the LPC200, THUMB mode can be found in <qpcpp\_3>/ports/arm7-lpc2000/-qk/iar/thumb/qk\_port.h. This file specifies the interrupt enabling/disabling policy (QK critical section) as well as the interrupt entry and exit code.



#### 5.2.1 The QK Critical Section

This QK port uses the customized (defined in assembly) functions for disabling and enabling interrupts. These functions have been designed to be called from the THUMB mode. The IAR functions disable both IRQ and FIQ **at the ARM core level** (refer to the "ARM® IAR C/C++ Compiler Reference Guide" [IAR 05a] for more information).

```
// QK critical section must be the same as the QF critical section
// QK_INT_KEY_TYPE not defined
#define QK_INT_LOCK(key_) QK_int_lock()
#define QK_INT_UNLOCK(key_) QK_int_unlock()

extern "C" {
  void QK_int_lock(void);
  void QK_int_unlock(void);
}
```

The QK\_INT\_KEY\_TYPE is not defined, which means that the simplest interrupt locking scheme is applied, in which exit from a critical section always enables interrupts, regardless if the interrupts were enabled or disabled upon entry to the critical section. This policy is adequate in the presence of the Vectored Interrupt Controller (VIC) hardware, as described in Section 3.2.1.

```
MODULE
                       ?INT
 1:
 2:
 3:
            RSEG
                     CODE:CODE:NOROOT(2)
 4:
            PUBLIC QK_int_lock,QK_int_unlock
 5:
 6:
                                           ; align at 2^2 boundary
            ALIGNROM 2
 7:
            CODE16
                                           ; the function is called from THUMB
 8: QK_int_lock:
 9:
            ADR
                     r0,QK_int_lock_ARM
10:
                                            change mode to ARM
            BX
                     r0
11:
            CODE 32
                                            now we are in ARM
12: QK_int_lock_ARM:
                     cpsr_c,#ARM_SYS_MODE | ARM_INT_BITS ; SYS mode, lock int.
13:
            MSR
14:
                                           ; return changing mode back to THUMB
15:
                                           ; align at 2<sup>2</sup> boundary
16:
            ALIGNROM 2
                                            the function is called from THUMB
17:
            CODE16
18: QK_int_unlock:
19:
            ADR
                     r0,QK_int_unlock_ARM
20:
            BX
                     r0
                                            change mode to ARM
21:
            CODE32
                                            now we are in ARM
22: QK_int_unlock_ARM:
23:
            MSR
                     cpsr_c,#ARM_SYS_MODE ; SYS mode, unlock int.
24:
                                           ; return changing mode back to THUMB
            BX
25:
26:
            LTORG
27:
28:
            ENDMOD
```

Listing 6 Interrupt locking/unlocking for the pure THUMB port (defined in the module <qpcpp\_3>/qk/arm7-1pc2000/iar/thumb/qk\_vect.s79)

Listing 6 shows the assembly implementation of the C-callable functions QK\_int\_lock() and QK\_int\_unlock(). Both functions are entered in the THUMB mode (see the CODE16 directive) but must switch to the ARM mode to perform the MSR operations on the ARM status register.



The functions are slightly more efficient than the intrinsic IAR compiler functions \_\_disable\_interrupt() and \_\_enable\_interrupt(), because they assume that the mode of operation is always System, and can use the load-immediate addressing mode.

The ARM\_INT\_BITS constant is currently defined as:

#define ARM\_INT\_BITS (ARM\_I\_BIT | ARM\_F\_BIT)

which means that both FIQ and IRQ are disabled.

#### 5.2.1.1 Option for using the FIQ as a Nonmaskable Interrupt (NMI)

However, since you now have full control over the interrupt disabling policy, you could choose to disable only the IRO bit, and thus leave the FIO always enabled.

#define ARM\_INT\_BITS ARM\_I\_BIT

This would allow achieving extremely short interrupt latency for servicing the FIQ, but would preclude the FIQ from using any kernel (or framework) services because the FIQ will not be disabled to access critical sections of code. Effectively, this policy would mean that the FIQ would become a **Nonmaskable Interrupt** (NMI). You can still pass parameters to and from the NMI, but the parameters must be read and written **atomically**. For the ARM architecture you could use 8-bit, 16-bit, and 32-bit variables. Conceivably you could even use larger structures, but then you must ensure that they are always accessed atomically via the LDM/STM instructions.

The FIQ used as an NMI would be completely separate from the QK and you need to arrange for the FIQ stack if you use one. To achieve the fastest possible performance, you should probably code the FIQ in assembly and make the maximum use of the 8 banked registers available in this mode.



## 5.3 The QK Interrupt Handling

#### 5.3.1 No Autovectoring

The THUMB mode handles interrupts differently than the other ports. The auto-vectoring is not used (see Section 3.2.2). Instead, the instruction ldr pc,[pc,#24] is placed at the address 0x18 and the address of the IRO handler is placed at 0x38:

```
org 0x18

ldr pc,[pc,#24] ; load effective address 0x20+24 = 0x38

...

org 0x38

dc32 irg_handler
```

#### 5.3.2 The IRQ Handler in Assembly

To avoid using the IRQ stack the ISR must be coded in assembly.

```
MODULE
                         ?IRQ
 2:
 3:
                       CODE:CODE:NOROOT(2)
             RSEG
 4:
             PUBLIC
                      irg_handler
 5:
                       QK_currPrio_, QK_schedule_
             EXTERN
 6:
             CODE 32
 8: irq_handler:
 9:
              ; IRQ entry {{{
10:
             MOV
                       r13,r0
                                              ; save r0 in r13_IRQ
11:
             SUB
                       r0,1r,#4
                                              ; put return address in r0
12:
                       cpsr_c,#ARM_SYS_MODE | ARM_INT_BITS
13:
             MSR
                       sp,{r0}
                                              ; save return address (PC) on user stack ; put adjusted sp_SYS in r0
14:
             STMFD
15:
             SUB
                       r0, sp, #4
                       r0!,{r1-r4,r12,1r}
                                               save APCS-clobbered regs
16:
             STMFD
17:
                                               on SYS stack plus r4 for the priority.
18:
                       cpsr_c,#ARM_IRQ_MODE | ARM_INT_BITS
19:
             MSR
                                              ; put original r0_SYS in r14_IRQ
20:
             MOV
                       r14,r13
21:
             MRS
                                               put interrupted PSR in r13_IRQ
                       r13,SPSR
                       r0!,{r13,r14}
22:
             STMFD
                                              ; finish saving the context
23:
24:
                       cpsr_c,#ARM_SYS_MODE | ARM_INT_BITS
             MSR
25:
                       sp,r0
             MOV
                                              ; adjust sp_SYS
26:
27:
             LDR
                       r0,=QK_currPrio_
                                              ; load address in already saved r0
28:
                       r4,[r0]
                                              ; load QK_currPrio into APCS-preserved r4
             LDRB
29:
                       r0,#0x0
30:
             MOV
31:
             LDR
                       r12,[r0,#-0xFD0]
                                              : load the vector from the VICVectAddr
32:
             ; IRQ entry }}}
33:
             ; NOTE: the C-portion of the ISR is called with interrupts ; *disabled* because it still needs to raise the QK priority
34:
35:
36:
                QK_currPrio_to the ISR level and also might need to clear
37:
               a level-sensitive interrupt soruce. The C-ISR might then
               re-enable interrupts, if appropriate.
NOTE: the C-portion of the ISR runs in THUMB mode and returns
38:
39:
40:
                without mode change, so the following code is in THUMB
```



```
41:
                                             ; store the return address
42:
             MOV
                      lr,pc
r12
43:
             BX
                                             ; call the IRQ vector (THUMB)
44:
45:
             CODE16; we're now in THUMB
46:
                      r0,irq_sched
             ADR
47:
             BX
48:
49:
             CODE32; we're now back in ARM
50: irq_sched:
51:
             ; IRQ exit {{{
52:
53:
                      cpsr_c,#ARM_SYS_MODE | ARM_INT_BITS
                                                               ; SYS mode, lock int.
54:
             ; handle the end-of-interrupt in the interrupt controller
55:
                      r0,#0x0
             MOV
                      r0, [r0, #-0xFD0]
56:
             STR
                                             ; write VICVectAddr to clear interrupt
57:
58:
             LDR
                      r0,=QK_currPrio_
                                             : load address
59:
                      r4,[r0]
                                             ; restore intitial prio in QK_currPrio_
             STRB
60:
61:
             LDR
                      r12,=QK_schedule_
62:
             MOV
                      lr,pc
                                              store the return address
                                              call QK_schedule_ (THUMB)
NOTE: QK_schedule_ must be called
63:
             BX
                      r12
64:
65:
                                              with interrupts DISABLED
66:
67:
             CODE16; we're now in THUMB
68:
             ADR
                      r0,irq_exit
69:
                      r0
             BX
70:
             CODE32; we're now back in ARM
71:
72: irq_exit:
73: M
             MOV
                      r0,sp
                                              make sp_SYS visible to IRQ mode
74:
                      sp, sp, #36
                                             ; adjust the sp_SYS
             ADD
75:
                      cpsr_c,#ARM_IRQ_MODE | ARM_INT_BITS
76:
             MSR
                                             ; stick sp_SYS to sp_IRQ
77:
             MOV
                      sp,r0
78:
             LDMFD
                      sp!,{r0}
                                              grab saved PSR
79:
                      spsr_cxsf,r0
                                              stick it into spsr_IRQ
             MSR
80:
                                            ; unstack all saved SYS registers
; NOP: can't access banked reg immediately
81:
             LDMFD
                      sp,{r0-r4,r12,lr}
82:
             MOV
                      r0,r0
                                             ; grab the return address from the stack
83:
                      1r,[sp,#28]
             LDR
84:
             MOVS
                      pc,lr
                                             ; return restoring cpsr from spsr
85:
86:
             ; IRQ exit }}}
87:
88:
             LTORG
89:
90:
             ENDMOD
```

Listing 7 The assembly IRQ handler for the THUMB port (defined in the module <qpcpp\_3>/qk/arm7-1pc2000/iar/thumb/qk\_vect.s79)

The highlights of the IRQ shown in Listing 7 are as follows: The IRQ stack is not used, so the banked register r13\_IRQ is used as a scratchpad register (see Listing 7 line 10). Also this code avoids accessing memory and maximizes register use for passing data. The ARM core is switched several times between the IRQ and the System modes, but the interrupts are always disabled when



the ARM core is in the IRQ mode. This makes the IRQ mode completely transparent, or in other words, it is impossible to "catch" (interrupt) the ARM processor in the IRQ mode<sup>1</sup>.

The purpose of the lines 10-22 of Listing 7 is to build the following stack frame:

```
high memory

PC (return address)
LR
R12
R4 (pin)
R3
R2
R1
R0
SPSR
```

This stack frame demonstrates the "QK-friendliness" to the C-code. Only the registers clobbered by the ARM Procedure Call Standard (APCS) are saved, plus the APCS-preserved R4 register that holds the initial QK\_currPrio\_ value (pin). This is only about a half of all ARM registers that traditional kernels need to save and restore by every interrupt and context switch.

In lines 30-32 of Listing 7 you see the use of the **vectoring** feature of the VIC. The LDR instruction in line 34 reads the VICVectAddr register at 0xFFFFF030 (== 0 - 0xFD0). Subsequently, the BX r12 instruction (line 43) jumps to the vector received from the VIC. This means that the IRQ handler in Listing 7 is a universal "shell" that services all IRQ requests in the system. Of course, as in the auto-vectoring case, the VIC must be correctly initialized with the addressed of all the IRQ service routines used in the system. The following line shows the VICVectAddr0 initialization for the tick-ISR():

```
VICVectAddr0 = (uint32_t)&tickISR;
```

#### 5.3.3 The IRQ Handlers in C

The C-level IRQ handlers in the THUMB port, such as the tickISR() are normal C functions, and not \_\_irq-type functions as in the other ports. (That's why in the THUMB port they have postfix "ISR" rather than "IRQ", as in the other ports.)

The following listing shows the implementation of the tickISR() function:

The ISR is entered with interrupts disabled, because some of the interrupts might require clearing the level-sensitive interrupt source prior to enabling interrupts to the core. Indeed, the tickISR() performs such clearing of the Timer1 interrupt. After this, the interrupts can be enabled and some ISR-specific work can be performed.

<sup>&</sup>lt;sup>1</sup> Strictly speaking, the FIQ can interrupt the IRQ, but this discussion assumes that the FIQ is handled completely separately, as described in Section 5.2.1.1.



# **6 References**

| [Atmel 98a]   | Atmel, Application Note "Interrupt Management: Auto-vectoring and Prioritization", 1998                                                                                                                      |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [IAR 05a]     | IAR Systems, "ARM® IAR C/C++ Compiler Reference Guide", June 2005                                                                                                                                            |
| [Philips 03]  | Philips Semiconductors: AN-10254 "Simple Interrupt Handling Using IRQ and FIQ", available online from www.philips.com                                                                                        |
| [Philips 05a] | Philips Semiconductors: AN-10381 "Nesting of Interrupts in the LPC2000", available online from www.philips.com                                                                                               |
| [Philips 05b] | Philips Semiconductors: UM10120 "LPC213x User Manual", available online from www.philips.com                                                                                                                 |
| [QL 05a]      | Quantum Leaps, LLC, "Quantum Platform Overview" ( <a href="http://www.quantum-leaps.com/doc/QP">http://www.quantum-leaps.com/doc/QP</a> Overview.pdf                                                         |
| [QL 05b]      | Quantum Leaps, LLC, Application Note: QP Directory Structure"  ( <a href="http://www.quantum-leaps.com/doc/AN QP Directory Structure.pdf">http://www.quantum-leaps.com/doc/AN QP Directory Structure.pdf</a> |
| [Samek 02]    | Miro Samek, "Practical Statecharts in C/C++", CMP Books 2002.                                                                                                                                                |