# LONTIUM SEMICONDUCTOR CORPORATION

## ClearedEdge<sup>TM</sup> Technology

# JSEONIN LT8912 Single-Channel MIPI<sup>®</sup> DSI Bridge to LVDS/HDMI/MHL

DataSheet

000 ດດດຸດ





We produce mixed-signal products for a better digital world!



# TABLE OF CONTENTS

| 1. REVISION HISTORY                  |    |
|--------------------------------------|----|
| 2. GENERAL DESCRIPTION               |    |
| 2.1 Application                      | 4  |
| 2.2 FEATURES                         | 4  |
| 2.3 FUNCTIONAL DIAGRAM               | 5  |
| 3. PINNING INFORMATION               |    |
|                                      |    |
| 3.1 PIN DIAGRAM                      |    |
|                                      |    |
| 3.2.1 LQFP80 (L18912)                |    |
| 3.2.2 QFN64 (L18912B)                |    |
| 4. ELECTRICAL CHARACTERISTICS        |    |
|                                      | 2  |
| 4.1 ABSOLUTE MAXIMUM CONDITIONS      |    |
| 4.2 NORMAL OPERATING CONDITIONS      |    |
|                                      |    |
| 4.5 POWER CONSUMPTION                | 16 |
| 5.DETAILED DESCRIPTION               |    |
|                                      |    |
| 5 1 MIPLOSI CONTROLLER               | 17 |
| 5.2 MIPI RX D-PHY                    |    |
| 5.3 LVDS CONTROLLER                  |    |
| 5.3.1 Display Interface              |    |
| 5.3.2 Single Pixel LVDS Transmitter  |    |
| 5.3.3Panel Data Mappings             |    |
| 5.4 LVDS TXPHY                       |    |
| 5.5 HDMI/MHL CONTROLLER              |    |
| 5.5.1 Audio Data Capture Logic Block |    |
| 5.5.2 HDMI Process Block             |    |
| 5.5.3MHL Transmitter Block           |    |
| 5.6 HDMI/MHL TxPHY                   |    |
| 6. PACKAGE INFORMATION               |    |
|                                      |    |
|                                      |    |
| 6.2 TART AND REFUNCTION              |    |
|                                      |    |
|                                      |    |



## 1. REVISION HISTORY

| R1.0<br>R1.1 |        | Content                                                                                                 | Date       |   |
|--------------|--------|---------------------------------------------------------------------------------------------------------|------------|---|
| R1.1         | C.Tao  | 1. Initial Release                                                                                      | 2015/03/01 |   |
|              | C.Tao  | <ol> <li>Change MHL feature from 30Hz 1080p to 60Hz 720p</li> <li>Update Pin description</li> </ol>     | 2015/03/15 |   |
| R1.2         | C.Tao  | 1. Add 7.5mm x 7.5mm QFN64 package type<br>2. Update product code: LT8912 for LQFP80, LT8912B for QFN64 | 2015/03/31 |   |
| R1.3         | N.Wang | 1.Check package information                                                                             | 2015/03/31 | 1 |
| R1.4         | N.Wang | 1.Add PCB footprint                                                                                     | 2015/04/14 | 2 |
|              |        | 1. Update feature list. Add "No DDC and HDCP support"                                                   | $\bigcirc$ |   |
| R1.5         | C.Tao  | 2. Add power consumption                                                                                | 2016/03/08 |   |
|              |        | 3. Fix pin63 and pin64 definition error                                                                 |            |   |
| R1.6         | C.Tao  | 1. Add power consumption information (Section4.5)                                                       | 2016/03/18 |   |
| R1.7         | C.Tao  | 1. Add Tape and Reel Information and MSL Level                                                          | 2016/04/06 |   |
| R1.8         | C.Tao  | 1. Add ESD information                                                                                  | 2016/11/08 |   |
|              |        | tiator we till the the the                                                                              |            |   |

## 2. GENERAL DESCRIPTION

The Lontium LT8912 MIPI® DSI to LVDS and HDMI/MHL bridge features a single-channel MIPI® D-PHY receiver front-end configuration with 4 data lanes per channel operating at 1.5Gbps per data lane and a maximum input bandwidth of 6Gbps.

For screen application, the bridge decodes MIPI® DSI 18bpp RGB666 and 24bpp RGB888 packets and converts the formatted video data stream to a compatible LVDS output operating at pixel clock operating from 25MHz to 154MHz, offering a single-link LVDS with 4 data lanes per link.

For TV application, the bridge provides a HDMI/MHL data output with optional S/PDIF or 2-channel I2S serial audio input. Its high fidelity 2-channel I2S can transmit stereo up to a 192kHz sampling rate. The S/PDIF can carry stereo LPCM audio or compressed audio, including Dolby® Digital and DTS®.

The LT8912 is fabricated in advanced CMOS process and implemented in both 12mm x 12mm LQFP at 0.5mm pitch package and 7.5mm x 7.5mm QFN at 0.4mm pitch package. These packages are RoHS compliant and specified to operate from -40°C to +85°C.



#### 2.2 Features

•

- One-Channel MIPI® DSI Receiver
  - Compaliant with D-RHY1.1 and DSI1.02
  - 1 clock lane and ~4 configurable data lanes
  - 80Mb/s~1.5Gb/s per data lane
  - Data lane swappable and polarity swappable
  - Internal Rterm calibration w/i less than 5% error
  - 2-bit programmable equalization
  - Only Non-Burst Mode supported

#### One-Channel LVDS Transmitter

- I clock lane and 4 data lanes
- Maximum 1.0Gb/s per data lane
- Reduced output swing for low EMI
- HDMI/MHL Transmitter

- Compaliant with HDMI1.4 and MHL2.0 standard
- Up to 60Hz 1080p 8-bit HDMI output
- Up to 60Hz 720p 8-bit MHL output
- 7-bit automatic or manual output swing calibration
- 3-bit programmable de-emphasis
- Support Hot-Plug Detect
- No DDC and HDCP support for LT8912
- Miscellaneous
  - Support scaler function for MIPI to LVDS bridge
  - Single 1.8V supply power
  - Temperature range: -40°C ~ +85°C
  - Packaged in both 12x12mm LQFP80 and 7.5mm x 7.5mm QFN64



#### 2.3 Functional Diagram





## **3. PINNING INFORMATION**

#### 3.1 Pin Diagram



#### Figure 3.1 LQFP80 (LT8912) and QFN64 (LT8912B) Pin Assignment (Top View)

To improve signal integrity, all differential pairs should be routed with  $100\Omega \pm 10\%$  differential impedance. Maximum trace length mismatch should be less than 5mil and keep total trace length to a minimum for all differential traces. Routing differential pairs on the top or bottom layer with no vias as on signal path is highly recommended.

For crystal oscillator, keep XTALI/XTALO as short as possible and away from noisy signal source. Minimize parasitic capacitances on these two pins and shield them with clean ground lines.

To minimize the power supply noise floor, at least one 0.1µF and one 0.01µF decoupling capacitor is recommended to be installed near all the UT8912 power pins. To avoid large current loops and trace inductance, the trace length between decoupling capacitor and device power inputs pins must be minimized.



#### **3.2 Pin Function**

#### 3.2.1 LQFP80 (LT8912)

| PIN# | PIN NAME    | I/O   | DESCRIPTION                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
|------|-------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 1    | DEBUG<11>   | ю     | <b>Bit-11 debug data output</b><br>n debug mode, it serves as digital test output. The input schmitt trigger has a<br>hysteresis window with VL=0.59V and VH=1.2V.                                                                                                                                                                       |  |  |  |  |  |
| 2    | DEBUG<5>    | ю     | b debug data output<br>bug mode, it serves as digital test output. The input schmitt trigger has a<br>eresis window with VL=0.59V and VH=1.2V.                                                                                                                                                                                           |  |  |  |  |  |
| 3    | DEBUG<4>    | ю     | <b>4 debug data output</b><br>ebug mode, it serves as digital test output. The input schmitt trigger has a<br>eresis window with VL=0.59V and VH=1.2V.                                                                                                                                                                                   |  |  |  |  |  |
| 4    | MIPIRX0_DP  | I     | <b>PI® D-PHY Channel-0 Data Lane-0 Positive Input</b><br>sitive input of Uni-directional polarity swappable differential pairs up to 1.5Gb/s.<br>ere is an internal 100Ω terminator between this pin and MIPIRX0 DN.                                                                                                                     |  |  |  |  |  |
| 5    | MIPIRX0_DN  | I     | MIPI® D-PHY Channel-0 Data Lane-0 Negative Input<br>Negative input of Uni-directional polarity swappable differential pairs up to 1.5Gb/s.<br>There is an internal 100Ω terminator between this pip and MIPIRX0_DP.                                                                                                                      |  |  |  |  |  |
| 6    | MIPIRX1_DP  | I     | MIPI® D-PHY Channel-0 Data Lane-1 Positive Input<br>Positive input of Uni-directional polarity swappape differential pairs up to 1.5Gb/s.<br>There is an internal 100Ω terminator between this pin and MIPIRX1_DN.                                                                                                                       |  |  |  |  |  |
| 7    | MIPIRX1_DN  | I     | MIPI® D-PHY Channel-0 Data Lane-1 Negative Input<br>Negative input of Uni-directional polarity swappable differential pairs up to 1.5Gb/s.<br>There is an internal 100Ω terminator between this pin and MIPIRX0_DP.                                                                                                                      |  |  |  |  |  |
| 8    | VCCA_MIPIRX | 10    | MIPI® D-PHY Channel-0 Power<br>1.8V power supply for MIPIRX input. Should be filtered and noiseless.                                                                                                                                                                                                                                     |  |  |  |  |  |
| 9    | VSSA_MIPIRX | 10    | PI® D-PHY Channel-0 Ground                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| 10   | MIPIRX_CKP  | I     | <b>PI® D-PHY Channel-0 Data Clock Lane Positive Input</b><br>sitive input of DDR clock differential pairs up to 750Mb/s in quadrature phase with ta signals. There is an internal $100\Omega$ terminator between this pin and MIPIRX CKN.                                                                                                |  |  |  |  |  |
| 11   | MIPIRX_CKN  | I     | MIPI® D-PHY Channel-0 Data Clock Lane Negative Input<br>Negative input of DDR clock differential pairs up to 750Mb/s in quadrature phase with<br>data signals. There is an internal 100Ω terminator between this pin and MIPIRX CKP.                                                                                                     |  |  |  |  |  |
| 12   | MIPIRX2_DP  | I     | MIPI® <b>D-PHY Channel-0 Data Lane-2 Positive Input</b><br>Positive input of Uni-directional polarity swappable differential pairs up to 1.5Gb/s.<br>There is an internal 100Ω terminator between this pin and MIPIRX2 DN.                                                                                                               |  |  |  |  |  |
| 13   | MIPIRX2_DN  | , ris | <b>MIPI® D-PHY Channel-0 Data Lane-2 Negative Input</b><br>Negative input of Uni-directional polarity swappable differential pairs up to 1.5Gb/s.<br>There is an internal $100\Omega$ terminator between this pin and MIPIRX2 DP.                                                                                                        |  |  |  |  |  |
| 14   | MIPIRX3_DP  | I     | MIPI® D-PHY Channel-0 Data Lane-3 Positive Input<br>Positive input of Uni-directional polarity swappable differential pairs up to 1.5Gb/s.<br>There is an internal 100Ω terminator between this pin and MIPIRX3_DN.                                                                                                                      |  |  |  |  |  |
| 15   | MIPIRX3_DN  | I     | <b>MIPI</b> ® <b>D-PHY Channel-0 Data Lane-3 Negative Input</b><br>Negative input of Uni-directional polarity swappable differential pairs up to 1.5Gb/s.<br>There is an internal $100\Omega$ terminator between this pin and MIPIRX3_DP.                                                                                                |  |  |  |  |  |
| 16   | RôK         | ю     | BandGap External Resistor<br>External 6K resistor between this pin and VSSA_MIPIRX for setting internal reference<br>current.                                                                                                                                                                                                            |  |  |  |  |  |
| 1    | DEBUG<12>   | ю     | <b>Bit-12 debug data output</b><br>In debug mode, it serves as digital test output. The input schmitt trigger has a<br>hysteresis window with VL=0.59V and VH=1.2V.                                                                                                                                                                      |  |  |  |  |  |
| 18   | HPD_CBUS    | Ю     | MHL TX CBUS Control<br>In default, this pin is configured as MHL transmitter CBUS signal.<br>HDMI TX HPD Control<br>This pin can also be configured through I2C as HDMI TX Hot-Plug Detect Control. In<br>this case, there is a 100K pull-down resistor. The input schmitt trigger has a hysteresis<br>window with VL=0.59V and VH=1.2V. |  |  |  |  |  |
| 19   | VBUS        | I     | +5V Power for Bus-Powered USB link                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| 20   | USB_ID      | Ι     | USB_ID for OTG application                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| 21   | DEBUG<3>    | 10    | Bit-3 debug data output                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |



| PIN# | PIN NAME     | I/O | DESCRIPTION                                                                                                                                                                                       |  |  |  |  |  |
|------|--------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|      |              |     | In debug mode, it serves as digital test output. The input schmitt trigger has a hysteresis window with VL=0.59V and VH=1.2V.                                                                     |  |  |  |  |  |
| 22   | DEBUG<2>     | ю   | <b>t-2 debug data output</b><br>debug mode, it serves as digital test output. The input schmitt trigger has a<br><i>r</i> steresis window with VL=0.59V and VH=1.2V.                              |  |  |  |  |  |
| 23   | vss          | 10  | gital Ground<br>8V ground for digital logic.                                                                                                                                                      |  |  |  |  |  |
| 24   | VDD          | Ю   | gital Power Supply<br>3V power supply for digital logic. Should be filtered and noiseless.                                                                                                        |  |  |  |  |  |
| 25   | USB_DP       | Ι   | USB Data Positive Input<br>Positive input of USB2.0 differential signal up to 480Mb/s.                                                                                                            |  |  |  |  |  |
| 26   | USB_DM       | Ι   | USB Data Negative Input<br>Negative input of USB2.0 differential signal up to 480Mb/s.                                                                                                            |  |  |  |  |  |
| 27   | HDMITX_CKN   | 0   | HDMI TxPHY Channel-0 Clock Lane Negative Output<br>Negative HDMI TxPHY output TMDS clock up to 1.5GHz. This pin with HDMITX_CKP<br>can also be used as internal clock signal output test pins.    |  |  |  |  |  |
| 28   | HDMITX_CKP   | 0   | HDMI TxPHY Channel-0 Clock Lane Positive Output<br>Positive of HDMI TxPHY output TMDS clock up to 1.5GHz, This pin with<br>HDMITX_CKN can also be used as internal clock signal output test pins. |  |  |  |  |  |
| 29   | VSSA_HDMITX  | ю   | HDMI/MHL TxPHY Ground<br>1.8V ground for HDMI TxPHY output.                                                                                                                                       |  |  |  |  |  |
| 30   | HDMITX0_DN   | 0   | HDMI/MHL TxPHY Channel-0 Data Lane 0 Negative Output<br>HDMI output TMDS data up to 3.0Gb/s. In default, this pin with HDMITX0_DP is<br>configured to MHL output data pins which operates at .    |  |  |  |  |  |
| 31   | HDMITX0_DP   | 0   | HDMI/MHL TxPHY Channel-0 Data Lane-0 Positive Output<br>HDMI output TMDS data up to 3.0Gb/s. In default, this pin with HDMITX0_DN is<br>configured to MHL output data pins which operates at .    |  |  |  |  |  |
| 32   | VCCA_HDMITX  | ю   | HDMI TxPHY Power<br>1.8V power supply for HDMI TxPHY output. Should be filtered and noiseless.                                                                                                    |  |  |  |  |  |
| 33   | HDMITX1_DN   | 0   | HDMI/MHL TxPHY Channel-0 Data Lane-1 Negative Output<br>HDMI output TMDS data up to 3.0Gb/s.                                                                                                      |  |  |  |  |  |
| 34   | HDMITX1_DP   | 0   | HDMI/MHL TxRHY Channel-0 Data Lane-1 Positive Output<br>HDMI output TMDS data up to 3.0Gb/s.                                                                                                      |  |  |  |  |  |
| 35   | VSSA_HDMITX  | Ю   | DMI TXPHY Ground<br>BV ground for HDMI TXPHY output.                                                                                                                                              |  |  |  |  |  |
| 36   | HDMITX2_DN   | 0   | HDM/MHL TxPHY Channel-0 Data Lane-2 Negative Output<br>HDMI output TMDS data up to 3.0Gb/s.                                                                                                       |  |  |  |  |  |
| 37   | HDMITX2_DP   | Ò.  | HDMI/MHL TxPHY Channel-0 Data Lane-2 Positive Output<br>HDMI output TMDS data up to 3.0Gb/s.                                                                                                      |  |  |  |  |  |
| 38   | vss          | 10  | Digital Ground<br>1.8V ground for digital logic.                                                                                                                                                  |  |  |  |  |  |
| 39   | VDD OC       | ю   | <b>Digital Power Supply</b><br>1.8V power supply for digital logic. Should be filtered and noiseless.                                                                                             |  |  |  |  |  |
| 40   | DEBUG<1>     | ю   | <b>Bit-1 debug data output</b><br>In debug mode, it serves as digital test output. The input schmitt trigger has a<br>hysteresis window with VL=0.59V and VH=1.2V.                                |  |  |  |  |  |
| 4    | DEBUG<0>     | 10  | <b>Bit-0 debug data output</b><br>In debug mode, it serves as digital test output. The input schmitt trigger has a<br>hysteresis window with VL=0.59V and VH=1.2V.                                |  |  |  |  |  |
| 42   |              | ю   | HDMI TxPLL Power Supply<br>1.8V power supply for HDMI TxPLL output.                                                                                                                               |  |  |  |  |  |
| 43   | LPF          | Ю   | HDMIPLL External Low-Pass Filter<br>Connect a 2nF capacitor to this pin. It serves as loop filter of internal HDMIPLL.                                                                            |  |  |  |  |  |
| 44   | VSSA_HDMIPLL | Ю   | HDMI TxPLL Ground<br>1.8V ground for HDMI TxPLL output.                                                                                                                                           |  |  |  |  |  |
| 45   | LVDSTX4_DP   | 0   | LVDS TxPHY Test Lane Positive Output<br>Positive output of differential pairs up to 1.0Gb/s.                                                                                                      |  |  |  |  |  |
| 46   | LVDSTX4_DN   | 0   | LVDS TxPHY Test Lane Negative Output<br>Positive output of differential pairs up to 1.0Gb/s.                                                                                                      |  |  |  |  |  |



| PIN# | PIN NAME     | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
|------|--------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 47   | LVDSTX3_DP   | 0   | LVDS Channel-0 Data Lane-3 Positive Output<br>Positive output of differential pairs up to 1.0Gb/s.                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
| 48   | LVDSTX3_DN   | 0   | VDS Channel-0 Data Lane-3 Negative Output<br>legative output of differential pairs up to 1.0Gb/s.                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| 49   | LVDSTX_CKP   | 0   | VDS Channel-0 Clock Lane Positive Output<br>ositive output of clock differential pairs up to 500Mb/s.                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| 50   | LVDSTX_CKN   | 0   | LVDS Channel-0 Clock Lane Positive Output<br>Negative output of clock differential pairs up to 500Mb/s.                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| 51   | VCCA_LVDSTX  | 10  | LVDS TxPHY Power Supply<br>1.8V power supply for LVDS TxPHY output                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
| 52   | VSSA_LVDSTX  | 10  | LVDS TxPHY Ground<br>1.8V ground for LVDS TxPHY output                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
| 53   | LVDSTX2_DP   | 0   | LVDS Channel-0 Data Lane-2 Positive Output<br>Positive output of differential pairs up to 1.0Gb/s.                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
| 54   | LVDSTX2_DN   | 0   | LVDS Channel-0 Data Lane-2 Negative Output<br>Negative output of differential pairs up to 1.0Gb/s.                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
| 55   | LVDSTX1_DP   | 0   | LVDS Channel-0 Data Lane-1 Positive Output<br>Positive output of differential pairs up to 1 0Gb/s                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| 56   | LVDSTX1_DN   | 0   | LVDS Channel-0 Data Lane-1 Negative Output<br>Negative output of differential pairs up to 1.0Gb/s.                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
| 57   | LVDSTX0_DP   | 0   | LVDS Channel-0 Data Lane-0 Positive Output<br>Positive output of differential pairs up to 1.0Gb/s                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| 58   | LVDSTX0_DN   | 0   | LVDS Channel-0 Data Lane-0 Negative Output                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
| 59   | N.C.         |     | No Connect.                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| 60   | VSSA_SYSCLK  | 10  | System PLL Ground<br>1.8V ground for system PLL.                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| 61   | VCCA_SYSCLK  | 10  | System PLL Power Supply                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| 62   | VSSA_LVDSPLL | Ю   | LVDS TxPLL Ground 1,89 ground for LVDS TxPLL                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| 63   | VCCA_LVDSPLL | Ю   | LVDS TxPLL Power Supply<br>1.8V power supply for LVDS TxPLL                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| 64   | XTALI        | I   | <b>Crystal Clock Input</b><br>A crystal oscillator should be attached between this pin and XTALO. However, a<br>CMOS 1.8V compatible clock signal can also be connected to this pin as reference<br>clock of LT8912                                                                                                                                                                                                 |  |  |  |  |  |
| 65   | XTALO        | 0   | Crystal Clock Output<br>A crystal oscillator should be attached between this pin and XTALI. If XTALI is used as<br>reference clock input, this pin must be floating.                                                                                                                                                                                                                                                |  |  |  |  |  |
| 66   | REFCLK       | on  | External Pixel Clock Input<br>In default, this pin is configured as external reference (pixel) clock input for HDMIPLL.<br>Digital Test Signal Output (GPIO0)<br>When this pin is configured as GPIO, it serves as digital test signal output. The input<br>schmitt trigger has a hysteresis window with VL=0.59V and VH=1.2V.                                                                                      |  |  |  |  |  |
| 67   | VSS          | ю   | Digital Ground<br>1.8V ground for digital logic.                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| 68   | VDD          | ю   | <b>Digital Power Supply</b><br>1.8V power supply for digital logic. Should be filtered and noiseless.                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| 69   | SD0_CEC      | ю   | I2S Serial Audio Data Input<br>In default, this pin is configured to I2S serial audio data input.<br>CEC<br>This pin can also be configured as MHLTx CEC IO with open-drain output.<br>The input schmitt trigger has a hysteresis window with VL=0.59V and VH=1.2V.<br>I2S Audio Word Select Input                                                                                                                  |  |  |  |  |  |
| 70   | ws_i         | ю   | In default, this pin is configured to I2S channel select input.<br><b>SPDIF Audio Signal Input</b><br>This pin can also be configured as SPDIF audio data input.<br><b>Digital Test Signal Output (GPIO2)</b><br>When this pin is configured as GPIO, it serves as digital test signal output.<br>The input schmitt trigger has a hysteresis window with VL=0.59V and VH=1.2V.<br><b>I2S Audio Data Clock Input</b> |  |  |  |  |  |
| 71   | SCLK_I       | IO  | In default, this pin is configured as                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |



| PIN# | PIN NAME  | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|------|-----------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |           |     | <b>Digital Test Signal Output (GPIO3)</b><br>When this pin is configured as GPIO, it serves as digital test signal output.<br>The input schmitt trigger has a hysteresis window with VL=0.59V and VH=1.2V.                                                                                                                                                                                                                                                                      |
| 72   | S_SDA     | 10  | <b>I2C Data IO</b><br>It serves as the serial port data IO slave for register access with a 20K pull-up resistor.<br>Supports 1.8V CMOS logic levels.<br>The input schmitt trigger has a hysteresis window with VL=0.59V and VH=1.2V.                                                                                                                                                                                                                                           |
| 73   | S_SCL     | I   | I2C Data Clock<br>It serves as the serial port data clock slave for register access with a 20K pull-up<br>resistor. Supports 1.8V CMOS logic levels.<br>The input schmitt trigger has a hysteresis window with VL=0.59V and VH=1.2V.                                                                                                                                                                                                                                            |
| 74   | INT       | Ю   | Interrupt Request Output<br>In default, this pin is configured as interrupt request (IRQ) output.<br>Digital Test Signal Output (GPIO1)<br>When this pin is configured as GPIO, it serves as digital test signal output. The input<br>schmitt trigger has a hysteresis window with VL=0.59V and VH=1.2V<br>Analog Reference Voltage Test Signal Output<br>When INT and GPIO function are disabled, this pin can also be used as analog<br>reference voltage test signal output. |
| 75   | RESET_N   | Ι   | Hardware Reset Input<br>Chip reset signal. Active LOW. The input schmitt trigger has a hysteresis window with<br>VL=0.59V and VH=1.2V.                                                                                                                                                                                                                                                                                                                                          |
| 76   | DEBUG<6>  | 10  | <b>Bit-6 debug data output</b><br>In debug mode, it serves as digital test output. The input schmitt trigger has a<br>hysteresis window with VL=0.59V and VH=1.2V.                                                                                                                                                                                                                                                                                                              |
| 77   | DEBUG<7>  | ю   | <b>Bit-7 debug data output</b><br>In debug mode, it serves as digital test output. The input schmitt trigger has a<br>hysteresis window with VL=0.59V and VH=1.2V.                                                                                                                                                                                                                                                                                                              |
| 78   | DEBUG<8>  | 10  | <b>Bit-8 debug data output</b><br>In debug mode, it serves as digital test output. The input schmitt trigger has a hysteresis window with $\sqrt{L=0.59}$ and VH=1.2V.                                                                                                                                                                                                                                                                                                          |
| 79   | DEBUG<9>  | 10  | <b>Bit-9 debug data output</b><br>In debug mode, it serves as digital test output. The input schmitt trigger has a<br>hysteresis window with VL=0.59V and VH=1.2V.                                                                                                                                                                                                                                                                                                              |
| 80   | DEBUG<10> | 10  | <b>Bit-10 debug data output</b><br>In debug mode, it serves as digital test output. The input schmitt trigger has a<br>hysteresis window with VL=0.59V and VH=1.2V.                                                                                                                                                                                                                                                                                                             |

# 3.2.2 QFN64 (LT8912B)

|       | PIN# | PIN NAME    | I/O | DESCRIPTION                                                                                                                                                                                                                                     |
|-------|------|-------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | 1    | MIPIRX0_DP  | I   | <b>MIPI® D-PHY Channel-0 Data Lane-0 Positive Input</b><br>Positive input of Uni-directional polarity swappable differential pairs up to 1.5Gb/s.<br>There is an internal 100Ω terminator between this pin and MIPIRX0_DN.                      |
|       | 2    | MIPIRXO_DN  | I   | <b>MIPI® D-PHY Channel-0 Data Lane-0 Negative Input</b><br>Negative input of Uni-directional polarity swappable differential pairs up to 1.5Gb/s.<br>There is an internal $100\Omega$ terminator between this pin and MIPIRX0_DP.               |
|       | 3    | MIRIRX1_DP  | I   | <b>MIPI® D-PHY Channel-0 Data Lane-1 Positive Input</b><br>Positive input of Uni-directional polarity swappable differential pairs up to 1.5Gb/s.<br>There is an internal 100Ω terminator between this pin and MIPIRX1_DN.                      |
| A A A | 4    | MIPIRX1_DN  | I   | <b>MIPI® D-PHY Channel-0 Data Lane-1 Negative Input</b><br>Negative input of Uni-directional polarity swappable differential pairs up to 1.5Gb/s.<br>There is an internal 100Ω terminator between this pin and MIPIRX0_DP.                      |
|       | 5    | VCCA_MIPIRX | Ю   | MIPI® D-PHY Channel-0 Power<br>1.8V power supply for MIPIRX input. Should be filtered and noiseless.                                                                                                                                            |
|       | 6    | VSSA_MIPIRX | 10  | MIPI® D-PHY Channel-0 Ground<br>1.8V ground for MIPIRX input.                                                                                                                                                                                   |
|       | 7    | MIPIRX_CKP  | I   | <b>MIPI® D-PHY Channel-0 Data Clock Lane Positive Input</b><br>Positive input of DDR clock differential pairs up to 750Mb/s in quadrature phase with data signals. There is an internal $100\Omega$ terminator between this pin and MIPIRX_CKN. |
|       | 8    | MIPIRX_CKN  | I   | MIPI® D-PHY Channel-0 Data Clock Lane Negative Input<br>Negative input of DDR clock differential pairs up to 750Mb/s in quadrature phase with                                                                                                   |



| PIN# | PIN NAME    | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
|------|-------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|      |             |     | data signals. There is an internal $100\Omega$ terminator between this pin and MIPIRX_CKP.                                                                                                                                                                                                                                               |  |  |  |  |
| 9    | MIPIRX2_DP  | I   | <b>MIPI® D-PHY Channel-0 Data Lane-2 Positive Input</b><br>Positive input of Uni-directional polarity swappable differential pairs up to 1.5Gb/s.<br>There is an internal $100\Omega$ terminator between this pin and MIPIRX2_DN.                                                                                                        |  |  |  |  |
| 10   | MIPIRX2_DN  | I   | <b>IPI® D-PHY Channel-0 Data Lane-2 Negative Input</b><br>egative input of Uni-directional polarity swappable differential pairs up to 1.5Gb/s.<br>here is an internal 100Ω terminator between this pin and MIPIRX2_DP.                                                                                                                  |  |  |  |  |
| 11   | MIPIRX3_DP  | I   | <b>PI® D-PHY Channel-0 Data Lane-3 Positive Input</b><br>positive input of Uni-directional polarity swappable differential pairs up to 1.5Gb/s.<br>here is an internal 100 $\Omega$ terminator between this pin and MIPIRX3_DN.                                                                                                          |  |  |  |  |
| 12   | MIPIRX3_DN  | I   | MIPI® D-PHY Channel-0 Data Lane-3 Negative Input<br>Negative input of Uni-directional polarity swappable differential pairs up to 15Gb/s.<br>There is an internal 100Ω terminator between this pin and MIPIRX3_DP.                                                                                                                       |  |  |  |  |
| 13   | R6K         | ю   | BandGap External Resistor<br>External 6K resistor between this pin and VSSA_MIPIRX for setting internal reference<br>current.                                                                                                                                                                                                            |  |  |  |  |
| 14   | HPD_CBUS    | Ю   | MHL TX CBUS Control<br>In default, this pin is configured as MHL transmitter CBUS signal.<br>HDMI TX HPD Control<br>This pin can also be configured through I2C as HDMI TX Hot-Plug Detect Control. In<br>this case, there is a 100K pull-down resistor. The input schmitt trigger has a hysteresis<br>window with VL=0.59V and VH=1.2V. |  |  |  |  |
| 15   | VBUS        | I   | +5V Power for Bus-Powered USB link                                                                                                                                                                                                                                                                                                       |  |  |  |  |
| 16   | USB_ID      | I   | USB_ID for OTG application                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| 17   | VSS         | ю   | Digital Ground<br>1.8V ground for digital logic.                                                                                                                                                                                                                                                                                         |  |  |  |  |
| 18   | VDD         | Ю   | gital Power Supply<br>3V power supply for digital logic. Should be filtered and noiseless.                                                                                                                                                                                                                                               |  |  |  |  |
| 19   | USB_DP      | I   | USB Data Positive Input<br>Positive input of USB2.0 differential signal up to 480Mb/s.                                                                                                                                                                                                                                                   |  |  |  |  |
| 20   | USB_DM      | I   | USB Data Negative Input<br>Negative input of USB2 0 differential signal up to 480Mb/s.                                                                                                                                                                                                                                                   |  |  |  |  |
| 21   | HDMITX_CKN  | 0   | Negative HDMI TXPHY output TMDS clock up to 1.5GHz. This pin with HDMITX_CKP can also be used as internal clock signal output test pins.                                                                                                                                                                                                 |  |  |  |  |
| 22   | HDMITX_CKP  | 0   | Positive of HDMI TxPHY output TMDS clock up to 1.5GHz. This pin with HDMITX_CKN can also be used as internal clock signal output test pins.                                                                                                                                                                                              |  |  |  |  |
| 23   | VSSA_HDMITX | 10  | HDMI TxPHY Ground<br>8V ground for HDMI TxPHY output.                                                                                                                                                                                                                                                                                    |  |  |  |  |
| 24   |             | ð   | HDMI/MHL TXPHY Channel-0 Data Lane-0 Negative Output<br>HDMI output TMDS data up to 3.0Gb/s. In default, this pin with HDMITX0_DP is<br>configured to MHL output data pins which operates at .                                                                                                                                           |  |  |  |  |
| 25   | HDMITX0_D   | 0   | HDMI/MHL TxPHY Channel-0 Data Lane-0 Positive Output<br>HDMI output TMDS data up to 3.0Gb/s. In default, this pin with HDMITX0_DN is<br>configured to MHL output data pins which operates at .                                                                                                                                           |  |  |  |  |
| 26   |             | ю   | HDMI TxPHY Power<br>1.8V power supply for HDMI TxPHY output. Should be filtered and noiseless.                                                                                                                                                                                                                                           |  |  |  |  |
| 27   | HDMITX1_DN  | 0   | HDMI/MHL TxPHY Channel-0 Data Lane-1 Negative Output<br>HDMI output TMDS data up to 3.0Gb/s.                                                                                                                                                                                                                                             |  |  |  |  |
| 28   | HDMITX1_DP  | 0   | HDMI output TMDS data up to 3.0Gb/s.                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| ₹ 29 | VSSA_HDMITX | 10  | 1.8V ground for HDMI TxPHY output.                                                                                                                                                                                                                                                                                                       |  |  |  |  |
| 30   | HDMITX2_DN  | 0   | HDMI/MHL TxPHY Channel-0 Data Lane-2 Negative Output<br>HDMI output TMDS data up to 3.0Gb/s.                                                                                                                                                                                                                                             |  |  |  |  |
| 31   | HDMITX2_DP  | 0   | HDMI/MHL TxPHY Channel-0 Data Lane-2 Positive Output<br>HDMI output TMDS data up to 3.0Gb/s.                                                                                                                                                                                                                                             |  |  |  |  |
| 32   | VSS         | ю   | Digital Ground                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| 33   | VDD         | 10  | Digital Power Supply                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
|      | _ ·         |     |                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |



| PIN# | PIN NAME     | I/O       | DESCRIPTION                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
|------|--------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|      |              |           | 1.8V power supply for digital logic. Should be filtered and noiseless.                                                                                                                                                                                                                                                         |  |  |  |  |  |
| 34   | VCCA_HDMIPLL | 10        | DMI TxPLL Power Supply<br>.8V power supply for HDMI TxPLL output.                                                                                                                                                                                                                                                              |  |  |  |  |  |
| 35   | LPF          | ю         | DMIPLL External Low-Pass Filter<br>connect a 2nF capacitor to this pin. It serves as loop filter of internal HDMIPLL.                                                                                                                                                                                                          |  |  |  |  |  |
| 36   | VSSA_HDMIPLL | 10        | OMI TxPLL Ground<br>3V ground for HDMI TxPLL output.                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| 37   | LVDSTX3_DP   | 0         | LVDS Channel-0 Data Lane-3 Positive Output<br>Positive output of differential pairs up to 1.0Gb/s.                                                                                                                                                                                                                             |  |  |  |  |  |
| 38   | LVDSTX3_DN   |           | LVDS Channel-0 Data Lane-3 Negative Output<br>Negative output of differential pairs up to 1.0Gb/s.                                                                                                                                                                                                                             |  |  |  |  |  |
| 39   | LVDSTX_CKP   | 0         | LVDS Channel-0 Clock Lane Positive Output<br>Positive output of clock differential pairs up to Datarate/7 Mb/s.                                                                                                                                                                                                                |  |  |  |  |  |
| 40   | LVDSTX_CKN   | 0         | LVDS Channel-0 Clock Lane Negative Output<br>Negative output of clock differential pairs up to Datarate/7 Mb/s.                                                                                                                                                                                                                |  |  |  |  |  |
| 41   | VCCA_LVDSTX  | 10        | LVDS TxPHY Power Supply<br>1.8V power supply for LVDS TxPHY output.                                                                                                                                                                                                                                                            |  |  |  |  |  |
| 42   | VSSA_LVDSTX  | 10        | LVDS TxPHY Ground<br>1.8V ground for LVDS TxPHY output.                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| 43   | LVDSTX2_DP   | 0         | LVDS Channel-0 Data Lane-2 Positive Output<br>Positive output of differential pairs up to 1.0Gb/s                                                                                                                                                                                                                              |  |  |  |  |  |
| 44   | LVDSTX2_DN   | 0         | LVDS Channel-0 Data Lane-2 Negative Output                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| 45   | LVDSTX1_DP   | 0         | LVDS Channel-0 Data Lane-1 Positive Output<br>Positive output of differential pairs up to 1.0Gb/s.                                                                                                                                                                                                                             |  |  |  |  |  |
| 46   | LVDSTX1_DN   | 0         | LVDS Channel-0 Data Lane-1 Negative Output<br>Negative output of differential pairs up to 1.0Gb/s.                                                                                                                                                                                                                             |  |  |  |  |  |
| 47   | LVDSTX0_DP   | 0         | LVDS Channel-0 Data Lane-0 Positive Output<br>Positive output of differential pairs up to 1.0Gb/s.                                                                                                                                                                                                                             |  |  |  |  |  |
| 48   | LVDSTX0_DN   | 0         | LVDS Channel-0 Data Lane-0 Negative Output<br>Negative output of differential pairs up to 1.0Gb/s.                                                                                                                                                                                                                             |  |  |  |  |  |
| 49   | VSSA_SYSCLK  | Ю         | System PLL Ground<br>1.8V ground for system PLL.                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| 50   | VCCA_SYSCLK  | Ю         | System PLL Power Supply<br>1.8V ground for system PLL.                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| 51   | VSSA_LVDSPLL | 10        | LVDS TxPLL Ground 1.8V ground for LVDS TxPLL                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| 52   | VCCA_LVDSPLL | 10        | 1.8V power supply for LVDS TxPLL                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| 53   | XTALI        | L'AN<br>C | A crystal clock input<br>A crystal oscillator should be attached between this pin and XTALO. However, a<br>CMOS 1.8V compatible clock signal can also be connected to this pin as reference<br>clock of LT8912                                                                                                                 |  |  |  |  |  |
| 54   |              | 0         | Crystal Clock Output<br>A crystal oscillator should be attached between this pin and XTALI. If XTALI is used as<br>reference clock input, this pin must be floating.                                                                                                                                                           |  |  |  |  |  |
| 55   | REFCLK       | ю         | External Pixel Clock Input<br>In default, this pin is configured as external reference (pixel) clock input for HDMIPLL.<br>Digital Test Signal Output (GPIO0)<br>When this pin is configured as GPIO, it serves as digital test signal output. The input<br>schmitt trigger has a hysteresis window with VL=0.59V and VH=1.2V. |  |  |  |  |  |
| 56   | VSS          | ю         | Digital Ground<br>1.8V ground for digital logic.                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| 57   | VDD          | Ю         | <b>Digital Power Supply</b><br>1.8V power supply for digital logic. Should be filtered and noiseless.                                                                                                                                                                                                                          |  |  |  |  |  |
| 58   | SD0_CEC      | ю         | I2S Serial Audio Data Input<br>In default, this pin is configured to I2S serial audio data input.<br>CEC<br>This pin can also be configured as MHLTx CEC IO with open-drain output.<br>The input schmitt trigger has a hysteresis window with VL=0.59V and VH=1.2V.                                                            |  |  |  |  |  |
| 59   | WS_I         | Ю         | I2S Audio Word Select Input<br>In default, this pin is configured to I2S channel select input.<br>SPDIF Audio Signal Input<br>This pin can also be configured as SPDIF audio data input.                                                                                                                                       |  |  |  |  |  |



| PIN#  | PIN NAME | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-------|----------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 60 S  | CLK_I    | Ю   | Digital Test Signal Output (GPIO2)<br>When this pin is configured as GPIO, it serves as digital test signal output.<br>The input schmitt trigger has a hysteresis window with VL=0.59V and VH=1.2V.<br>I2S Audio Data Clock Input<br>In default, this pin is configured as<br>Digital Test Signal Output (GPIO3)<br>When this pin is configured as GPIO, it serves as digital test signal output.<br>The input schmitt trigger has a hysteresis window with VL=0.59V and VH=1.2V.<br>I2C Data IO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 61 S  | _SDA     | 10  | It serves as the serial port data IO slave for register access with a 20K pull-up resist<br>Supports 1.8V CMOS logic levels.<br>The input schmitt trigger has a hysteresis window with VL=0.59V and VH=12V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 62 S  | SCL      | I   | <b>I2C Data Clock</b><br><b>It s</b> erves as the serial port data clock slave for register access with a 20K pull-up resistor. Supports 1.8V CMOS logic levels.<br>The input schmitt trigger has a hysteresis window with VL=0.59V and VH=1.2V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 63 IN | NT       | Ю   | Interrupt Request Output<br>In default, this pin is configured as interrupt request (IRQ) output.<br>Digital Test Signal Output (GPIO1)<br>When this pin is configured as GPIO, it serves as digital test signal output. The inp<br>schmitt trigger has a hysteresis window with VL=0.59V and VH=1.2V.<br>Analog Reference Voltage Test Signal Output<br>When INT and GPIO function are disabled, this pin can also be used as analog<br>reference voltage test signal output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 64 R  | ESET_N   | I   | Hardware Reset Input<br>Chip reset signal. Active LOW. The input schmitt trigger has a hysteresis window w                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|       | onfide   | nti | ator the first the second seco |



# **4. ELECTRICAL CHARACTERISTICS**

#### 4.1 Absolute Maximum Conditions

| SYMBOL                                                                                          | DESCRIPTION                        | MIN  | TYP | MAX | Unit |
|-------------------------------------------------------------------------------------------------|------------------------------------|------|-----|-----|------|
| VCCA_MIPIRX<br>VCCA_LVDSTX<br>VCCA_HDMITX<br>VCCA_HDMIPLL<br>VCCA_LVDSPLL<br>VCCA_SYSCLK<br>VDD | 1.8V Power Supplay Voltage         | -0.3 |     | 2.2 | ONTY |
| VI                                                                                              | CMOS Terminal Input Voltage Range  | -0.3 |     | 2.2 | V    |
| Vo                                                                                              | CMOS Terminal Output Voltage Range | -0.3 |     | 2.2 | V    |
| Ts                                                                                              | Storage Temperature                | -55  |     | 125 | °C   |
| ESD                                                                                             | HBM Elastrostatic Discharge Level  | 2K   |     | 6K  | V    |
| Notos                                                                                           |                                    | Δ.   | V   |     |      |

Notes:

1.Permanent device damage may occur if absolute maximum conditions are exceeded.

2.Function operation should be restricted to the conditions described under Normal Operating Conditions.

### **4.2 Normal Operating Conditions**

| SYMBOL                                                                                          | DESCRIPTION                    | MIN  | TYP | MAX  | Unit |
|-------------------------------------------------------------------------------------------------|--------------------------------|------|-----|------|------|
| VCCA_MIPIRX<br>VCCA_LVDSTX<br>VCCA_HDMITX<br>VCCA_HDMIPLL<br>VCCA_LVDSPLL<br>VCCA_SYSCLK<br>VDD | 1.8V Power Supplay Voltage     | 1.65 | 1.8 | 1.95 | V    |
| VCCN                                                                                            | Power Supply Voltage Noise     |      |     | 50   | mV   |
| ТА                                                                                              | Operating Free-air Temperature | -40  | 27  | 85   | °C   |

## 4.3 DC Characteristics

| MIPIRX HS Line F             | MIPIRX HS Line Receiver DC Specifications |     |     |     |      |  |  |  |  |  |
|------------------------------|-------------------------------------------|-----|-----|-----|------|--|--|--|--|--|
| Symbol                       | Parameter                                 | MIN | TYP | MAX | Unit |  |  |  |  |  |
| VIDTH                        | Differential input high voltage threshold |     |     | 70  | mV   |  |  |  |  |  |
| VIDTL _ (                    | Differential input low voltage threshold  | -70 |     |     | mV   |  |  |  |  |  |
| VIHHS 💭                      | Single ended input high voltage           |     |     | 460 | mV   |  |  |  |  |  |
| VILHS                        | Single ended input low voltage            | -40 |     |     | mV   |  |  |  |  |  |
| VCMRXDC                      | Input common mode voltage                 | 70  |     | 330 | mV   |  |  |  |  |  |
| Differential input impedance |                                           | 80  |     | 125 | Ω    |  |  |  |  |  |
| MIPIRX LP Line R             | Receiver DC Specifications                | •   |     |     |      |  |  |  |  |  |
| Symbol                       | Parameter                                 | MIN | TYP | MAX | Unit |  |  |  |  |  |
| VIL-ULPS                     | Logic 0 input voltage, in ULP State       |     |     | 300 | mV   |  |  |  |  |  |
| VIL                          | Logic 0 input voltage, not in ULP State   |     |     | 550 | mV   |  |  |  |  |  |
| VIH                          | Input high voltage                        | 880 |     |     | mV   |  |  |  |  |  |
| VHYST                        | HYST Input hysteresis                     |     |     |     | mV   |  |  |  |  |  |
| <b>MIPIRX</b> Contentio      | on Line Receiver DC Specifications        | •   |     |     |      |  |  |  |  |  |
| Symbol                       | Parameter                                 | MIN | TYP | MAX | Unit |  |  |  |  |  |

| VILF                  | Input low fault threshold                 | 200 |       | 450   | mV   |  |  |  |  |  |
|-----------------------|-------------------------------------------|-----|-------|-------|------|--|--|--|--|--|
| LVDS Transmitt        | LVDS Transmitter DC Specifications        |     |       |       |      |  |  |  |  |  |
| Symbol                | Parameter                                 | MIN | TYP   | MAX   | Unit |  |  |  |  |  |
| VIDTH                 | Differential input high voltage threshold |     |       | 50    | mV   |  |  |  |  |  |
| VIDTL                 | Differential input low voltage threshold  | -50 |       |       | mV   |  |  |  |  |  |
| VCMRXDC               | Input common mode voltage                 | 0   | 1200  | 1800  | mV   |  |  |  |  |  |
| HDMI/MHL Tran         | smitter DC Specifications                 |     |       |       |      |  |  |  |  |  |
| Symbol                | Parameter                                 | MIN | TYP   | MAX   | Unit |  |  |  |  |  |
| Vswing_hdmi           | HDMI TMDS output swing                    | 400 | 500   | 600   | mV   |  |  |  |  |  |
| Vswing_mhl            | MHL TMDS output swing                     | 300 | 500   | 600 ( | mV   |  |  |  |  |  |
| Vswing_mhl_clk        | MHL Clock swing                           | 360 | 540   | 720   | mV   |  |  |  |  |  |
|                       |                                           |     |       | 15    |      |  |  |  |  |  |
| .4 AC Characteristics |                                           |     |       |       |      |  |  |  |  |  |
|                       |                                           |     | / r 🔪 |       |      |  |  |  |  |  |

#### **4.4 AC Characteristics**

| MIPIRX HS Line Receiver AC Specifications |                                                |            |     |            |      |  |  |  |
|-------------------------------------------|------------------------------------------------|------------|-----|------------|------|--|--|--|
| Symbol                                    | Parameter                                      | MIN        | TXP | MAX        | Unit |  |  |  |
| ΔVCMRX(HF)                                | Common mode interference beyond 450MHz         | 1 PL       | Y   | 200        | mVpp |  |  |  |
| ΔVCMRX(LF)                                | Common mode interference between 50M and 450M. | -50        |     | 50         | mVpp |  |  |  |
| Ccm                                       | Common mode termination                        | Ž-         |     | 60         | рF   |  |  |  |
| Rterm                                     | Termination Resister                           | 80         | 100 | 125        | Ω    |  |  |  |
| MIPIRX LP Line F                          | Receiver AC Specifications                     | •,         |     |            |      |  |  |  |
| Symbol                                    | Parameter                                      | MIN        | TYP | MAX        | Unit |  |  |  |
| eSPIKE                                    | Input pulse rejection                          |            |     | 300        | V.ps |  |  |  |
| TMIN                                      | Minimum pulse response                         | 20         |     |            | ns   |  |  |  |
| VINT                                      | Peak interference voltage                      |            |     | 200        | mV   |  |  |  |
| fINT                                      | Interference frequency                         | 450        |     |            | MHz  |  |  |  |
| LVDS Transmitte                           | r AC Specifications                            |            |     |            |      |  |  |  |
| Symbol                                    | Parameter                                      | MIN        | TYP | MAX        | Unit |  |  |  |
| CLK                                       | Ouput clk cycle                                | 6.25       | Тс  | 37.0       | ns   |  |  |  |
| t <sub>rise</sub>                         | VOD rise time, 20% to 80%                      | 250        | 350 | 500        | ps   |  |  |  |
| t <sub>fall</sub>                         | VOD fall time 20% to 80%                       | 250        | 350 | 500        | ps   |  |  |  |
| To                                        | Input data position0                           | -0.15      | 0   | 0.15       | ns   |  |  |  |
| T <sub>1</sub>                            | Input data position1                           | Tc/7-0.15  |     | Tc/7+0.15  | ns   |  |  |  |
| T <sub>2</sub>                            | Input data position2                           | 2Tc/7-0.15 |     | 2Tc/7+0.15 | ns   |  |  |  |
| T <sub>3</sub>                            | Input data position3                           | 3Tc/7-0.15 |     | 3Tc/7+0.15 | ns   |  |  |  |
| T <sub>4</sub>                            | Inputdata position4                            | 4Tc/7-0.15 |     | 4Tc/7+0.15 | ns   |  |  |  |
| T5                                        | Input data position5                           | 5Tc/7-0.15 |     | 5Tc/7+0.15 | ns   |  |  |  |
| T <sub>6</sub>                            | Input data position6                           | 6Tc/7-0.15 |     | 6Tc/7+0.15 | ns   |  |  |  |
| Rterm                                     | Termination Resister                           | 80         | 100 | 125        | Ω    |  |  |  |
| HDMI/MHL Transmitter AC Specifications    |                                                |            |     |            |      |  |  |  |
| Symbol                                    | Parameter                                      | MIN        | TYP | MAX        | Unit |  |  |  |
| fclk_hdmi                                 | HDMI Clock frequency                           |            |     | 150M       | Hz   |  |  |  |
| То_номі                                   | HDMI Clock duty cycle                          | 40         | 50  | 60         | %    |  |  |  |
| Tr/Tf                                     | TMDS signal rise/fall time (20%~80%)           | 75         |     |            | ps   |  |  |  |
| f <sub>CLK_MHL</sub>                      | MHL Clock frequency                            |            |     | 150M       | Hz   |  |  |  |
| TR-CM/TF-CM                               | Common signal rise/fall time (20%80%)          | 600        |     | 2500       | ps   |  |  |  |
| Td_mhl                                    | MHL Clock duty cycle                           | 35         | 50  | 65         | %    |  |  |  |



#### 4.5 Power Consumption

| Function     |                    | Power Consumption (mA) |                   |
|--------------|--------------------|------------------------|-------------------|
| MIPI-to-HDMI | 149mA @ 1080P 60Hz | 110mA @ 720P 60Hz      | 78mA @ 480P 60Hz  |
| MIPI-to-MHL  | _                  | 118mA @ 720P 60Hz      | 78mA @ 480P 60Hz  |
| MIPI-to-LVDS | _                  | 144mA @ 720P 60Hz      | 115mA @ 480P 60Hz |
| Continue     | antication         | A MARINE AND A MARINE  | Juse only         |



# **5.DETAILED DESCRIPTION**

## 5.1 MIPI DSI Controller

LT8912 implements one clock lane and four DSI data lanes with polarity swappable, and may be configured to support one, two, three or four DSI datalanes per channel. Unused DSI input pins should be left unconnected or driven to LP11 state. The bytes received from the data lanes are merged in HS mode to form packets that carry the video stream. DSIdata lanes are bit and byte aligned.LT8912 supports only Non-Burst mode video operation with Sync Events and continuous clock on clock lane.



Fig 5.1.1 Switching Timing Between Low Power Mode and High SpeedMode in Video Mode

The DSI ControllerreceivesRx D-PHY signals, including LP mode data, 4 data-lane 8bit HS mode data and HS byte clock. Itthen merge 4-lane 8bit data into 32bit, decode MIPI packets and stores the video RGB data into the memory. The DSI controller can also rebuild display timing and put the video RGB data which are stored in the memory out to the display devices through the LVDS TX or HDMI TX.

The controller supports RGB666, RGB888, RGB666 loosely format data input from MIPI TX source. It supports 480P, 720P and 1080P VESA standard display format resolution output to LVDS or HDMI. The controller can also support dynamic adjusting PLL in order to send a stable video data and timing format to display device.

Fig5.1.1 shows the timing relation when MIP receiver switches between Low-Power (LP) Mode and High-Speed Data Transmission (HSDP) Mode. LT8912 only supports video mode data transmission.

## 5.2 MIPI Rx D-PHY

MIPI Rx D-PHY has 4 data lanes and 1 clock lane, with each lane combiningHS-RX and LP-RX. Each HS-RX supports 80M to 1.5Gbps data rate, and the maximum data rate of LP-RX is 10 Mbps according to specification.



# Fig 5.2.1 MIPI Rx D-PHY Electrical Parameter and Timing Definitions: (Left) Line Levels; (Right)DDR Clock and Data-to-Clock Timing

In High-Speed mode, each Lane is terminated on both sides and received a low-swing, differential signal. HS-RX will

UIINST

UIINST

7

8



#### Lontium Semiconductor

convert the input serial data into 8-bit parallel data.RxEQ can compensate maximum 9dB attenuation introduced by PCB or cable. There is also internalpath to compensate the skew between data lane and clock lane toguarantee enough setup time and hold time.

In Low-Power mode, all wires are operated single-ended and non-terminated mode with a large swing, e.g. 1.2V. LP-RX shall be always working and monitoring line levels for working mode changing.

There is also on-chip Rterm Calibration scheme toensure differential input impedance between 80~125 Ω.

| Clock Parameter  | Symbol      | Min   | Tup | Max  | Units              | Notes |  |
|------------------|-------------|-------|-----|------|--------------------|-------|--|
| UI Instantaneous | UIINST      |       |     | 12.5 | Ns                 | 1,2   |  |
| LII Variation    | A 1 11      | -10%  |     | 10%  | UI                 | 3     |  |
| UT Variation     | 4 UI        | -5%   |     | 5%   | UI                 | 40    |  |
| Data-Clock Skew  | т           | -0.15 |     | 0.15 | UIINST             | < 5°  |  |
| @ Transmitter    | I SKEW[TX]  | -0.20 |     | 0.20 | UI <sub>INST</sub> | 6     |  |
| Data-Clock Setup | т           | 0.15  |     |      | UIINST             | 7     |  |
| @ Receiver       | I SETUP[RX] | 0.20  |     |      |                    | 8     |  |

#### Table 5.2.1 MIPLOSLRX PHY Clock and Data-Clock Timing Specifications

1. This value corresponds to a minimum 80 Mbps data rate.

THOLD[RX]

0.15

0.20

2. The minimum UI shall not be violated for any single bit period, i.e., any DDR half cycle within a data burst. The allowed instantaneous UI variation can cause instantaneous data rate variations. Therefore, devices should either accommodate these instantaneous variations with appropriateFIFO logic outside of the PHX or provide an accurate clock source to the Lane Module to eliminate these instantaneous variations

3. When  $UI \ge 1ns$ , within a single burst

4. When UI < 1ns, within a single burst

5. Total silicon and package skew delay budget of 0.3\*Ulinst when D-PHY is supporting maximumdata rate = 1 Gbps.

6. Total silicon and package skew delay budget of 0.4\* UliNST when D-PHY is supporting maximumdata rate > 1 Gbps.

7. Total setup and hold window for receiver of 0.3\* UliNST when D-PHY is supporting maximum datarate = 1 Gbps.

8. Total setup and hold window for receiver of 0.4\* Ulinst when D-PHY is supporting maximum datarate > 1 Gbps.

#### 5.3 LVDS Controller

#### 5.3.1 Display Interface

Data-Clock Hold

@ Receiver

The display interface supports single (24-bit) pixel out format, and supports the 6-bit/color or 8-bit/color LCD panel. Built in internal PLL locking to the reference clock generates all of the display timing to various LCD panels.

#### 5.3.2 Single Pixel LVDS Transmitter

The LVDS transmitter is designed to support single pixel data transmission between Scaler and Flat Panel Display. For single pixel mode, the transmitter converts 24 bits (single Pixel 24-bit color) data into 4 LVDS (Low Voltage Differential Signaling) data streams. Control signals (VSYNC, HSYNC, DE and one user-defined signals) are sent during blanking intervals. LVDS transmitter can support the following mode:

- 1. Single pixel mode
- 2. 24-bit panel mapping to the LVDS channels
- 3. 18-bit panel mapping to the LVDS channels



VS

B1

DE

RSV



**B**3

R0

#### 5.3.3Panel Data Mappings

|       |      |      |      |      |      |      | () - |      | -,   |      |      |    |
|-------|------|------|------|------|------|------|------|------|------|------|------|----|
| TCLK+ |      |      |      |      |      |      |      |      |      |      |      |    |
| LVDS  | Bit1 | Bit0 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | Bit6 | Bit5 | 7  |
| TX0   | R1   | R0   | G0   | R5   | R4   | R3   | R2   | R1   | R0   | G0   | R5   |    |
| TX1   | G2   | G1   | B1   | B0   | G5   | G4   | G3   | G2   | G1   | B1   | B0   |    |
| TX2   | B3   | B2   | DE   | VS   | HS   | B5   | B4   | B3   | B2   | DE   | VS   |    |
| TX3   | R7   | R6   | RSV  | B7   | B6   | G7   | G6   | R7   | R6   | RSV  | B7   | ٦. |
|       | •    | •    |      | •    | •    | •    |      |      |      |      |      |    |

Table 5.3.1 Bit-Mapping 6 bit (5~0) +2 bit (7~6)

|       |      |      | l able 5 | .3.2 Bit | -марри | ng 6 bit | (7~2) + | 2 bit (1- | ~0)  |      |      |
|-------|------|------|----------|----------|--------|----------|---------|-----------|------|------|------|
| TCLK+ |      |      |          |          |        |          |         |           |      | ~    | 5    |
| LVDS  | Bit1 | Bit0 | Bit6     | Bit5     | Bit4   | Bit3     | Bit2    | Bit1      | Bit0 | Bit6 | Bit5 |
| TX0   | R3   | R2   | G2       | R7       | R6     | R5       | R4      | R3        | R2   | G2 > | R7   |
| TX1   | G4   | G3   | B3       | B2       | G7     | G6       | G5      | G4        | G3 📢 | B3   | B2   |

B7

G1

B6

G0

B5

R1

**B**4

R0

HS

B0

VS

B1

DE

RSV

## 5.4 LVDS TxPHY

TX2

TX3

B4

R1

LVDSTx PHY has 4 data lanes and 1 clock lane. It receives video data and timing from lvds controller to construct lvds data format for transmission. The highest data rate on every single data lane is 1.12Gbps depending on the setting of lane number and video data rate. The LVDS clock frequency is up to 160MHz. The LVDS signal swing can be set from 150mV to 500mV for different application environment and lower EMI. The common mode voltage of LVDS signal can be set from 0.8V to 1.4V to cover the requirement of different LVDS Rx. For detailed information please refer to LVDS DC and AC specification.



## 5.5 HDMI/MHL Controller

#### 5.5.1 Audio Data Capture Logic Block

The LT8912 device supports S/PDIF, 2 channel I2S audio interface as audio input. One I2S serial data input allows transmission of DVD-Audio and decoded Dolby Digital to A/V receivers and high-end displays. The interface supports 2-channel audio from 32 kHz to 192 kHz. The input clock (SCK) latches the incoming data.

The S/PDIF stream can carry 2-channel uncompressed PCM data (IEC 60958) or a compressed bit stream for multi-channel (IEC 61937) formats. The S/PDIF input supports audio sampling rates from 32 to 192 kHz. No clock input is required for S/PDIF; the chip logic extracts the clock from the incoming S/PDIF data stream. Stream frequency information is automatically extracted from incoming stream headers.

#### 5.5.2 HDMI Process Block

The HDMI processor block takes the video data from the video capture block and the audio data from the audio FIFO. Packet generator block and merges with the video data to form the HDMI link frame. The TMDS encoder performs 8 to10 bit TMDS encoding on the audio/video data. This data is output to three TMDS differential data lines along with a TMDS differential clock. The link data is encoded with the TMDS encoder and traverses an output FIFO to perform clock domain conversion. The output of the FIFO is synchronized with the 'tx\_read\_clk' from the transmitter analog core.

#### 5.5.3MHL Transmitter Block

The LT8912 MHL transmitter digital core multiplexes video and audio data into the MHL stream and performs TMDS encoding. Multiple logical channels are multiplexed onto one physical channel, where the bit stream is then modulated by a clock signal running at a fixed ratio to the video pixel rate, and then transmitted to the MHL receiver. The video modes are supported up to 75 MHz MHL clock

In addition, the MHL transmitter carries a single-wire control bus called CBUS, which replaces the DDC bus used in a standard DVI connection. It also supports the MHL Sideband Channel (MSC) that provides high-level control functions between the MHL transmitter and the receiver.

Finally, the MHL transmitter has a dedicated BUS pin and associated ground pin to provide power to the MHL receiver or to receive power from the receiver.

## 5.6 HDMI/MHL TxPHY

HDMI TxPHY is compliant with HDMI1.4 standard .It can support up to 60Hz 1080p 8-bit HDMI output. The swing of TMDS signal can be set from 400mV to 600mV. There is a pre-emphasis function in the PHY which could help to compensate the attenuation of signal caused by a long cable. With the inner HPD circuit, the PHY can detect the attendance or absence of RX terminal instantly.

MHL is compliant with MHL2.0 standard. It can support up to 60Hz 720p 8-bit MHL output. As same as HDMI Tx PHY, the swing of data and clock signal can be set by registers. There are also pre-emphasis and HPD functions in the MHL Tx PHY. For detailed information, please refer to the HDMI and MHL DC and AC specification.

7



# **6. PACKAGE INFORMATION**

## 6.1 Package

The LT8912 is available in both LQFP80 12x 12x1.4mm package and QFN64 7.5x 7.5x0.75mm.



| VARIATIONS (ALL DIMENSIONS SHOWN IN MM) |        |      |  |  |  |  |  |
|-----------------------------------------|--------|------|--|--|--|--|--|
| SYMBOLS                                 | MIN.   | MAX. |  |  |  |  |  |
| A                                       |        | 1.6  |  |  |  |  |  |
| A1                                      | 0.05   | 0.15 |  |  |  |  |  |
| A2                                      | 1.35   | 1.45 |  |  |  |  |  |
| c1                                      | 0.09   | 0.16 |  |  |  |  |  |
| D                                       | 14 BSC |      |  |  |  |  |  |
| D1                                      | 12 BSC |      |  |  |  |  |  |
| E                                       | 14 BSC |      |  |  |  |  |  |
| E1                                      | 12     | BSC  |  |  |  |  |  |
| e                                       | 0.5    | BSC  |  |  |  |  |  |
| b                                       | 0.17   | 0.27 |  |  |  |  |  |
| L                                       | 0.45   | 0.75 |  |  |  |  |  |
| L1                                      | 1 REF  |      |  |  |  |  |  |
| Y                                       | _      | 0.08 |  |  |  |  |  |
| θ                                       | 0.     | 7'   |  |  |  |  |  |

NOTES:

1.JEDEC OUTLINE:MS-026 BDD

2.DIMENSIONS D1 AND E1 DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25mm PER SIDE. D1 AND E1 ARE MAXIMUM PLASTIC BODY SIZE DIMENSIONS INCLUDING MOLD MISMATCH.

3.DIMENSION & DOES NOT INCLUDE DAMBAR PROTRUSION ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED THE MAXIMUM & DIMENSION BY MORE THAN 0.08mm.







## 6.2 Recommended footprint





TOP VIEW





#### 6.3 Tape and Reel Information







#### Copyright © 2014 Lontium Semiconductor Corporation, All rights reserved.

#### **Lontium Semiconductor Proprietary & Confidential**

This document and the information it contains belong to Lontium Semiconductor. Any review, use, dissemination, distribution or copying of this document or its information outside the scope of a signed agreement with Lontium is strictly prohibited.

LONTIUM DISCLAIMS ALL WARRANTIES, EXPRESSED OR IMPLIED, INCLUDING THOSE OF NONINFRINGEMENT, MERCHANTABILITY, TITLE AND FITNESS FOR A PARTICULAR PURPOSE. CUSTOMERS EXPRESSLY ASSUME THEIR OWN RISH IN RELYING ON THIS DOCUMENT. LONTIUM PRODUCTS ARE NOT DESIGNED OR INTENDED FOR USE IN LIFE SUPPORT APPLIANCES, DEVICES OR SYSTEMS WHERE A MALFUNCTION OF A LONTIUM DEVICE COULD RESULT IN A PERSONAL INJURY OR LOSS OF LIFE.

Lontium assumes no responsibility for any errors in this document, and makes no commitment to update the information contained herein. Lontium reserves the right to change or discontinue this document and the products it describes at any time, without notice. Other than as set forth in a separate, signed, written agreement, Lontium grants the user of this document no right, title or interest in the document, the information it contains or the intellectual property in embodies.

#### Trademarks

Lontium<sup>™</sup> 龙迅<sup>™</sup> and ClearedEdge<sup>™</sup> is a registered trademark of Lontium Semiconductor. All Other brand names, product names, trademarks, and registered trademarks contained herein are the property of their respective owners.

Visit our corporate web page at: www.lontiumsemi.com