#### Data Sheet July 2000

## microelectronics group



# LU3X54FTL QUAD-FET for 10Base-T/100Base-TX/FX

## Introduction

#### Configuration

The LU3X54FTL is a four-channel, single-chip complete transceiver designed specifically for dual-speed 10Base-T, 100Base-TX, and 100Base-FX repeaters and switches. It supports simultaneous operation in three separate *IEEE* standard modes: 10Base-T, 100Base-TX, and 100Base-FX. The LU3X54FTL provides a 3.3 V or 5.0 V MII interface logic level.

Each channel implements:

- 10Base-T transceiver function of *IEEE* 802.3.
- Physical coding sublayer (PCS) of IEEE 802.3u.
- Physical medium attachment (PMA) of IEEE 802.3u.
- Autonegotiation of *IEEE* 802.3u.
- MII management of *IEEE* 802.3u.
- Physical medium dependent (PMD) of IEEE 802.3.

The LU3X54FTL supports operations over two pairs of unshielded twisted-pair (UTP) cable (10Base-T and 100Base-TX), and over fiber-optic cable (100Base-FX).

It has been designed with a flexible system interface that allows configuration for optimum performance and effortless design. The individual per-port interface can be configured as 100 Mbits/s MII, 10 Mbits/s MII, 7-pin 10 Mbits/s serial, or bused mode.

## Features

#### 10 Mbits/s Transceiver

 Compatible with IEEE \* 802.3 10Base-T standard for twisted-pair cable

- Autopolarity detection and correction
- Adjustable squelch level for extended line length capability (two levels)
- Interfaces with IEEE 802.3u media independent interface (MII) or a serial 10 Mbits/s 7-pin interface
- On-chip filtering eliminates the need for external filters
- Half- and full-duplex operations

#### 100 Mbits/s TX Transceiver

- Compatible with IEEE 802.3u MII (clause 22), PCS (clause 23), PMA (clause 24), autonegotiation (clause 28), and PMD (clause 25) specifications
- Scrambler/descrambler bypass
- Encoder/decoder bypass
- 3-statable MII in 100 Mbits/s mode
- Selectable carrier sense signal generation (CRS) asserted during either transmission or reception in half duplex (CRS asserted during reception only in full duplex)
- Selectable MII or 5-bit code group interface
- Full- or half-duplex operations
- Optional carrier integrity monitor (CIM)
- On-chip filtering and adaptive equalization that eliminates the need for external filters

#### 100 Mbits/s FX Transceiver

 Compatible with IEEE 802.3U 100Base-FX standard

\* IEEE is a registered trademark of The Institute of Electrical and Electronics Engineers, Inc.

Note: Advisories are issued as needed to update product information. When using this data sheet for design purposes, please contact your Lucent Technologies Microelectronics Group Account Manager to obtain the latest advisory on this product.

## **Table of Contents**

### Contents

| Introduction                          | 1  |
|---------------------------------------|----|
| Configuration                         | 1  |
| Features                              | 1  |
| 10 Mbits/s Transceiver                | 1  |
| 100 Mbits/s TX Transceiver            | 1  |
| 100 Mbits/s FX Transceiver            | 1  |
| General                               | 4  |
| Description                           | 4  |
| Bused MII Mode                        |    |
| Clocking                              | 5  |
| FX Mode                               | 6  |
| Functional Block Diagrams             |    |
| Application Diagrams                  | 9  |
| Block Diagrams                        |    |
| Pin Information                       |    |
| Pin Diagram for Normal MII Mode       |    |
| Pin Diagram for Bused MII Mode        |    |
| Pin Maps                              |    |
| Pin Descriptions                      |    |
| MII Station Management                |    |
| Basic Operations                      |    |
| MII Management Frames                 |    |
| Management Registers (MR)             |    |
| Unmanaged Operations                  |    |
| Mode Select                           |    |
| Absolute Maximum Ratings (TA = 25 °C) |    |
| Electrical Characteristics            |    |
| Timing Characteristics (Preliminary)  |    |
| Outline Diagram                       |    |
| 208-Pin SQFP                          |    |
| Ordering Information                  | 52 |

#### Tables

## Page

| Table 1. LU3X54FTL Crystal Specifications                                                     | 6  |
|-----------------------------------------------------------------------------------------------|----|
| Table 2. LU3X54FTL Pin Maps                                                                   |    |
| Table 3. MII/Serial Interface Pins in Normal MII Mode (Four Separate MII Ports)               | 16 |
| Table 4. MII/Serial Interface Pins in Bused MII Mode                                          |    |
| Table 5. MII Management Pins                                                                  | 22 |
| Table 6. 10/100 Mbits/s Twisted-Pair (TP) Interface Pins                                      |    |
| Table 7. Miscellaneous Pins                                                                   |    |
| Table 8. MII Management Frame Format                                                          | 29 |
| Table 9. MII Management Frames Field Descriptions                                             |    |
| Table 10. MII Management Registers (MR)                                                       | 30 |
| Table 11. MR0—Control Register Bit Descriptions                                               |    |
| Table 12. MR1—Status Register Bit Descriptions                                                | 32 |
| Table 13. MR2, 3—PHY Identifier Registers (1 and 2) Bit Descriptions                          | 33 |
| Table 14. MR4—Autonegotiation Advertisement Register Bit Descriptions                         | 33 |
| Table 15. MR5—Autonegotiation Link Partner (LP) Ability Register (Base Page) Bit Descriptions |    |
| Table 16. MR5-Autonegotiation Link Partner (LP) Ability Register (Next Page) Bit Descriptions |    |
|                                                                                               |    |

## Page

# Table of Contents (continued)

## Tables

## Page

| Table 17. MR6—Autonegotiation Expansion Register Bit Descriptions                            | 35 |
|----------------------------------------------------------------------------------------------|----|
| Table 18. MR7—Next-Page Transmit Register Bit Descriptions                                   |    |
| Table 19. MR28—Device-Specific Register 1 (Status Register) Bit Descriptions                 | 36 |
| Table 20. MR29—Device-Specific Register 2 (100 Mbits/s Control) Bit Descriptions             | 37 |
| Table 21. MR30—Device-Specific Register 3 (10 Mbits/s Control) Bit Descriptions              |    |
| Table 22. MR31—Device-Specific Register 4 (Quick Status) Bit Descriptions                    |    |
| Table 23. Output Pins                                                                        |    |
| Table 24. LU3X54FTL Modes                                                                    | 40 |
| Table 25. Absolute Maximum Ratings                                                           |    |
|                                                                                              |    |
| Table 26. Operating Conditions         Table 27. dc Characteristics                          | 41 |
| Table 28. MII Management Interface Timing (25 pF Load)Table 29. MII Data Timing (25 pF Load) | 42 |
| Table 29. MII Data Timing (25 pF Load)                                                       | 43 |
| Table 30. Serial 10 Mbits/s Timing for TPIN, CRS, and RX_CLK                                 | 45 |
| Table 31. Serial 10 Mbits/s Timing for TX_EN, TPOUT, CRS, and RX_CLK                         | 45 |
| Table 32. Serial 10 Mbits/s Timing for TX_EN, TPIN, and COL                                  | 46 |
| Table 33. Serial 10 Mbits/s Timing for RX_CLK, CRS, RXD, TX_CLK, TX_EN, and TXD (25 pF Load) |    |
| Table 34. Serial 10 Mbits/s Timing for RX_CLK and TX_CLK (25 pF Load)                        | 48 |
| Table 35. 100 Mbits/s MII Transmit Timing                                                    |    |
| Table 36. 100 Mbits/s MII Receive Timing                                                     |    |

## Figures

## Page

| Figure 1. LU3X54FTL Device Overview                                              | 7  |
|----------------------------------------------------------------------------------|----|
| Figure 2. LU3X54FTL Single-Channel Detail Functions                              | 8  |
| Figure 3. Typical Single-Channel Twisted-Pair (TP) Interface                     | 9  |
| Figure 4. Typical Single-Channel Fiber-Optic Interface                           | 10 |
| Figure 5. Smart 10/100 Mbits/s Bused MII Mode                                    | 11 |
| Figure 6. Separate 10/100 Mbits/s Bused MII Mode                                 | 12 |
| Figure 7. LU3X54FTL Pinout for Normal MII Mode                                   | 13 |
| Figure 8. LU3X54FTL Pinout for Bused MII Mode                                    | 14 |
| Figure 9. MDIO Input Timing                                                      | 42 |
| Figure 10. MDIO Output Timing                                                    | 42 |
| Figure 11. MDIO During TA (Turnaround) of a Read Transaction                     |    |
| Figure 12. MII Timing Requirements for LU3X54FTL                                 | 44 |
| Figure 13. Serial 10 Mbits/s Timing for TPIN, CRS, and RX_CLK                    |    |
| Figure 14. Serial 10 Mbits/s Timing for TX_EN, TPOUT, CRS, and RX_CLK            | 45 |
| Figure 15. Serial 10 Mbits/s Timing for TX_EN, TPIN, and COL                     | 46 |
| Figure 16. Serial 10 Mbits/s Timing for RX_CLK, CRS, RXD, TX_CLK, TX_EN, and TXD | 47 |
| Figure 17. Serial 10 Mbits/s Timing Diagram for RX_CLK and TX_CLK                | 48 |
| Figure 18. 100 Mbits/s MII Transmit Timing                                       | 49 |
| Figure 19. 100 Mbits/s MII Receive Timing                                        | 50 |

## Features (continued)

- Reuses existing twisted-pair I/O pins for compatible fiber-optic transceiver pseudo-ECL (PECL) data:
  - No additional data pins required
  - Reuses existing LU3X54FTL pins for fiber-optic signal detect (FOSD) inputs
- Fiber mode automatically configures port:
  - Disables autonegotiation
  - Disables 10Base-T
  - Enables 100Base-FX remote fault signaling
  - Disables MLT-3 encoder/decoder
  - Disables scrambler/descrambler
- FX mode enable is pin- or register-selectable on an individual per-port basis

## General

- Autonegotiation (*IEEE* 802.3u, clause 28):
   Fast link pulse (FLP) burst generator
  - Arbitration function
- Bused interfaces:
  - Supports either separate 10 Mbits/s and 100 Mbits/s multiport repeaters (100 Mbits/s MII and 10 Mbits/s serial data stream), or singlechip multispeed repeaters
  - Connects ports to either the 10 Mbits/s or 100 Mbits/s buses controlled by autonegotiation
  - Separate TX\_EN, RX\_EN, CRS, and COL pins for each port
  - Drivers on bused signal can drive up to eight LU3X54FTLs (32 ports)
- Supports the station management protocol and frame format (clause 22):
  - Basic and extended registers
  - Supports next-page function
  - Operates up to 12.5 MHz
  - Accepts preamble suppression
  - Maskable status interrupts
- Supports the following management functions via pins if MII station management is unavailable:
  - Speed select
  - Carrier integrity enable
  - Encoder/decoder bypass
  - Scrambler/descrambler bypass
  - Full duplex
  - No link pulse mode
  - Carrier sense select
  - Autonegotiation

- 10 Mbits/s repeater reference select
- Internal 20 MHz clock synthesizer
- FX mode select
- Single 25 MHz crystal input or 25 MHz clock input, optional 20 MHz clock input
- Supports half- and full-duplex operations
- Provides six status signals:
  - Receive activity
  - Transmit activity
  - Full duplex
  - Collision/jabber
  - Link integrity
  - Speed indication
- Optional LED pulse stretching
- Per-channel powerdown mode for 10 Mbits/s and 100 Mbits/s operation
- Loopback for 10 Mbits/s and 100 Mbits/s operation
- Internal pull-up or pull-down resistors to set default powerup mode
- 0.35 µm low-power CMOS technology
- 208-pin SQFP

## Description

#### **Bused MII Mode**

The LU3X54FTL has been designed for operation in two basic system interface modes of operation:

- Normal MII Mode (Four Separate MII Ports). The separate mode provides four independent RJ-45 to MII ports and is similar to having four independent 10/100 transceivers.
- Bused MII Mode. This mode is designed specifically for repeater applications to save pins. In bused mode:
  - Data from all of the ports operating at 100 Mbits/s will be internally bused to system interface port A (100 Mbits/s MII interface).
  - Data from all of the ports operating at 10 Mbits/s will be internally bused to system interface port B (7-pin 10 Mbits/s serial interface).

The LU3X54FTL will automatically detect the speed of each port (10 Mbits/s or 100 Mbits/s) and route the data to the appropriate port.

The bused mode has two additional submodes of operation:

 Separate Bused MII Mode. This mode is designed to operate with two independent repeater ICs, one repeater operating at 100 Mbits/s and the other operating at 10 Mbits/s.

Figure 6 shows a block diagram of this mode in which separate pins (four of each) are used for COL\_10(4), COL\_100(4), CRS\_10(4), CRS\_100(4), RX\_EN10(4), RX\_EN100(4), TX\_EN10 (4), and TX\_EN100(4).

The signals RX\_CLK10, RXD\_10, TX\_CLK10, and TXD\_10 (all from ports A, B, C, and D) are internally bused together and connected to MII port B.

The signals TX\_CLK25, TXD\_100[3:0], TX\_ER, RX\_CLK25, RXD\_100[3:0], RX\_DV, and RX\_ER (all from ports A, B, C, D) are internally bused together and connected to MII port A.

The repeater ICs will enable the particular port to which it will communicate by enabling the port with TX\_EN 10, TX\_EN100, RX\_EN10, or RX\_EN100.

 Smart Bused MII Mode. This mode is used when the LU3X54FTL is communicating with a single (smart) 10/100 Mbits/s repeater IC, and allows the use of the security feature.

Figure 5 shows a block diagram of the smart bused mode of operation. In this mode, a common set of pins is used for CRS\_10/100[D:A], RX\_EN10/100[D:A], TX\_EN10/100, and COL\_10/100.

The 10 Mbits/s (7-pin 10 Mbits/s serial interface) signals are still routed to port B (RX\_CLK10, RXD\_10, TX\_CLK10, and TXD\_10).

The 100 Mbits/s signals are still routed to port A (TX\_CLK25, TXD\_100[3:0], TX\_ER, RX\_CLK25, RXD\_100[3:0], RX\_DV, and RX\_ER).

The bused interface allows each of the four transceivers to be connected to one of two system interfaces:

- Port A: 100 Mbits/s MII interface.
- Port B: 7-pin 10 Mbits/s serial interface.

This configuration allows 10/100 Mbits/s segment segregation or port switching with conventional multiport shared-media repeaters.

The port speed configuration and connection to the appropriate bused output is done automatically and is controlled by autonegotiation.

Figure 1 gives a functional overview of the LU3X54FTL while Figure 2 details its single-channel functions.

Figure 3 shows how the LU3X54FTL single-channel interfaces to the twisted pair (TP).

## Clocking

The LU3X54FTL requires an internal 25 MHz clock and a 20 MHz clock to run the 100Base-TX transceiver and 10Base-T transceiver.

These clocks can be supplied as follows:

- As separate clock inputs: 25 MHz and 20 MHz.
- The 20 MHz clock can be internally synthesized from the 25 MHz clock.
- The 25 MHz clock can also be internally generated by an on-chip oscillator if an external crystal is supplied.

The LU3X54FTL will automatically detect if a 25 MHz clock is supplied, or if a crystal is being used to generate the 25 MHz clock.

Either the on-chip 20 MHz clock synthesizer (default clock) can be used, or H-DUPLED[A]/CLK20\_SEL (pin 198) can be pulled high (sensed on powerup and reset) to select the external 20 MHz clock input.

The crystal specifications for the device are listed in Table 1, and the crystal circuit is shown in Figure 3 and Figure 4.

#### Table 1. LU3X54FTL Crystal Specifications

| Parameter         | Requirement             |
|-------------------|-------------------------|
| Туре              | Quartz Fundamental Mode |
| Frequency         | 25 MHz                  |
| Stability         | ±25 ppm, 0—70 °C        |
| Shunt Capacitor   | 7 pF                    |
| Load Capacitor    | 20 pF                   |
| Series Resistance | <30 Ω                   |

#### FX Mode

Each individual port of the LU3X54FTL can be operated in 100Base-FX mode by selecting it through the pin program option RXLED[D:A]/FX\_MODE\_EN[D:A], or through the register bit (register 29, bit 0).

When operating in FX mode, the twisted-pair I/O pins are reused as the fiber-optic transceiver I/O data pins, and the fiber-optic signal detect (FOSD) inputs are enabled.

Figure 4 shows a typical FX port interface. Note that no additional external components, excluding those needed by the fiber transceiver, are required.

When a port is placed in FX mode, it will automatically configure the port for 100Base-FX operation (and the register bit control will be ignored) such that:

- The far-end fault signaling option will be enabled.
- The MLT-3 encoding/decoding will be disabled.
- Scrambler/descrambler will be disabled.
- Autonegotiation will be disabled.
- The signal detect inputs will be activated.
- 10Base-T will be disabled.

#### **Functional Block Diagrams**

#### **Device Overview**



5-5137(F).fr2

Figure 1. LU3X54FTL Device Overview

#### **Single-Channel Detail Functions**



-----

Figure 2. LU3X54FTL Single-Channel Detail Functions

#### **Application Diagrams**

#### Single-Channel Twisted-Pair Interface



5-5433(F).r9

Figure 3. Typical Single-Channel Twisted-Pair (TP) Interface

#### Single-Channel Fiber-Optic Interface



5-5433(F).dr2

Figure 4. Typical Single-Channel Fiber-Optic Interface

#### **Block Diagrams**

#### Smart Bused MII Mode



Figure 5. Smart 10/100 Mbits/s Bused MII Mode

Lucent Technologies Inc.

5-5599.gr1

## Separate Bused MII Mode

| 10 Mbits/s<br>REPEATER  | RX_CLK10         RXD_10         TX_CLK10         TXD_10         COL_10       4/         CRS_10       4/         RX_EN10       4/         TX_EN10       4/                                                                | RX_CLK10<br>RXD_10<br>TX_CLK10<br>TXD_10<br>COL_10<br>CRS_10<br>RX_EN10<br>TX_EN10                                            |           |
|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|-----------|
| 100 Mbits/s<br>REPEATER | CRS_100         4           TX_EN100         4           TX_CLK25         TXD_100[3:0]           TX_ER         RX_CLK25           RXD_100[3:0]         RX_DV           RX_ER         COL_100           COL_100         4 | CRS_100<br>TX_EN100<br>TX_CLK25<br>TXD_100[3:0]<br>TX_ER<br>RX_CLK25<br>RXD_100[3:0]<br>RX_DV<br>RX_ER<br>COL_100<br>RX_EN100 | LU3X54FTL |
| MANAGEMENT              | MDC<br>MDIO                                                                                                                                                                                                              | MDC<br>MDIO                                                                                                                   |           |
|                         | SMART_MODE_SELECT<br>BUSED_MII_MODE                                                                                                                                                                                      | <u> </u>                                                                                                                      |           |

5-5599.ar7

#### Figure 6. Separate 10/100 Mbits/s Bused MII Mode

#### **Pin Information**

#### Pin Diagram for Normal MII Mode



Figure 7. LU3X54FTL Pinout for Normal MII Mode

#### Pin Diagram for Bused MII Mode



5-5616(F).dr2

#### Figure 8. LU3X54FTL Pinout for Bused MII Mode

## Pin Maps

## Table 2. LU3X54FTL Pin Maps

| Normal Mode Pins   | Bused Mode Pins   | 10/100 Mbits/s Smart Mode Pins | Separate Mode Pins |
|--------------------|-------------------|--------------------------------|--------------------|
| RXD[3:0][D]        | CRS_10[D:A]       | Not used                       | CRS_10             |
| CRS[D:A]           | CRS_100[D:A]      | CRS_10/100                     | CRS_100            |
| TXD[3:0][C]        | RX_EN10/100       | Not used                       | RX_EN10            |
| MII_EN[D:A]        | RX_EN100[D:A]     | RX_EN10/100                    | RX_EN100           |
| TXD[3:0][D]        | TX_EN10[D:A]      | SECURITY_10/100                | TX_EN10            |
| TX_EN[D:A]         | TX_EN100[D:A]     | TX_EN10/100                    | TX_EN100           |
| RXD[3:0][C]        | COL_10[D:A]       | Not used                       | COL_10             |
| COL[D:A]           | COL_100[D:A]      | COL_10/100                     | COL_100            |
| SPEEDLED[C]        | SMART_MODE_SELECT | SMART_MODE_SELECT              | SMART_MODE_SELECT  |
| SPEEDLED[B]        | BUSED_MII_MODE    | BUSED_MII_MODE                 | BUSED_MII_MODE     |
| TX_CLK[A]          | TX_CLK25          | TX_CLK25                       | TX_CLK25           |
| TX_CLK[B]          | TX_CLK10          | TX_CLK10                       | TX_CLK10           |
| RX_CLK[B]          | RX_CLK10          | RX_CLK10                       | RX_CLK10           |
| RX_CLK[A]          | RX_CLK25          | RX_CLK25                       | RX_CLK25           |
| RXD[0][B]          | RXD_10            | RXD_10                         | RXD_10             |
| RXD[3:0][A]        | RXD_100[3:0]      | RXD_100                        | RXD_100            |
| RX_DV[A]           | RX_DV             | RX_DV                          | RX_DV              |
| RX_ER[A]           | RX_ER             | RX_ER                          | RX_ER              |
| TXD[0][B]          | TXD_10            | TXD_10                         | TXD_10             |
| TXD[3:0][A]        | TXD_100[3:0]      | TXD_100                        | TXD_100            |
| TX_ER[A]/TXD[4][A] | TX_ER             | TX_ER                          | TX_ER              |

## **Pin Descriptions**

This section describes the LU3X54FTL signal pins. Note that any register bit referenced includes the register number and bit position. For example, register bit [29.8] is register 29, bit 8.

Table 3. MII/Serial Interface Pins in Normal MII Mode (Four Separate MII Ports)

| Pin                                  | Signal                     | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                    |
|--------------------------------------|----------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 100<br>67<br>150<br>127              | COL[D:A]                   | 0    | <b>Collision Detect.</b> This signal signifies in half-duplex mode that a collision has occurred on the network. COL is asserted high whenever there is transmit and receive activity on the UTP media. COL is the logical AND of TX_EN and receive activity, and is an asynchronous output. When SERIAL_SEL is high and in 10Base-T mode, this signal indicates the jabber timer has expired. |
| 99<br>66<br>149<br>126               | CRS[D:A]                   | 0    | <b>Carrier Sense.</b> When CRS_SEL is low, this signal is asserted high when either the transmit or receive medium is nonidle. This signal remains asserted throughout a collision condition. When CRS_SEL is high, CRS is asserted on receive activity only. CRS_SEL is set via the MII management interface or the CRS_SEL pin.                                                              |
| 104<br>71<br>154<br>131              | RX_CLK[D:A]                | 0    | <b>Receive Clock.</b> 25 MHz clock output in 100 Mbits/s mode, 2.5 MHz output<br>in 10 Mbits/s nibble mode, 10 MHz in 10 Mbits/s serial mode. RX_CLK has<br>a worst-case 45/55 duty cycle. RX_CLK provides the timing reference for<br>the transfer of RX_DV, RXD, and RX_ER signals.                                                                                                          |
| 109<br>76<br>159<br>136<br>108<br>75 | RXD[3:0][D:A]              | 0    | <ul> <li>Receive Data. 4-bit parallel data outputs that are synchronous to RX_CLK.</li> <li>When RX_ER[D:A] is asserted high in 100 Mbits/s mode, an error code will be presented on RXD[3:0][D:A] where appropriate. The codes are as follows:</li> <li>Packet errors: ERROR_CODES = 2h.</li> </ul>                                                                                           |
| 158<br>135                           |                            |      | <ul> <li>Link errors: ERROR_CODES = 3h. (Packet and link error codes will only<br/>be repeated if registers [29.9] and [29.8] are enabled.)</li> </ul>                                                                                                                                                                                                                                         |
| 107<br>74                            |                            |      | Premature end errors: ERROR_CODES = 4h.                                                                                                                                                                                                                                                                                                                                                        |
| 157                                  |                            |      | Code errors: ERROR_CODES = 5h.                                                                                                                                                                                                                                                                                                                                                                 |
| 134<br>105<br>72<br>155<br>132       |                            |      | When SERIAL_SEL is active-high and 10 Mbits/s mode is selected, RXD[0] is used for data output and RXD[3:1] are 3-stated.                                                                                                                                                                                                                                                                      |
| 101<br>68<br>151<br>128              | RX_DV[D:A]                 | 0    | <b>Receive Data Valid.</b> When this pin is high, it indicates the LU3X54FTL is recovering and decoding valid nibbles on RXD[3:0], and the data is synchronous with RX_CLK. RX_DV is synchronous with RX_CLK. This pin is not used in serial 10 Mbits/s mode.                                                                                                                                  |
| 103<br>70<br>153<br>130              | RX_ER[D:A]/<br>RXD[4][D:A] | 0    | Receive Error. When high, RX_ER indicates the LU3X54FTL has detected<br>a coding error in the frame presently being transferred. RX_ER is synchro-<br>nous with RX_CLK.<br>Receive Data[4]. When encoder/decoder bypass (ENC_DEC_BYPASS) is<br>calculated through the MIL management interface, this output corner on the                                                                      |
|                                      |                            |      | selected through the MII management interface, this output serves as the RXD[4] output. This pin is only valid when the LU3X54FTL is in 100 Mbits/s mode.                                                                                                                                                                                                                                      |

| Table 3. MII/Serial Interface Pins in Normal MII Mode (Four | Separate MII Ports) (continued) |
|-------------------------------------------------------------|---------------------------------|
|-------------------------------------------------------------|---------------------------------|

| Pin                                                                                  | Signal                     | Туре | Description                                                                                                                                                                                                                                                                  |
|--------------------------------------------------------------------------------------|----------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 98<br>65<br>148<br>125                                                               | TX_CLK[D:A]                | 0    | <b>Transmit Clock.</b> 25 MHz clock output in 100 Mbits/s mode, 2.5 MHz output in 10 Mbits/s MII mode, 10 MHz output in 10 Mbits/s serial mode. TX_CLK provides timing reference for the transfer of the TX_EN, TXD, and TX_ER signals sampled on the rising edge of TX_CLK. |
| 93, 60<br>143, 120<br>92, 59<br>142, 119<br>90, 57<br>140, 117<br>89, 56<br>139, 116 | TXD[3:0][D:A]              | Ι    | <b>Transmit Data.</b> 4-bit parallel input synchronous with TX_CLK. When SERIAL_SEL is active-high and 10 Mbits/s mode is selected, only TXD[0][D:A] are valid.                                                                                                              |
| 96<br>63<br>146<br>123                                                               | TX_EN[D:A]                 | Ι    | <b>Transmit Enable.</b> When driven high, this signal indicates there is valid data on TXD[3:0]. TX_EN is synchronous with TX_CLK. When SERIAL_SEL is active-high and 10 Mbits/s mode is selected, this pin indicates there is valid data on TXD[0].                         |
| 95<br>62<br>145                                                                      | TX_ER[D:A]/<br>TXD[4][D:A] | Ι    | <b>Transmit Coding Error.</b> When driven high, this signal causes the encoder to intentionally corrupt the byte being transmitted across the MII (00100 will be transmitted).                                                                                               |
| 122                                                                                  |                            |      | <b>Transmit Data[4].</b> When the encoder/decoder bypass bit is set, this input serves as the TXD[4] input. When in 10 Mbits/s mode and SERIAL_SEL is active-high, this pin is ignored.                                                                                      |
| 110<br>78<br>161<br>138                                                              | MII_EN[D:A]                | Ι    | <b>MII Enable.</b> For normal MII mode of operation (nonbused mode), MII_EN for each channel must be tied high to enable each individual port being used.                                                                                                                    |

| Table 4. MII/Seria | I Interface Pins in | Bused MII Mode |
|--------------------|---------------------|----------------|
|--------------------|---------------------|----------------|

| Pin                      | Signal                           | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                         |
|--------------------------|----------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 125                      | TX_CLK25                         | 0    | <b>Shared Transmit Clock (25 MHz).</b> 25 MHz clock output in 100 Mbits/s mode.<br>TX_CLK25 provides timing reference for the transfer of the TX_EN100,<br>TXD_100, and TX_ER signals that are sampled on the rising edge of<br>TX_CLK25.                                                                                                                                                           |
| 148                      | TX_CLK10                         | 0    | <b>Shared Transmit Clock (10 MHz).</b> 10 MHz clock output in 10 Mbits/s serial mode. TX_CLK10 provides timing reference for the transfer of the TX_EN10 and TXD_10 signals that are sampled on the rising edge of TX_CLK10. When operating in 10 Mbits/s bused mode, the REF10 input clock must be used, and the REF_SEL pin must be pulled high through a 4.7 k $\Omega$ resistor (TXLED[A] pin). |
| 109<br>108<br>107<br>105 | CRS_10[D:A]                      | 0    | <b>Carrier Sense—10 Mbits/s Mode.</b> When CRS_SEL is low, this signal is asserted high when either the transmit or receive medium is nonidle. This signal remains asserted throughout a collision condition. When CRS_SEL is high, CRS_10 is asserted on receive activity only. CRS_SEL is set via the MII management interface or the CRS_SEL pin.                                                |
|                          |                                  |      | When SMART_MODE_SELECT is asserted, the LU3X54FTL will internally OR together the CRS_10 and the CRS_100 signals and output them on the CRS_100 signals.                                                                                                                                                                                                                                            |
| 99<br>66<br>149<br>126   | CRS_100[D:A]/<br>CRS_10/100[D:A] | 0    | <b>Carrier Sense—100 Mbits/s Mode.</b> When CRS_SEL is low, this signal is asserted high when either the transmit or receive medium is nonidle. This signal remains asserted throughout a collision condition. When CRS_SEL is high, CRS_100 is asserted on receive activity only. CRS_SEL is set via the MII management interface or the CRS_SEL pin.                                              |
|                          |                                  |      | <b>Carrier Sense—10/100 Mbits/s Smart Mode.</b> When<br>SMART_MODE_SELECT is asserted, the LU3X54FTL will internally OR<br>together the CRS_10 and the CRS_100 signals and output them on the<br>CRS_100 signals.                                                                                                                                                                                   |
| 154                      | RX_CLK10                         | 0    | <b>Shared Receive Clock.</b> 10 MHz clock output in 10 Mbits/s serial mode.<br>RX_CLK10 has a worst-case 45/55 duty cycle. RX_CLK10 provides the timing<br>reference for the transfer of RXD_10 when in the 10 Mbits/s mode. This signal<br>is sampled on the rising edge of RX_CLK10.                                                                                                              |
| 131                      | RX_CLK25                         | 0    | <b>Shared Receive Clock.</b> 25 MHz clock output in the 100 Mbits/s mode.<br>RX_CLK25 has a worst-case 45/55 duty cycle. RX_CLK25 provides the timing reference for the transfer of RX_DV, RXD_100, and RX_ER signals when in the 100 Mbits/s mode. These signals are sampled on the rising edge of RX_CLK100.                                                                                      |
| 155                      | RXD_10                           | 0    | Shared Receive Data. Serial data output that is synchronous to the falling edge of RX_CLK10.                                                                                                                                                                                                                                                                                                        |

| Pin                      | Signal                             | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                         |
|--------------------------|------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 136<br>135<br>134        | RXD_100[3:0]                       | 0    | <b>Shared Receive Data.</b> 4-bit parallel data outputs that are synchronous to the falling edge of RX_CLK25. When RX_ER is asserted high, an error code will be presented on RXD_100[3:0] where appropriate. The codes are as follows:                                                                                                                                                                             |
| 132                      |                                    |      | Packet errors, ERROR_CODES = 2h.                                                                                                                                                                                                                                                                                                                                                                                    |
|                          |                                    |      | <ul> <li>Link errors, ERROR_CODES = 3h (packet and link error codes will only be<br/>repeated if registers [29.9] and [29.8] are enabled).</li> </ul>                                                                                                                                                                                                                                                               |
|                          |                                    |      | Premature end errors, ERROR_CODES = 4h.                                                                                                                                                                                                                                                                                                                                                                             |
|                          |                                    |      | ■ Code errors, ERROR_CODES = 5h.                                                                                                                                                                                                                                                                                                                                                                                    |
| 60<br>59<br>57<br>56     | RX_EN10[D:A]                       | I    | <b>Receive Enable—10 Mbits/s Mode.</b> When SMART_MODE_SELECT is not enabled and RX_EN10 is driven high, its channel's data and clock (RXD0 and RX_CLK) are driven onto the shared serial bus. If the individual channel is not configured for 10 Mbits/s mode, this input will be ignored. When RX_EN10s are all set low, the serial bus will float.                                                               |
|                          |                                    |      | Note: Care should be taken that no more than one RX_EN is asserted at a time.                                                                                                                                                                                                                                                                                                                                       |
|                          |                                    |      | When SMART_MODE_SELECT is enabled, these pins are ignored.                                                                                                                                                                                                                                                                                                                                                          |
| 110<br>78<br>161<br>138  | RX_EN100[D:A]/<br>RX_EN10/100[D:A] | 1    | <b>Receive Enable—100 Mbits/s Mode.</b> When SMART_MODE_SELECT is not<br>enabled and RX_EN100 is driven high, its channel's data, clock, and receive<br>data valid signals (RXD_100, RX_DV, RX_ER, and RX_CLK25) are driven<br>onto the shared MII bus. If the individual channel is not configured for<br>100 Mbits/s mode, this input will be ignored. When RX_EN100s are all set low,<br>the MII bus will float. |
|                          |                                    |      | <b>Note:</b> Care should be taken that no more than one RX_EN is asserted at a time.                                                                                                                                                                                                                                                                                                                                |
|                          |                                    |      | <b>Receive Enable—10/100 Mbits/s Smart Mode.</b> When<br>SMART_MODE_SELECT is asserted and RX_EN100 is driven high, its chan-<br>nel's data, clock, and receive data valid signals [RXD, RX_ER (100 Mbits/s<br>only), RX_DV (100 Mbits/s only), and RX_CLK] are driven onto the shared bus<br>corresponding to the speed of the channel.                                                                            |
| 128                      | RX_DV                              | 0    | <b>Shared Receive Data Valid.</b> When this pin is driven high, it indicates that the LU3X54FTL is recovering and decoding valid nibbles on RXD[3:0] and that the data is synchronous with RX_CLK. RX_DV is synchronous with RX_CLK. This pin is not used in serial 10 Mbits/s mode.                                                                                                                                |
| 130                      | RX_ER                              | 0    | <b>Shared Receive Error.</b> When asserted high, it indicates that the LU3X54FTL has detected a coding error in the frame presently being transferred. RX_ER is synchronous with RX_CLK25. This signal is not used in 10 Mbits/s mode.                                                                                                                                                                              |
| 139                      | TXD_10                             | 1    | Shared Transmit Data. 10 Mbits/s serial input synchronous with TX_CLK10.                                                                                                                                                                                                                                                                                                                                            |
| 120<br>119<br>117<br>116 | TXD_100[3:0]                       | I    | Shared Transmit Data. 4-bit parallel input synchronous with TX_CLK25.                                                                                                                                                                                                                                                                                                                                               |

| Table 4. MII/Seria | I Interface F | Pins in Buse | d MII Mode | (continued) | ) |
|--------------------|---------------|--------------|------------|-------------|---|
|--------------------|---------------|--------------|------------|-------------|---|

| Pin                     | Signal                            | Туре | Description                                                                                                                                                                                                                                                                                                                                |
|-------------------------|-----------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 93<br>92<br>90          | TX_EN10/[D:A]/<br>SECURITY_10/100 | I    | <b>Transmit Enable—10 Mbits/s Mode.</b> When driven high, this signal indicates that there is valid data on TXD when the corresponding channel is in 10 Mbits/s serial mode.                                                                                                                                                               |
| 89                      |                                   |      | Security for 10/100 Mbits/s Smart Mode. When SMART_MODE_SELECT is enabled, these pins are redefined to be the security input pins for both 10 Mbits/s and 100 Mbits/s. When security is activated, the LU3X54FTL will ignore the transmit data, and a fixed pattern is transmitted (all 1s for 10Base-T, alternating 1, 0 for 100TX).      |
|                         |                                   |      | Security should not be asserted until after the entire preamble has been trans-<br>mitted. When in smart mode, the 10 Mbits/s transmit channels will be enabled<br>through the TX_EN100 inputs.                                                                                                                                            |
| 96<br>63<br>146<br>123  | TX_EN100[D:A]/<br>TX_EN10/100     | Ι    | <b>Transmit Enable—100 Mbits/s Mode.</b> When SMART_MODE_SELECT is not enabled and TX_EN100 is driven high, this signal indicates that there is valid data on TXD_100[3:0] when in 100 Mbits/s mode. If the individual channel is not configured for 100 Mbits/s mode, this input will be ignored.                                         |
|                         |                                   |      | Transmit Enable—10/100 Mbits/s Smart Mode. When<br>SMART_MODE_SELECT is asserted and TX_EN100 is driven high, this sig-<br>nal indicates that its channel's input data is valid. The input data is selected by<br>the speed of the corresponding channel.                                                                                  |
| 122                     | TX_ER                             | Ι    | <b>Shared Transmit Coding Error.</b> When asserted high, this signal causes the encoder to intentionally corrupt the byte being transmitted across the MII (00100 will be transmitted). This signal is not used in 10 Mbits/s mode.                                                                                                        |
| 76<br>75<br>74<br>72    | COL_10[D:A]                       | 0    | <b>Collision Detect for 10 Mbits/s Mode.</b> In half-duplex mode, this signal signi-<br>fies that a collision has occurred on the network. COL_10 is asserted high<br>whenever there is transmit and receive activity on the UTP media. COL_10 is<br>the logical AND of TX_EN and receive activity, and it is an asynchronous out-<br>put. |
|                         |                                   |      | When SERIAL_SEL is high and in 10Base-T mode, this signal indicates that the jabber timer has expired. When SMART_MODE_SELECT is asserted, the LU3X54FTL will internally OR together the COL_10 and COL_100 signals and output them on the COL_100 pins.                                                                                   |
| 100<br>67<br>150<br>127 | COL_100[D:A]/<br>COL_10/100[D:A]  | 0    | <b>Collision Detect for 100 Mbits/s Mode.</b> In half-duplex mode, this signal signifies that a collision has occurred on the network. COL_100 is asserted high whenever there is transmit and receive activity on the UTP media. COL_100 is the logical AND of TX_EN and receive activity, and it is an asynchronous output.              |
|                         |                                   |      | <b>Collision Detect for 10/100 Mbits/s Smart Mode.</b> When SERIAL_SEL is high and in 10Base-T mode, this signal indicates that the jabber timer has expired. When SMART_MODE_SELECT is asserted, the LU3X54FTL will internally OR together the COL_10 and COL_100 signals and output them on the COL_100 pins.                            |

| Pin | Signal | Туре | Description                                  |
|-----|--------|------|----------------------------------------------|
| 65  | NC     | 0    | No Connect. Do not connect these pins.       |
| 68  |        |      |                                              |
| 70  |        |      |                                              |
| 71  |        |      |                                              |
| 98  |        |      |                                              |
| 101 |        |      |                                              |
| 103 |        |      |                                              |
| 104 |        |      |                                              |
| 62  | NC     | - 1  | No Connect. These inputs should be grounded. |
| 95  |        |      |                                              |
| 140 |        |      |                                              |
| 142 |        |      |                                              |
| 143 |        |      |                                              |
| 145 |        |      |                                              |
| 151 |        |      |                                              |
| 153 |        |      |                                              |
| 157 |        |      |                                              |
| 158 |        |      |                                              |
| 159 |        |      |                                              |

| Table 4. MII/Serial | Interface | Pins in | Bused | MII N | /lode ( | (continued) | ) |
|---------------------|-----------|---------|-------|-------|---------|-------------|---|
|                     |           |         |       |       |         |             |   |

#### Table 5. MII Management Pins

| Pin | Signal        | Туре | Description                                                                                                                                                                                                                                                                                                                                                         |
|-----|---------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 113 | MDC           | Ι    | <b>Management Data Clock.</b> This is the timing reference for the transfer of data on the MDIO signal. This signal may be asynchronous to RX_CLK and TX_CLK. The maximum clock rate is 12.5 MHz.                                                                                                                                                                   |
|     |               |      | When running MDC above 6.25 MHz, MDC must be synchronous with LSCLK and have a setup time of 15 ns and a hold time of 5 ns with respect to LSCLK. When using an external crystal instead of an LSCLK input, the maximum MDC rate is 6.25 MHz.                                                                                                                       |
| 112 | MDIO          | I/O  | <b>Management Data Input/Output.</b> This I/O is used to transfer control and status information between the LU3X54FTL and the station management. Control information is driven by the station management synchronous with MDC. Status information is driven by the LU3X54FTL synchronous with MDC. This pin requires an external 1.5 k $\Omega$ pull-up resistor. |
| 53  | MASK_STAT_INT | 0    | <b>Maskable Status Interrupt.</b> This pin will go high whenever there is a change in status as defined in Table 22.                                                                                                                                                                                                                                                |

#### Table 6. 10/100 Mbits/s Twisted-Pair (TP) Interface Pins

| Pin                | Signal                 | Туре | Description                                                                                                                                                                                                                                |
|--------------------|------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5<br>9             | TPIN+/<br>FOIN+[D:A]   | I    | <b>Received Data.</b> Positive differential received 125 Mbaud MLT3, or 10 Mbaud Manchester data from magnetics.                                                                                                                           |
| 16<br>20           |                        |      | <b>Fiber-Optic Data Input.</b> Positive differential received 125 Mbaud pseudo-<br>ECL data from fiber transceiver.                                                                                                                        |
| 6<br>10            | TPIN-/<br>FOIN-[D:A]   | I    | <b>Received Data.</b> Negative differential received 125 Mbaud MLT3 or 10 Mbaud Manchester data from magnetics.                                                                                                                            |
| 17<br>21           |                        |      | <b>Fiber-Optic Data Input.</b> Negative differential received 125 Mbaud pseudo-<br>ECL data from fiber transceiver.                                                                                                                        |
| 32<br>36           | TPOUT+/<br>FOOUT+[D:A] | 0    | <b>Transmit Data.</b> Positive differential transmit 125 Mbaud MLT3 or 10 Mbaud Manchester data to magnetics.                                                                                                                              |
| 46<br>50           |                        |      | <b>Fiber-Optic Data Output.</b> Positive differential transmit 125 Mbaud pseudo-<br>ECL compatible data to fiber transceiver.                                                                                                              |
| 33<br>37           | TPOUT-/<br>FOOUT-[D:A] | 0    | <b>Transmit Data.</b> Negative differential transmit 125 Mbaud MLT3 or 10 Mbaud Manchester data to magnetics.                                                                                                                              |
| 47<br>51           |                        |      | <b>Fiber-Optic Data Output.</b> Negative differential transmit 125 Mbaud pseudo-<br>ECL compatible data to fiber transceiver.                                                                                                              |
| 3<br>2<br>85<br>84 | FOSD[D:A]              | Ι    | <b>Fiber-Optic Signal Detect.</b> Pseudo-ECL input signal which indicates whether or not the fiber-optic receive pairs (FOIN±) are receiving valid signal levels. These inputs are ignored when not in fiber mode, and should be grounded. |

#### Table 7. Miscellaneous Pins

| Pin                                                                                                                                                                                                                                                      | Signal     | Туре | Description                                                                                                                                                                                                                                           |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 81                                                                                                                                                                                                                                                       | CKREF      | I    | <b>Clock Reference.</b> Connect this pin to a 1 nF $\pm$ 10% capacitor to ground.                                                                                                                                                                     |
| 184<br>183                                                                                                                                                                                                                                               | ATEST[B:A] | 0    | Reserved. For normal operation, leave these pins unconnected.                                                                                                                                                                                         |
| 197                                                                                                                                                                                                                                                      | AUTO_EN    | I    | <b>Autonegotiation Enable.</b> When this pin is high, autonegotiation is enabled. Pulsing this pin will cause autonegotiation to restart. This input has the same function as register 0, bit 12. This input and the register bit are ANDed together. |
| $\begin{array}{c} 1, 7, \\ 11, 14, \\ 18, 22, \\ 24, 26, \\ 29, 31, \\ 35, 39, \\ 41, 45, \\ 49, 58, \\ 64, 73, \\ 79, 82, \\ 86, 91, \\ 97, 106, \\ 115, 118, \\ 124, 133, \\ 141, 147, \\ 156, 163, \\ 177, 178, \\ 181, 182, \\ 186, 208 \end{array}$ | GND/Vss    | PWR  | Ground. (38 pins.)                                                                                                                                                                                                                                    |
| 4, 8, 12,<br>15, 19,<br>23, 28,<br>30, 34,<br>38, 40,<br>44, 48,<br>52, 77,<br>80, 83,<br>94, 111,<br>144, 167,<br>172, 179,<br>180, 185,<br>195, 202                                                                                                    | VDD        | PWR  | VDD. 5.0 V $\pm$ 5% power supply (27 pins.)                                                                                                                                                                                                           |
| 61, 69,<br>102, 121,<br>129, 137,<br>152, 160                                                                                                                                                                                                            | Vdd3       | PWR  | <b>VDD3.</b> 3.3 V ± 5% or 5.0 V ± 5% power supply (8 pins.)                                                                                                                                                                                          |
| 196                                                                                                                                                                                                                                                      | 3ST_EN     | I    | <b>3-State Enable.</b> When this pin is high, all digital outputs will be 3-stated. For normal operating conditions, pull this pin low.                                                                                                               |
| 25<br>13                                                                                                                                                                                                                                                 | BGREF[1:0] | l    | Band Gap Reference. Connect these pins to a 24.9 k $\Omega \pm$ 1% resistor to ground. The parasitic load capacitance should be less than 15 pF.                                                                                                      |
| 42                                                                                                                                                                                                                                                       | ISET_10    | Ι    | <b>Current Set 10 Mbits/s.</b> An external resistor (22.1 k $\Omega$ ) is placed from this pin to ground to set the 10 Mbits/s TP driver transmit output level.                                                                                       |

Table 7. Miscellaneous Pins (continued)

| Pin | Signal                         | Туре | Description                                                                                                                                                                                                                                                                |
|-----|--------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 43  | ISET_100                       | -    | <b>Current Set 100 Mbits/s.</b> An external resistor (nominally 24.9 k $\Omega$ ) is placed from this pin to ground to set the 100 Mbits/s TP driver transmit output level.                                                                                                |
| 114 | REF10                          | Ι    | <b>10 MHz Input Clock.</b> Optional reference clock for 10 Mbits/s repeater mode for phase alignment. When used, TX_CLK will be driven from REF10. If not used, let this pin float.                                                                                        |
| 27  | CLK20                          | Ι    | <b>20 MHz Input Clock.</b> 20 MHz (±100 ppm) TTL level clock with 45%—55% duty cycle. If the internal 20 MHz clock synthesizer is being used, ground this pin (default).                                                                                                   |
| 166 | TXLED[D]/<br>CARIN_EN          | I/O  | Transmit LED[D]. This pin indicates transmit activity on port D. Exter-<br>nal buffers are necessary to drive the LEDs.<br>Carrier Integrity Enable. At powerup or reset, if this pin is pulled high                                                                       |
|     |                                |      | through a 4.7 k $\Omega$ resistor, it will enable the carrier integrity function of register 29, bit 3, if station management is unavailable.                                                                                                                              |
|     |                                |      | This pin has an internal 50 k $\Omega$ pull-down resistor for normal operation (CARIN_EN is disabled). This input and register bits [29.3] are ORed together.                                                                                                              |
| 165 | TXLED[C]/<br>ENC_DEC_BYPASS    | I/O  | <b>Transmit LED[C].</b> This pin indicates transmit activity on port C. External buffers are necessary to drive the LEDs.                                                                                                                                                  |
|     |                                |      | <b>Encoder/Decoder Bypass.</b> At powerup or reset, if this pin is pulled high through a 4.7 k $\Omega$ resistor, it will enable the ENC_DEC_BYPASS function of register 29, bit 6, if station management is unavailable.                                                  |
|     |                                |      | This pin has an internal 50 k $\Omega$ pull-down resistor for normal operation (encoder/decoder ON). This input and the register bit [29.6] are ORed together enabling the encoder/decoder bypass function for all four channels.                                          |
| 164 | TXLED[B]/<br>SCRAM_DESC_BYPASS | I/O  | <b>Transmit LED[B].</b> This pin indicates transmit activity on port B. External buffers are necessary to drive the LEDs.                                                                                                                                                  |
|     |                                |      | <b>Scrambler/Descrambler Bypass.</b> At powerup or reset, this pin may be used to enable the SCRAM_DESC_BYPASS function by pulling this pin high through a 4.7 k $\Omega$ resistor, if station management is unavailable. This is the same function as register 29, bit 4. |
|     |                                |      | This pin has an internal 50 k $\Omega$ pull-down resistor for normal operation (scrambler/descrambler ON). This input and the register bit [29.4] are ORed together during powerup and reset.                                                                              |
| 162 | TXLED[A]/<br>REF_SEL           | I/O  | <b>Transmit LED[A].</b> This pin indicates transmit activity on port A. External buffers are necessary to drive the LEDs.                                                                                                                                                  |
|     |                                |      | <b>Reference Select.</b> At powerup, this pin may be used to select the 10 MHz reference input of pin REF10 by pulling it high through a 4.7 k $\Omega$ resistor, if station management is unavailable. This is the same function as register 30, bit 2.                   |
|     |                                |      | This pin has an internal 50 k $\Omega$ pull-down resistor for normal operation (REF10 not used). This input and the register bit are ORed together.                                                                                                                        |

#### Table 7. Miscellaneous Pins (continued)

| Pin     | Signal                         | Туре | Description                                                                                                                                                                                                                                                                                                        |
|---------|--------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 171—168 | RXLED[D:A]/<br>FX_MODE_EN[D:A] | I/O  | <b>Receive LED[D:A].</b> This pin indicates receive activity. External buffers are necessary to drive the LEDs.                                                                                                                                                                                                    |
|         |                                |      | <b>FX Mode Enable.</b> At powerup or reset, when pulled high through a 4.7 k $\Omega$ resistor, this pin will enable the FX mode (10Base-T and 100Base-TX disabled). When pulled low, it will enable 10Base-T and 100Base_TX modes (100Base-FX mode disabled). These pins are ORed with register 29, bit 0 [29.0]. |
|         |                                |      | These pins have internal 50 k $\Omega$ pull-down resistors.                                                                                                                                                                                                                                                        |
| 176—173 | COLED[D:A]                     | 0    | <b>Collision LED.</b> This pin indicates collision occurrence. External buffers are necessary to drive the LEDs.                                                                                                                                                                                                   |
|         |                                |      | Channels A and B have internal 50 $k\Omega$ pull-down resistors but not channels C and D.                                                                                                                                                                                                                          |
| 190     | LINKLED[D]/<br>PHYADD[2]       | I/O  | <b>Link LED[D]</b> . This pin indicates good link status on port D. External buffers are necessary to drive the LEDs.                                                                                                                                                                                              |
|         |                                |      | <b>PHY Address 2.</b> At powerup or reset, this pin is used to set the PHY address bit 2.                                                                                                                                                                                                                          |
|         |                                |      | If this pin is pulled high through a 50 k $\Omega$ resistor, it will set PHYADD[2] to a 1. If this pin is pulled low through a 50 k $\Omega$ resistor, it will set PHYADD[2] to a 0.                                                                                                                               |
| 189     | LINKLED[C]/<br>PHYADD[1]       | I/O  | <b>Link LED[C].</b> This pin indicates good link status on port C. External buffers are necessary to drive the LEDs.                                                                                                                                                                                               |
|         |                                |      | <b>PHY Address 1.</b> At powerup or reset, this pin is used to set the PHY address bit 1.                                                                                                                                                                                                                          |
|         |                                |      | If this pin is pulled high through a 50 k $\Omega$ resistor, it will set PHYADD[1] to a 1. If this pin is pulled low through a 50 k $\Omega$ resistor, it will set PHYADD[1] to a 0.                                                                                                                               |
| 188     | LINKLED[B]/<br>PHYADD[0]       | I/O  | <b>Link LED[B].</b> This pin indicates good link status on port B. External buffers are necessary to drive the LEDs.                                                                                                                                                                                               |
|         |                                |      | <b>PHY Address 0.</b> At powerup or reset, this pin may be used to set the PHY address bit 0.                                                                                                                                                                                                                      |
|         |                                |      | If this pin is pulled high through a 50 k $\Omega$ resistor, it will set PHYADD[0] to a 1. If this pin is pulled low through a 50 k $\Omega$ resistor, it will set PHYADD[0] to a 0.                                                                                                                               |
| 187     | LINKLED[A]/<br>NO_LP           | I/O  | <b>Link LED[A].</b> This pin indicates good link status on port A. External buffers are necessary to drive the LEDs.                                                                                                                                                                                               |
|         |                                |      | <b>No Link Pulse.</b> This pin is used at powerup or reset to select the NO_LP function of register 30, bit 0 for all four channels by pulling this pin high through a 4.7 k $\Omega$ resistor. This input and the register bit [30.0] are ORed together.                                                          |
|         |                                |      | This pin has an internal 50 $k\Omega$ pull-down resistor to set the default to normal link pulse ON mode.                                                                                                                                                                                                          |

Table 7. Miscellaneous Pins (continued)

| Pin | Signal                            | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----|-----------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 194 | SPEEDLED[D]/<br>SPEED             | I/O  | <b>Speed LED[D].</b> This pin indicates the operating speed of port D on the LU3X54FTL. A high on this pin indicates 100 Mbits/s operation. A low indicates 10 Mbits/s operation. External buffers are necessary to drive the LEDs.                                                                                                                                                                                                                              |
|     |                                   |      | <b>Speed.</b> This pin is used at powerup or reset to select the operating speed on all four channels and is the same function as register 0, bit 13:                                                                                                                                                                                                                                                                                                            |
|     |                                   |      | <ul> <li>This pin is internally pulled high through a 100 kΩ resistor to enable<br/>100 Mbits/s operation (defaults to 100 Mbits/s).</li> </ul>                                                                                                                                                                                                                                                                                                                  |
|     |                                   |      | <ul> <li>If this pin is pulled low through a 4.7 kΩ resistor, it will enable<br/>10 Mbits/s operation.</li> </ul>                                                                                                                                                                                                                                                                                                                                                |
|     |                                   |      | This pin is ignored when autonegotiation is enabled. This pin and the register bit are ANDed.                                                                                                                                                                                                                                                                                                                                                                    |
| 193 | SPEEDLED[C]/<br>SMART_MODE_SELECT | I/O  | <b>Speed LED[C].</b> This pin indicates the operating speed of port C on the LU3X54FTL. A high on this pin indicates 100 Mbits/s operation. A low indicates 10 Mbits/s operation. External buffers are necessary to drive the LEDs.                                                                                                                                                                                                                              |
|     |                                   |      | <b>Smart Mode Select.</b> At powerup or reset, if this pin is pulled high through a 4.7 k $\Omega$ resistor, the smart mode will be selected which enables the use of the security feature and redefines the CRS, COL, and TX_EN10 pins. This pin is internally pulled low through a 50 k $\Omega$ pull-down resistor. The default value is SMART_MODE _SELECT disabled.                                                                                         |
|     |                                   |      | When SMART_MODE_SELECT is asserted, the TX_EN10 inputs are used as the security inputs for both 10 Mbits/s mode and 100 Mbits/s mode. When security is activated high, the LU3X54FTL will transmit a jam signal instead of data.                                                                                                                                                                                                                                 |
|     |                                   |      | When SMART_MODE_SELECT is asserted high, both the CRS_10 and CRS_100 signals will be output on the CRS_100 pins, and both the COL_10 and COL_100 signals will be output on the COL_100 pins.                                                                                                                                                                                                                                                                     |
| 192 | SPEEDLED[B]/<br>BUSED_MII_MODE    | I/O  | <b>Speed LED[B].</b> This pin indicates the operating speed of port B on the LU3X54FTL. A high on this pin indicates 100 Mbits/s operation. A low indicates 10 Mbits/s operation. External buffers are necessary to drive the LEDs.                                                                                                                                                                                                                              |
|     |                                   |      | <b>Bused MII Mode Select.</b> At powerup or reset, if the bused MII mode select pin is pulled high through a 4.7 k $\Omega$ resistor, data streams from ports running at 100 Mbits/s will appear on the single 100 Mbits/s MII (port A), and data streams from ports running at 10 Mbits/s will appear at the single 10 Mbits/s serial interface (port B). In addition, control signals TX_EN10, TX_EN100, RX_EN10, RX_EN100, CRS_10, and CRS_100 become active. |
|     |                                   |      | This pin is internally pulled low through a 50 $k\Omega$ pull-down resistor. The default value is bused mode disabled.                                                                                                                                                                                                                                                                                                                                           |

#### Table 7. Miscellaneous Pins (continued)

| Pin           | Signal                       | Туре     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|---------------|------------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 191           | SPEEDLED[A]/<br>ISOLATE_MODE | I/O      | <b>Speed LED[A].</b> This pin indicates the operating speed of port A on the LU3X54FTL. A high on this pin indicates 100 Mbits/s operation. A low indicates 10 Mbits/s operation. External buffers are necessary to drive the LEDs.                                                                                                                                                                                                                                                                                                                             |
|               |                              |          | <b>Isolate Mode.</b> As an input, this pin can be used at powerup or reset to select the isolate operation mode. If this pin is pulled high through a 4.7 k $\Omega$ resistor, the LU3X54FTL will powerup or reset to the isolate mode. (MII outputs to high-impedance state.)                                                                                                                                                                                                                                                                                  |
|               |                              |          | This pin is internally pulled low through a 50 k $\Omega$ resistor. The default state is for the LU3X54FTL to powerup or reset in a nonisolate mode. This pin and register bit [10.0] are ORed together during powerup and reset.                                                                                                                                                                                                                                                                                                                               |
| 201           | H_DUPLED[D]/<br>FULL_DUP     | I/O      | <b>Half-Duplex LED[D].</b> When this output is high, it indicates half-duplex mode. When it is low, it indicates full duplex. External buffers are necessary to drive the LEDs. This output is only valid when the link is up.                                                                                                                                                                                                                                                                                                                                  |
|               |                              |          | <b>Full Duplex.</b> At powerup, this pin may be used to select full-duplex operation for all four channels by pulling it high through a 4.7 k $\Omega$ resistor, if station management is unavailable. This is the same function as register 0, bit 8. This pin has an internal 50 k $\Omega$ pull-down resistor to default to half duplex for normal operation. This input and the register bit [0.8] are ORed together during powerup and reset.                                                                                                              |
| 198           | H_DUPLED[A]/<br>CLK20_SEL    | I/O      | <b>Half-Duplex LED[A].</b> When this output is high, it indicates half-duplex mode. When low, it indicates full duplex. External buffers are necessary to drive the LEDs. This output is only valid when the link is up.                                                                                                                                                                                                                                                                                                                                        |
|               |                              |          | <b>20 MHz Clock Select.</b> When this signal is pulled high through a 4.7 k $\Omega$ resistor, it will enable the two-clock input mode (20 MHz and 25 MHz). This pin is internally pulled low through a 50 k $\Omega$ resistor to set the default to internal 20 MHz. When low, this signal enables the single-clock input mode (25 MHz with 20 MHz clock internally generated). This pin has the same function as register 30, bit 6, if station management is unavailable. This input and the register bit [30.6] are ORed together during powerup and reset. |
| 87            | LSCLK/XTALIN                 | I        | CMOS Local Symbol Clock. A 25 MHz clock, ±100 ppm, 40%—60% duty cycle.<br>Crystal Oscillator Input. A 25 MHz crystal ±25 ppm can be connected                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 00            |                              | <u> </u> | across XTALIN and XTALOUT.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 88            | XTALOUT                      |          | <b>Crystal Oscillator Output.</b> A 25 MHz crystal ±25 ppm can be connected across XTALIN and XTALOUT. If a single-ended external clock (LSCLK) is connected to XTALIN, the crystal output pin should be left floating.                                                                                                                                                                                                                                                                                                                                         |
| 55<br>207—204 | MODE[4:0]                    | Ι        | <b>Test Mode Select.</b> Reserved for manufacturing testing. These pins should be tied low for normal operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                |

#### Table 7. Miscellaneous Pins (continued)

| Pin | Signal                     | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----|----------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 203 | RESET                      | Ι    | Full Chip Reset. Reset must be asserted high for at least five LSCLK cycles. The LU3X54FTL will come out of reset after 400 $\mu$ s. LSCLK must remain running during reset.                                                                                                                                                                                                                                                                                                                       |
| 199 | H_DUPLED[B]/<br>CRS_SEL    | I/O  | <b>Half-Duplex LED[B].</b> When this output is high, it indicates half-duplex mode. When it is low, it indicates full duplex. External buffers are necessary to drive the LEDs. This output is only valid when the link is up. <b>Carrier Sense Select.</b> At powerup, this pin may be used to select the mode of CRS operation. When this pin is pulled high through a 4.7 k $\Omega$ resistor, CRS will be asserted on receive activity only. This is the same function as register 29, bit 10. |
|     |                            |      | This pin has an internal 50 k $\Omega$ pull-down resistor for normal mode oper-<br>ation (default: CRS asserted on transmit or receive activity). This input<br>and the register bit [29.10] are ORed together during powerup and<br>reset.                                                                                                                                                                                                                                                        |
| 200 | H_DUPLED[C]/<br>SERIAL_SEL | I/O  | <b>Half-Duplex LED[C].</b> When this output is high, it indicates half-duplex mode. When low, it indicates full duplex. External buffers are necessary to drive the LEDs. This output is only valid when the link is up.<br><b>Serial Select.</b> At powerup, this pin may be used to set the SERIAL_SEL function of register 30, bit 1 for all four channels by pulling it high through a 4.7 k $\Omega$ resistor if station management is unavailable.                                           |
|     |                            |      | This pin has an internal 50 k $\Omega$ pull-down resistor for normal mode oper-<br>ation (default). This input and the register bit [30.1] are ORed together<br>during powerup and reset.                                                                                                                                                                                                                                                                                                          |
| 54  | NC                         | _    | No Connect. Do not connect these pins.                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

## **MII Station Management**

#### **Basic Operations**

The primary function of station management is to transfer control and status information about the LU3X54FTL to a management entity. This function is accomplished by the MDC clock input, which has a maximum frequency of 12.5 MHz, along with the MDIO pin. This pin (112) requires an external 1.5 k $\Omega$  pull-up resistor.

The management interface (MII) uses MDC and MDIO to physically transport information between the PHY and the station management entity.

A specific set of registers and their contents (described in Table 8) defines the nature of the information transferred across this interface. Frames transmitted on the

#### Table 8. MII Management Frame Format

MII management interface will have the frame structure shown in Table 8. The order of bit transmission is from left to right. Note that reading and writing of the management register must be completed without interruption.

Since the LU3X54FTL is a four-channel device, each of the management registers is duplicated four times as depicted in the functional block diagram shown in Figure 1. To select a particular channel [D:A], write to that channel's unique PHY address as described in Table 9.

#### **MII Management Frames**

The fields and format for management frames are described in the following tables.

| Read/Write<br>(R/W) | Pre | ST | ОР | PHYADD | REGAD | ТА | DATA            | Idle |
|---------------------|-----|----|----|--------|-------|----|-----------------|------|
| R                   | 11  | 01 | 10 | AAAAA  | RRRRR | Z0 | DDDDDDDDDDDDDDD | Z    |
| W                   | 11  | 01 | 01 | AAAAA  | RRRRR | 10 | DDDDDDDDDDDDDDD | Z    |

#### Table 9. MII Management Frames Field Descriptions

| Field  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pre    | <b>Preamble</b> . The preamble is a series of 32 ones. The LU3X54FTL will accept frames with no preamble. This is indicated by a 1 in register 1, bit 6.                                                                                                                                                                                                                                                                                                                                                                         |
| ST     | Start of Frame. The start of frame is indicated by a 01 pattern.                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| OP     | <b>Operation Code</b> . The operation code for a read transaction is 10. The operation code for a write transaction is 01.                                                                                                                                                                                                                                                                                                                                                                                                       |
| PHYADD | <b>PHY Address</b> . The PHY address is 5 bits, allowing for 32 unique addresses. The first PHY address bit transmitted and received is the MSB of the address. A station management entity, which is attached to multiple PHY entities, must have prior knowledge of the appropriate PHY address for each entity. The address 00000 is the broadcast address. This address will produce a match regardless of the local address. The LU3X54FTL maps the PHYADD[2:0] to the most significant 3 bits, while the least significant |
|        | <ul> <li>2 bits address the channel within the LU3X54FTL as follows:</li> <li>00: Channel A.</li> <li>01: Channel B.</li> <li>10: Channel C.</li> <li>11: Channel D.</li> </ul>                                                                                                                                                                                                                                                                                                                                                  |
| REGAD  | <b>Register Address.</b> The register address is 5 bits, allowing for 32 unique registers within each PHY. The first register address bit transmitted and received is the MSB of the address.                                                                                                                                                                                                                                                                                                                                    |
| TA     | <b>Turnaround</b> . The turnaround time is a 2-bit time spacing between the register address field and the data field of a frame to avoid drive contention on MDIO during a read transaction. During a write to the LU3X54FTL, these bits are driven to a 10 by the station. During a read, the MDIO is not driven during the first bit time and is driven to a 0 by the LU3X54FTL during the second bit time.                                                                                                                   |
| DATA   | <b>Data</b> . The data field is 16 bits. The first bit transmitted and received is bit 15 of the register being addressed.                                                                                                                                                                                                                                                                                                                                                                                                       |

#### Management Registers (MR)

#### **Register Overview**

The MII management 16-bit register (MR) set is implemented as described in the table below.

## Table 10. MII Management Registers (MR)

| Register<br>Address | Symbol   | Name                                                      | Default<br>(Hex Code) |
|---------------------|----------|-----------------------------------------------------------|-----------------------|
| 0                   | MR0      | Control Register                                          | 3000                  |
| 1                   | MR1      | Status Register                                           | 7849                  |
| 2                   | MR 2     | PHY Identifier Register 1                                 | 0180                  |
| 3                   | MR 3     | PHY Identifier Register 2                                 | 7641                  |
| 4                   | MR4      | Autonegotiation Advertisement Register                    | 01E1                  |
| 5                   | MR5      | Autonegotiation Link Partner Ability Register (base page) | 0000                  |
| 5                   | MR5      | Autonegotiation Link Partner Ability Register (next page) | —                     |
| 6                   | MR6      | Autonegotiation Expansion Register                        | 0000                  |
| 7                   | MR7      | Next-Page Transmit Register                               | 0000                  |
| 8—27                | MR8—MR27 | Reserved                                                  | 0000                  |
| 28                  | MR28     | Device-Specific Register 1                                | —                     |
| 29                  | MR29     | Device-Specific Register 2                                | 1080                  |
| 30                  | MR30     | Device-Specific Register 3                                | 0000                  |
| 31                  | MR31     | Quick Status Register                                     | —                     |

This section provides a detailed discussion of each management register and its bit definitions.

| Register/Bit <sup>1</sup> | Type <sup>2</sup> | Description                                                                                                                                                                                                                                                                                                                                                                                                                              |
|---------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0.15 (SW_RESET)           | R/W               | <b>Reset.</b> Setting this bit to a 1 will reset the entire (all 4 ports, even when only 1 port is addressed) LU3X54FTL. All registers will be set to their default state. This bit is self-clearing. The default is 0.                                                                                                                                                                                                                  |
| 0.14 (LOOPBACK)           | R/W               | <b>Loopback.</b> When this bit is set to 1, no data transmission will take place on the media. Any receive data will be ignored. The loopback signal path will contain all circuitry up to but not including the PMD. The default value is a 0.                                                                                                                                                                                          |
| 0.13 (SPEED100)           | R/W               | <b>Speed Selection.</b> The value of this bit reflects the current speed of operation $(1 = 100 \text{ Mbits/s}, 0 = 10 \text{ Mbits/s})$ . This bit will only affect operating speed when the autonegotiation enable bit (register 0, bit 12) is disabled (0). This bit is ignored when autonegotiation is enabled (register 0, bit 12). This bit is ANDed with the SPEEDLED[D] pin during powerup and reset. The default state is a 1. |
| 0.12 (NWAY_ENA)           | R/W               | Autonegotiation Enable. The autonegotiation process will be enabled by set-<br>ting this bit to a 1. The default state is a 1.                                                                                                                                                                                                                                                                                                           |
| 0.11 (PWRDN)              | R/W               | <b>Powerdown.</b> The LU3X54FTL may be placed in a low-power state by setting this bit to a 1, both the 10 Mbits/s transceiver and the 100 Mbits/s transceiver will be powered down. While in the powerdown state, the LU3X54FTL will respond to management transactions. The default state is a 0.                                                                                                                                      |
| 0.10 (ISOLATE)            | R/W               | <b>Isolate Mode.</b> When this bit is set to a 1, the MII outputs will be brought to the high-impedance state. The default state is a 0. This bit is ORed with the SPEEDLED[A]/ISOLATE_MODE pin during powerup and reset.                                                                                                                                                                                                                |
| 0.9 (REDONWAY)            | R/W               | <b>Restart Autonegotiation.</b> Normally, the autonegotiation process is started at powerup. The process may be restarted by setting this bit to a 1. The default state is a 0. The NWAYDONE bit (register 1, bit 5) is reset when this bit goes to a 1. This bit is self-cleared when autonegotiation restarts.                                                                                                                         |
| 0.8 (FULL_DUP)            | R/W               | <b>Duplex Mode.</b> This bit reflects the mode of operation (1 = full duplex, 0 = half duplex). This bit is ignored when the autonegotiation enable bit (register 0, bit 12) is enabled. The default state is a 0. This bit is ORed with the H_DUPLED[D] pin during powerup or reset.                                                                                                                                                    |
| 0.7 (COLTST)              | R/W               | <b>Collision Test.</b> When this bit is set to a 1, the LU3X54FTL will assert the COL signal in response to TX_EN. This bit should only be set when in loopback mode.                                                                                                                                                                                                                                                                    |
| 0.6:0 (RESERVED)          | NA                | Reserved. All bits will read 0.                                                                                                                                                                                                                                                                                                                                                                                                          |

1. Note that the format for the bit descriptions is as follows: the first number is the register number, the second number is the bit position in the register, and the name of the instantiated pad is in capital letters.

2. R = read, W = write, NA = not applicable.

#### Table 12. MR1—Status Register Bit Descriptions

| Register/Bit <sup>1</sup> | Type <sup>2</sup> | Description                                                                                                                                                                                                                                                      |
|---------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.15 (T4ABLE)             | R                 | 100Base-T4 Ability. This bit will always be a 0.                                                                                                                                                                                                                 |
|                           |                   | 0: Not able.<br>1: Able.                                                                                                                                                                                                                                         |
| 1.14 (TXFULDUP)           | R                 | 100Base-TX Full-Duplex Ability. This bit will always be a 1.                                                                                                                                                                                                     |
|                           |                   | 0: Not able.<br>1: Able.                                                                                                                                                                                                                                         |
| 1.13 (TXHAFDUP)           | R                 | 100Base-TX Half-Duplex Ability. This bit will always be a 1.                                                                                                                                                                                                     |
|                           |                   | 0: Not able.<br>1: Able.                                                                                                                                                                                                                                         |
| 1.12 (ENFULDUP)           | R                 | 10Base-T Full-Duplex Ability. This bit will always be a 1.                                                                                                                                                                                                       |
|                           |                   | 0: Not able.<br>1: Able.                                                                                                                                                                                                                                         |
| 1.11 (ENHAFDUP)           | R                 | 10Base-T Half-Duplex Ability. This bit will always be a 1.                                                                                                                                                                                                       |
|                           |                   | 0: Not able.<br>1: Able.                                                                                                                                                                                                                                         |
| 1.10:7 (RESERVED)         | R                 | Reserved. All bits will read as a 0.                                                                                                                                                                                                                             |
| 1.6 (NO_PA_OK)            | R                 | <b>Suppress Preamble.</b> This bit is set to a 1 indicating that the LU3X54FTL accepts management frames with the preamble suppressed.                                                                                                                           |
| 1.5 (NWAYDONE)            | R                 | <b>Autonegotiation Complete.</b> When this bit is a 1, it indicates the autonegotiation process has been completed. The contents of registers MR4, MR5, MR6, and MR7 are now valid. The default value is a 0. This bit is reset when autonegotiation is started. |
| 1.4 (REM_FLT)             | R                 | <b>Remote Fault.</b> When this bit is a 1, it indicates a remote fault has been detected. This bit will remain set until cleared by reading the register. The default is a 0.                                                                                    |
| 1.3 (NWAYABLE)            | R                 | <b>Autonegotiation Ability.</b> When this bit is a 1, it indicates the ability to perform autonegotiation. The value of this bit is always a 1.                                                                                                                  |
| 1.2 (LSTAT_OK)            | R                 | <b>Link Status.</b> When this bit is a 1, it indicates a valid link has been established.<br>This bit has a latching function: a link failure will cause the bit to clear and stay cleared until it has been read via the management interface.                  |
| 1.1 (JABBER)              | R                 | <b>Jabber Detect.</b> This bit will be a 1 whenever a jabber condition is detected. It will remain set until it is read, and the jabber condition no longer exists.                                                                                              |
| 1.0 (EXT_ABLE)            | R                 | <b>Extended Capability.</b> This bit indicates that the LU3X54FTL supports the extended register set (MR2 and beyond). It will always read a 1.                                                                                                                  |

1. Note that the format for the bit descriptions is as follows: the first number is the register number, the second number is the bit position in the register, and the name of the instantiated pad is in capital letters.

2. R = read.

| Register/Bit <sup>1</sup> | Type <sup>2</sup> | Description                                                                                                                                                                                                                          |
|---------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2.15:0 (OUI[3:18])        | R                 | <b>Organizationally Unique Identifier.</b> The third through the twenty-fourth bit of the OUI assigned to the PHY manufacturer by the <i>IEEE</i> are to be placed in bits [2.15:0] and [3.15:10]. The value for bits 15:0 is 0180h. |
| 3.15:10 (OUI[19:24])      | R                 | <b>Organizationally Unique Identifier.</b> The remaining 6 bits of the OUI. The value for bits 15:10 is 1Dh.                                                                                                                         |
| 3.9:4 (MODEL[5:0])        | R                 | <b>Model Number.</b> 6-bit model number of the device. The model number is 54 DEC.                                                                                                                                                   |
| 3.3:0 (VERSION[3:0])      | R                 | <b>Revision Number.</b> The value of the present revision number. The value is 01h for the first version.                                                                                                                            |

1. Note that the format for the bit descriptions is as follows: the first number is the register number, the second number is the bit position in the register, and the name of the instantiated pad is in capital letters.

2. R = read.

| Register/Bit <sup>1</sup> | Type <sup>2</sup> | Description                                                                                                                                                                               |
|---------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4.15 (NEXT_PAGE)          | R/W               | <b>Next Page.</b> The next-page function is activated by setting this bit to a 1. This will allow the exchange of additional data. Data is carried by optional next pages of information. |
| 4.14 (ACK)                | R/W               | Acknowledge. This bit is the acknowledge bit from the link code word.                                                                                                                     |
| 4.13 (REM_FAULT)          | R/W               | <b>Remote Fault.</b> When set to 1, the LU3X54FTL indicates to the link partner a remote fault condition.                                                                                 |
| 4.12:11 (RESERVED)        | NA                | Reserved. These bits will read 0.                                                                                                                                                         |
| 4.10 (PAUSE)              | R/W               | <b>Pause.</b> When set to a 1, it indicates that the LU3X54FTL wishes to exchange flow control information with its link partner.                                                         |
| 4.9 (100BASET4)           | R/W               | <b>100Base-T4.</b> This bit should always be set to 0.                                                                                                                                    |
| 4.8 (100BASET_FD)         | R/W               | <b>100Base-TX Full Duplex.</b> If written to 1, autonegotiation will advertise that the LU3X54FTL is capable of 100Base-TX full-duplex operation.                                         |
| 4.7 (100BASETX)           | R/W               | <b>100Base-TX.</b> If written to 1, autonegotiation will advertise that the LU3X54FTL is capable of 100Base-TX operation.                                                                 |
| 4.6 (10BASET_FD)          | R/W               | <b>10Base-T Full Duplex.</b> If written to 1, autonegotiation will advertise that the LU3X54FTL is capable of 10Base-T full-duplex operation.                                             |
| 4.5 (10BASET)             | R/W               | <b>10Base-T.</b> If written to 1, autonegotiation will advertise that the LU3X54FTL is capable of 10Base-T operation.                                                                     |
| 4.4:0 (SELECT)            | R/W               | Selector Field. Reset with the value 00001 for IEEE 802.3.                                                                                                                                |

1. Note that the format for the bit descriptions is as follows: the first number is the register number, the second number is the bit position in the register, and the name of the instantiated pad is in capital letters.

2. R = read, W = write, NA = not applicable.

#### Table 15. MR5—Autonegotiation Link Partner (LP) Ability Register (Base Page) Bit Descriptions

| Register/Bit <sup>1</sup>   | Type <sup>2</sup> | Description                                                                                                                                                                      |
|-----------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5.15 (LP_NEXT_PAGE)         | R                 | <b>Link Partner Next Page.</b> When this bit is set to 1, it indicates that the link partner wishes to engage in next-page exchange.                                             |
| 5.14 (LP_ACK)               | R                 | Link Partner Acknowledge. When this bit is set to 1, it indicates that the link partner has successfully received at least three consecutive and consistent FLP bursts.          |
| 5.13 (LP_REM_FAULT)         | R                 | <b>Remote Fault.</b> When this bit is set to 1, it indicates that the link partner has a fault.                                                                                  |
| 5.12:5<br>(LP_TECH_ABILITY) | R                 | <b>Technology Ability Field.</b> This field contains the technology ability of the link partner. These bits are similar to the bits defined for the MR4 register (see Table 14). |
| 5.4:0 (LP_SELECT)           | R                 | <b>Selector Field.</b> This field contains the type of message sent by the link part-<br>ner. For <i>IEEE</i> 802.3u compliant link partners, this field should read 00001.      |

1. Note that the format for the bit descriptions is as follows: the first number is the register number, the second number is the bit position in the register, and the name of the instantiated pad is in capital letters.

2. R = read.

#### Table 16. MR5—Autonegotiation Link Partner (LP) Ability Register (Next Page) Bit Descriptions

| Register/Bit <sup>1</sup> | Type <sup>2</sup> | Description                                                                                                                                                                                                                                                                                                              |
|---------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5.15 (LP_NEXT_PAGE)       | R                 | <b>Next Page.</b> When this bit is set to a logic 0, it indicates that this is the last page to be transmitted. A logic 1 indicates that additional pages will follow.                                                                                                                                                   |
| 5.14 (LP_ACK)             | R                 | <b>Acknowledge.</b> When this bit is set to a logic 1, it indicates that the link partner has successfully received its partner's link code word.                                                                                                                                                                        |
| 5.13 (LP_MES_PAGE)        | R                 | <b>Message Page.</b> This bit is used by the NEXT_PAGE function to differentiate a message page (logic 1) from an unformatted page (logic 0).                                                                                                                                                                            |
| 5.12 (LP_ACK2)            | R                 | <b>Acknowledge 2.</b> This bit is used by the NEXT_PAGE function to indicate that a device has the ability to comply with the message (logic 1) or not (logic 0).                                                                                                                                                        |
| 5.11 (LP_TOGGLE)          | R                 | <b>Toggle.</b> This bit is used by the arbitration function to ensure synchronization with the link partner during next-page exchange. Logic 0 indicates that the previous value of the transmitted link code word was logic 1. Logic 1 indicates that the previous value of the transmitted link code word was logic 0. |
| 5.10:0 (MCF)              | R                 | <b>Message/Unformatted Code Field.</b> With these 11 bits, there are 2048 possible messages. Message code field definitions are described in annex 28C of the <i>IEEE</i> 802.3u standard.                                                                                                                               |

1. Note that the format for the bit descriptions is as follows: the first number is the register number, the second number is the bit position in the register, and the name of the instantiated pad is in capital letters.

2. R = read.

| Register/Bit <sup>1</sup>  | Type <sup>2</sup> | Description                                                                                                                                                                                                                                                                            |
|----------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6.15:5 (RESERVED)          | R                 | Reserved.                                                                                                                                                                                                                                                                              |
| 6.4 (PAR_DET_FAULT)        | R/LH              | <b>Parallel Detection Fault.</b> When this bit is set to 1, it indicates that a fault has been detected in the parallel detection function. This fault is due to more than one technology detecting concurrent link conditions. This bit can only be cleared by reading this register. |
| 6.3<br>(LP_NEXT_PAGE_ABLE) | R                 | <b>Link Partner Next Page Able.</b> When this bit is set to 1, it indicates that the link partner supports the next-page function.                                                                                                                                                     |
| 6.2 (NEXT_PAGE_ABLE)       | R                 | <b>Next Page Able.</b> This bit is set to 1, indicating that this device supports the next-page function.                                                                                                                                                                              |
| 6.1 (PAGE_REC)             | R/LH              | <b>Page Received.</b> When this bit is set to 1, it indicates that a NEXT_PAGE has been received.                                                                                                                                                                                      |
| 6.0 (LP_NWAY_ABLE)         | R                 | Link Partner Autonegotiation Capable. When this bit is set to 1, it indicates that the link partner is autonegotiation capable.                                                                                                                                                        |

1. Note that the format for the bit descriptions is as follows: the first number is the register number, the second number is the bit position in the register, and the name of the instantiated pad is in capital letters.

2. R = read, LH = latched high.

#### Table 18. MR7—Next-Page Transmit Register Bit Descriptions

| Register/Bit <sup>1</sup> | Type <sup>2</sup> | Description                                                                                                                                                                                                                            |  |
|---------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7.15 (NEXT_PAGE)          | R/W               | <b>Next Page.</b> This bit indicates whether or not this is the last NEXT_PAGE to be transmitted. When this bit is 0, it indicates that this is the last NEXT_PAGE. When this bit is 1, it indicates there is an additional NEXT_PAGE. |  |
| 7.14 (ACK)                | R                 | Acknowledge. This bit is the acknowledge bit from the link code word.                                                                                                                                                                  |  |
| 7.13 (MESSAGE)            | R/W               | <b>Message Page.</b> This bit is used to differentiate a message page from an unformatted page. When this bit is 0, it indicates an unformatted page. When this bit is 1, it indicates a formatted page.                               |  |
| 7.12 (ACK2)               | R/W               | <b>Acknowledge 2.</b> This bit is used by the next-page function to indicate that a device has the ability to comply with the message. It is set as follows:                                                                           |  |
|                           |                   | When this bit is 0, it indicates the device cannot comply with the message.                                                                                                                                                            |  |
|                           |                   | When this bit is 1, it indicates the device will comply with the message.                                                                                                                                                              |  |
| 7.11 (TOGGLE)             | R                 | <b>Toggle.</b> This bit is used by the arbitration function to ensure synchronization with the link partner during next-page exchange.                                                                                                 |  |
|                           |                   | This bit will always take the opposite value of the toggle bit in the previously exchanged link code word:                                                                                                                             |  |
|                           |                   | ■ If the bit is a logic 0, the previous value of the transmitted link code word was a logic 1.                                                                                                                                         |  |
|                           |                   | If the bit is a 1, the previous value of the transmitted link code word was a 0.                                                                                                                                                       |  |
|                           |                   | The initial value of the toggle bit in the first next-page transmitted is the inverse of the value of bit 11 in the base link code word, and may assume a value of 1 or 0.                                                             |  |
| 7.10:0 (MCF)              | R/W               | <b>Message/Unformatted Code Field.</b> With these 11 bits, there are 2048 possible messages. Message code field definitions are described in annex 28C of the <i>IEEE</i> 802.3u standard.                                             |  |

1. Note that the format for the bit descriptions is as follows: the first number is the register number, the second number is the bit position in the register, and the name of the instantiated pad is in capital letters.

2. R = read, W = write.

#### Table 19. MR28—Device-Specific Register 1 (Status Register) Bit Descriptions

| Register/Bit <sup>1</sup> | Type <sup>2</sup> | Description                                                                                                                                                                                                                                                            |
|---------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 28.15:9 (R28[15:9])       | R                 | Unused. Read as 0.                                                                                                                                                                                                                                                     |
| 28.8 (BAD_FRM)            | R/LH              | <b>Bad Frame.</b> If this bit is a 1, it indicates a packet has been received without an SFD. This bit is only valid in 10 Mbits/s mode.                                                                                                                               |
|                           |                   | This bit is latching high and will only clear after it has been read or the device has been reset. This bit defaults to 0.                                                                                                                                             |
| 28.7 (CODE)               | R/LH              | <b>Code Violation.</b> When this bit is a 1, it indicates a Manchester code violation has occurred. The error code will be output on the RXD lines. Refer to Table 3 for a detailed description of the RXD pin error codes. This bit is only valid in 10 Mbits/s mode. |
|                           |                   | This bit is latching high and will only clear after it has been read or the device has been reset. This bit defaults to 0.                                                                                                                                             |
| 28.6 (APS)                | R                 | <b>Autopolarity Status.</b> When register 30, bit 3 is set and this bit is a 1, it indicates the LU3X54FTL has detected and corrected a polarity reversal on the twisted pair.                                                                                         |
|                           |                   | If the APF_EN bit (register 30, bit 3) is set, the reversal will be corrected inside the LU3X54FTL. This bit is not valid in 100 Mbits/s operation. This bit defaults to 0.                                                                                            |
| 28.5 (DISCON)             | R/LH              | <b>Disconnect.</b> If this bit is a 1, it indicates a disconnect. This bit will latch high until read. This bit is only valid in 100 Mbits/s mode. This bit defaults to 0.                                                                                             |
| 28.4 (UNLOCKED)           | R/LH              | <b>Unlocked.</b> Indicates that the TX scrambler lost lock. This bit will latch high until read. This bit is only valid in 100 Mbits/s mode. This bit defaults to 0.                                                                                                   |
| 28.3 (RXERR_ST)           | R/LH              | <b>RX Error Status.</b> Indicates a false carrier. This bit will latch high until read. This bit is only valid in 100 Mbits/s mode. This bit defaults to 0.                                                                                                            |
| 28.2 (FRC_JAM)            | R/LH              | <b>Force Jam.</b> This bit will latch high until read. This bit is only valid in 100 Mbits/s mode. This bit defaults to 0.                                                                                                                                             |
| 28.1 (LNK100UP)           | R                 | <b>Link Up 100.</b> This bit, when set to a 1, indicates a 100 Mbits/s transceiver is up and operational. This bit defaults to 0.                                                                                                                                      |
| 28.0 (LNK10UP)            | R                 | <b>Link Up 10.</b> This bit, when set to a 1, indicates a 10 Mbits/s transceiver is up and operational. This bit defaults to 0.                                                                                                                                        |

1. Note that the format for the bit descriptions is as follows: the first number is the register number, the second number is the bit position in the register, and the name of the instantiated pad is in capital letters.

2. R = read, LH = latched high.

#### Table 20. MR29—Device-Specific Register 2 (100 Mbits/s Control) Bit Descriptions

| Register/Bit <sup>1</sup>   | Type <sup>2</sup> | Description                                                                                                                                                                                                                                                                                                                                                                                          |
|-----------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 29.15 (LOCALRST)            | R/W               | <b>Management Reset.</b> This is the local management reset bit. Writing a logic 1 to this bit will cause register zero and registers 28 and 29 to be reset to their default values. This bit is self-clearing. Default state is 0.                                                                                                                                                                  |
| 29.14 (RST1)                | R/W               | Generic Reset 1. This register is used for manufacture test only. Default state is 0.                                                                                                                                                                                                                                                                                                                |
| 29.13 (RST2)                | R/W               | Generic Reset 2. This register is used for manufacture test only. Default state is 0.                                                                                                                                                                                                                                                                                                                |
| 29.12 (100OFF)              | R/W               | <b>100 Mbits/s Transmitter Off.</b> When this bit is set to 0, it forces TPOUT+[D:A] low and TPOUT–[D:A] high. This bit defaults to 1.                                                                                                                                                                                                                                                               |
| 29.11 (RESERVED)            | R/W               | Reserved. Program to zero.                                                                                                                                                                                                                                                                                                                                                                           |
| 29.10 (CRS_SEL)             | R/W               | <b>Carrier Sense Select.</b> CRS will be asserted on receive only when this bit is set to a 1. If this bit is set to logic 0, CRS will by asserted on receive or transmit. This bit is ORed with the H_DUPLED[B] pin during powerup and reset. Default state is 0.                                                                                                                                   |
| 29.9 (LINK_ERR)             | R/W               | <b>Link Error Indication.</b> When this bit is a 1, a link error code will be reported on RXD[3:0] of the LU3X54FTL when RX_ER is asserted on the MII. The specific error codes are listed in the RXD pin description. If it is 0, it will disable this function. Default state is 0.                                                                                                                |
| 29.8 (PKT_ERR)              | R/W               | <b>Packet Error Indication Enable.</b> When this bit is a 1, a packet error code, which indicates that the scrambler is not locked, will be reported on RXD[3:0] of the LU3X54FTL when RX_ER is asserted on the MII. When this bit is 0, it will disable this function. Default state is 0.                                                                                                          |
| 29.7 (PULSE_STR)            | R/W               | <b>Pulse Stretching.</b> When this bit is set to 1, the COLED[D:A], TXLED[D:A], and RXLED[D:A] output signal will be stretched between approximately 42 ms—84 ms. If this bit is set to 0, it will disable this feature. Default state is 1.                                                                                                                                                         |
| 29.6<br>(ENC_DEC_BYPASS)    | R/W               | <b>Encoder/Decoder Bypass.</b> When this bit is set to 1, the 4B/5B encoder and 5B/4B decoder function will be disabled. This bit is ORed with the TXLED[C] pin during powerup and reset. Default state is 0.                                                                                                                                                                                        |
| 29.5 (SAB)                  | R/W               | <b>Symbol Aligner Bypass.</b> When this bit is set to 1, the aligner function will be disabled. Default state is 0.                                                                                                                                                                                                                                                                                  |
| 29.4<br>(SCRAM_DESC_BYPASS) | R/W               | <b>Scrambler/Descrambler Bypass.</b> When this bit is set to 1, the scrambling/ descrambling functions will be disabled. This bit is ORed with the TXLED[B] pin during powerup and reset. Default state is 0.                                                                                                                                                                                        |
| 29.3 (CARIN_EN)             | R/W               | <b>Carrier Integrity Enable.</b> When this bit is set to a 1, carrier integrity is enabled.<br>This bit is ORed with the TXLED[D] pin during powerup and reset. Default state is 0.                                                                                                                                                                                                                  |
| 29.2 (JAM_COL)              | R/W               | <b>Jam Enable.</b> When this bit is a 1, it enables JAM associated with carrier integrity to be ORed with COL. Default state is 0.                                                                                                                                                                                                                                                                   |
| 29.1 (FEF_EN)               | R/W               | <b>Far-End Fault Enable.</b> This bit is used to enable the far-end fault detection and transmission capability. This capability may only be used if autonegotiation is disabled. This capability is to be used only with media which does not support autonegotiation. Setting this bit to 1 enables far-end fault detection and generation. Logic 0 will disable the function. Default state is 0. |
| 29.0 FX_MODE_EN             | R/W               | <b>FX Mode Enable.</b> When set high, this bit will enable the FX mode (10Base-T and 100Base-TX disabled). When low, it will enable 10Base-T and 100Base-TX mode (100Base-FX mode disabled). This bit defaults to zero. It is ORed with the FX mode enable pin.                                                                                                                                      |

1. Note that the format for the bit descriptions is as follows: the first number is the register number, the second number is the bit position in the register, and the name of the instantiated pad is in capital letters.

2. R = read, W = write.

| Register/Bit <sup>1</sup> | Type <sup>2</sup> | Description                                                                                                                                                                                                                                                                                                |
|---------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 30.15:7 (R28[15:7])       | R/W               | Unused. Read as 0.                                                                                                                                                                                                                                                                                         |
| 30.6 (CLK_SEL)            | R/W               | <b>20 MHz Clock Select.</b> When this bit is a 1, it enables the two-clock input mode (20 MHz and 25 MHz). When this bit is a 0, it enables the single-clock input mode 25 MHz (with 20 MHz clock internally generated). Default state is 0.                                                               |
| 30.5 (HBT_EN)             | R/W               | <b>Heartbeat Enable.</b> When this bit is a 1, the heartbeat function will be enabled. Valid in 10 Mbits/s mode only. Default state is 0.                                                                                                                                                                  |
| 30.4 (ELL_EN)             | R/W               | <b>Extended Line Length Enable.</b> When this bit is a 1, the receive squelch levels are reduced from a nominal 435 mV to 350 mV, allowing reception of signals with a lower amplitude. Valid in 10 Mbits/s mode only. Default state is 0.                                                                 |
| 30.3 (APF_DIS)            | R/W               | <b>Autopolarity Function Disable.</b> When this bit is a 0 and the LU3X54FTL is in 10 Mbits/s mode, the autopolarity function will determine if the TP link is wired with a polarity reversal.                                                                                                             |
|                           |                   | If there is a polarity reversal, the LU3X54FTL will assert the APS bit (register 28, bit 6) and correct the polarity reversal. If this bit is a 1 and the device is in 10 Mbits/s mode, the reversal will not be corrected. Default state is 0.                                                            |
| 30.2 (REF_SEL)            | R/W               | <b>Reference Select.</b> When this bit is a 1, the external 10 MHz reference input clock REF10 is used for phase alignment. Default state is 0.                                                                                                                                                            |
| 30.1 (SERIAL _SEL)        | R/W               | <b>Serial Select.</b> When this bit is set to a 1, 10 Mbits/s serial mode will be selected. When the LU3X54FTL is in 100 Mbits/s mode, this bit will be ignored. This bit is ORed with the H_DUPLED[C] pin during powerup and reset. Default state is 0.                                                   |
| 30.0 (ENA_NO_LP)          | R/W               | <b>No Link Pulse Mode.</b> Setting this bit to a 1 will allow 10 Mbits/s operation with link pulses disabled. If the LU3X54FTL is configured for 100 Mbits/s operation, setting this bit will not affect operation. This bit is ORed with the LINKLED[A] pin during powerup and reset. Default state is 0. |

1. Note that the format for the bit descriptions is as follows: the first number is the register number, the second number is the bit position in the register, and the name of the instantiated pad is in capital letters.

2 R = read, W = write.

#### Table 22. MR31—Device-Specific Register 4 (Quick Status) Bit Descriptions

| Register/Bit <sup>1</sup>               | Type <sup>2</sup> | Description                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31.15 (ERROR)                           | R                 | <b>Receiver Error.</b> When this bit is a 1, it indicates that a receive error has been detected. This bit is valid in 100 Mbits/s only. This bit will remain set until cleared by reading the register. Default is a 0.                                                                                                                                                                                                                                |
| 31.14 (RXERR_ST)/<br>(LINK_STAT_CHANGE) | R                 | <b>False Carrier.</b> When bit [31.7] is set to 0 and this bit is a 1, it indicates that the carrier detect state machine has found a false carrier. This bit is valid in 100 Mbits/s only. This bit will remain set until cleared by reading the register. Default is 0.                                                                                                                                                                               |
|                                         |                   | <b>Link Status Change.</b> When bit [31.7] is set to a 1, this bit is redefined to become the LINK_STAT_CHANGE bit and goes high whenever there is a change in link status (bit [31.11] changes state).                                                                                                                                                                                                                                                 |
| 31.13 (REM_FLT)                         | R                 | <b>Remote Fault.</b> When this bit is a 1, it indicates a remote fault has been detected. This bit will remain set until cleared by reading the register. Default is a 0.                                                                                                                                                                                                                                                                               |
| 31.12 (UNLOCKED)/<br>(JABBER)           | R                 | <b>Unlocked/Jabber.</b> If this bit is set when operating in 100 Mbits/s mode, it indicates that the TX descrambler has lost lock. If this bit is set when operating in 10 Mbits/s mode, it indicates a jabber condition has been detected. This bit will remain set until cleared by reading the register.                                                                                                                                             |
| 31.11 (LSTAT_OK)                        | R                 | <b>Link Status.</b> When this bit is a 1, it indicates a valid link has been established. This bit has a latching low function: a link failure will cause the bit to clear and stay cleared until it has been read via the management interface.                                                                                                                                                                                                        |
| 31.10 (PAUSE)                           | R                 | <b>Link Partner Pause.</b> When this bit is set to a 1, it indicates that the LU3X54FTL wishes to exchange flow control information.                                                                                                                                                                                                                                                                                                                    |
| 31.9 (SPEED100)                         | R                 | <b>Link Speed.</b> When this bit is set to a 1, it indicates that the link has negotiated to 100 Mbits/s. When this bit is a 0, it indicates that the link is operating at 10 Mbits/s.                                                                                                                                                                                                                                                                  |
| 31.8 (FULL_DUP)                         | R                 | <b>Duplex Mode.</b> When this bit is set to a 1, it indicates that the link has negotiated to full-duplex mode. When this bit is a 0, it indicates that the link has negotiated to half-duplex mode.                                                                                                                                                                                                                                                    |
| 31.7 (INT_CONF)                         | R/W               | <b>Interrupt Configuration.</b> When this bit is set to a 0, it defines bit [31.14] to be the RXERR_ST bit and the interrupt pin (MASK_STAT_INT) goes high whenever any of bits [31.15:12] go high, or bit [31.11] goes low. When this bit is set high, it redefines bit [31.14] to become the LINK_STAT_CHANGE bit, and the interrupt pin (MASK_STAT_INT) goes high only when the link status changes (bit [31.14] goes high). This bit defaults to 0. |
| 31.6 (INT_MASK)                         | R/W               | <b>Interrupt Mask.</b> When set high, no interrupt is generated by this channel under any condition. When set low, interrupts are generated according to bit [31.7].                                                                                                                                                                                                                                                                                    |
| 31.5:3<br>(LOW_AUTOSTATE)               | R                 | <b>Lowest Autonegotiation State.</b> These 3 bits report the state of the lowest autonego-<br>tiation state reached since the last register read, in the priority order defined below:                                                                                                                                                                                                                                                                  |
|                                         |                   | <ul> <li>000: Autonegotiation enable.</li> <li>001: Transmit disable or ability detect.</li> <li>010: Link status check.</li> <li>011: Acknowledge detect.</li> <li>100: Complete acknowledge.</li> <li>101: FLP link good check.</li> <li>110: Next-page wait.</li> <li>111: FLP link good.</li> </ul>                                                                                                                                                 |
| 31.2:0<br>(HI_AUTO_STATE)               | R                 | <b>Highest Autonegotiation State.</b> These 3 bits report the state of the highest autone-<br>gotiation state reached since the last register read, as defined above for bit [31.5:3].                                                                                                                                                                                                                                                                  |

1. Note that the format for the bit descriptions is as follows: the first number is the register number, the second number is the bit position in the register, and the name of the instantiated pad is in capital letters.

2 R = read; W = write.

#### **Unmanaged Operations**

The LU3X54FTL allows the user to set some of the station management functions during powerup or reset by strapping outputs high or low through weak resistors (50 k $\Omega$ ). Table 23 shows the functions and their associated output pin. For detailed information on the function of these output pins, refer to the section on management registers described earlier in this data sheet. Also, information on how these output pins should be strapped is discussed in the Pin Descriptions section (Table 3 through Table 7).

#### Table 23. Output Pins

| Function (Register/Bit) | Pin          | Internal Pull-Up/Pull-Down |
|-------------------------|--------------|----------------------------|
| PHYADD[2:0]             | LINKLED[D:B] | None                       |
| NO_LP                   | LINKLED[A]   | 50 kΩ down                 |
| SPEED                   | SPEEDLED[D]  | 100 kΩ up                  |
| CARIN_EN                | TXLED[D]     | 50 kΩ down                 |
| ENC_DEC_BYPASS          | TXLED[C]     | 50 kΩ down                 |
| SCRAM_DESC_BYPASS       | TXLED[B]     | 50 kΩ down                 |
| REF_SEL                 | TXLED[A]     | 50 kΩ down                 |
| CLK20_SEL               | H_DUPLED[A]  | 50 kΩ down                 |
| FULL _DUP               | H_DUPLED[D]  | 50 kΩ down                 |
| SERIAL_SEL              | H_DUPLED[C]  | 50 kΩ down                 |
| CRS_SEL                 | H_DUPLED[B]  | 50 kΩ down                 |
| BUSED_MII_MODE          | SPEEDLED[B]  | 50 k $\Omega$ down         |
| SMART_MODE_SELECT       | SPEEDLED[C]  | 50 kΩ down                 |
| ISOLATE_MODE            | SPEEDLED[A]  | 50 kΩ down                 |
| FX_MODE_EN              | RXLED[D:A]   | 50 kΩ down                 |
| RESERVED                | COLED[B:A]   | 50 kΩ down                 |

#### Mode Select

#### Table 24. LU3X54FTL Modes

| MODE[4:0]   | Description      |
|-------------|------------------|
| 00000       | Normal operation |
| 00001—11111 | Reserved         |

## Absolute Maximum Ratings (TA = 25 °C)

Stresses in excess of the absolute maximum ratings can cause permanent damage to the device. These are absolute stress ratings only. Functional operation of the device is not implied at these or any other conditions in excess of those given in the operational sections of the data sheet. Exposure to absolute maximum ratings for extended periods can adversely affect device reliability.

#### Table 25. Absolute Maximum Ratings

| Parameter                                 | Symbol | Min  | Max       | Unit |
|-------------------------------------------|--------|------|-----------|------|
| Ambient Operating Temperature             | TA     | 0    | 70        | °C   |
| Storage Temperature                       | Tstg   | -40  | 125       | ۵°   |
| Power Dissipation                         | PD     | —    | 3.5       | W    |
| Voltage on Any Pin with Respect to Ground | —      | -0.5 | Vdd + 0.5 | V    |
| Maximum Supply Voltage                    |        | —    | 5.5       | V    |

#### **Table 26. Operating Conditions**

| Parameter                 | Symbol | Min  | Тур* | Max  | Unit |
|---------------------------|--------|------|------|------|------|
| Operating Supply Voltage  | —      | 4.75 | 5.0  | 5.25 | V    |
| Power Dissipation:        |        |      |      |      |      |
| All Ports 100 Mbits/s TX  | PD     |      | 3.0  |      | W    |
| All Ports 100 Mbits/s FX  | PD     | —    | 2.2  | —    | W    |
| All Ports 10 Mbits/s      | PD     | —    | 2.0  |      | W    |
| All Ports Autonegotiating | PD     | —    | 1.5  | —    | W    |

\* Typical power dissipations are specified at 5.0 V and 25 °C. This is the power dissipated by the LU3X54FTL. An additional 0.2 W of power is required for the external twisted-pair driver termination resistors.

## **Electrical Characteristics**

The following specifications apply for VDD = 5 V  $\pm$  5%, VDD3 = 5 V  $\pm$  5% or VDD3 = 3.3 V  $\pm$  5%.

#### Table 27. dc Characteristics

| Parameter                                                           | Symbol | Min | Тур | Мах  | Unit |
|---------------------------------------------------------------------|--------|-----|-----|------|------|
| TTL Inputs: VDD3 = 3.3 V ± 5%                                       |        |     |     |      |      |
| Input High Voltage                                                  | Vін    | 2.0 |     | —    | V    |
| Input Low Voltage                                                   | VIL    | —   |     | 0.8  | V    |
| Input High Current                                                  | Ін     | —   |     | 50   | μΑ   |
| Input Low Current                                                   | lı∟    | —   |     | -400 | μΑ   |
| Input Leakage Current                                               | ١L     | —   | —   | 50   | μΑ   |
| CMOS Inputs: VDD3 = 5.0 V ± 5%                                      |        |     |     |      |      |
| Input High Voltage                                                  | Vін    | 3.0 |     | —    | V    |
| Input Low Voltage                                                   | VIL    | —   |     | 0.5  | V    |
| Input High Current                                                  | Ін     | —   |     | 1    | μA   |
| Input Low Current                                                   | lı∟    | —   |     | -1   | μA   |
| Input Leakage Current                                               | ١L     | —   | —   | 1    | μΑ   |
| TTL Outputs: $V_{DD3} = 3.3 V \pm 5\%$ or $V_{DD3} = 5.0 V \pm 5\%$ |        |     |     |      |      |
| Output High Voltage                                                 | Vон    | 2.4 | —   | —    | V    |
| Output Low Voltage                                                  | Vol    | —   | —   | 0.45 | V    |
| Output Short-circuit Current                                        | lsc    | -4  | —   | -85  | mA   |

Lucent Technologies Inc.

### Electrical Characteristics (continued)

#### Table 27. dc Characteristics (continued)

| Parameter                                | Symbol | Min  | Тур | Max | Unit |
|------------------------------------------|--------|------|-----|-----|------|
| 10 Mbits/s Twisted Pair: Input Voltage   | Vdiff  | 0.35 | _   | 2.0 | V    |
| 100 Mbits/s Twisted Pair: Input Voltage  | Vdiff  | _    | _   | 1.5 | V    |
| 10 Mbits/s Twisted Pair: Output Current  | Vdiff  | 45   | 50  | 55  | mA   |
| 100 Mbits/s Twisted Pair: Output Current | Vdiff  | 19   | 20  | 21  | mA   |

### **Timing Characteristics (Preliminary)**

#### Table 28. MII Management Interface Timing (25 pF Load)

| Name | Parameter                                    | Min | Тур | Мах | Unit |
|------|----------------------------------------------|-----|-----|-----|------|
| t1   | MDIO Valid to Rising Edge of MDC (setup)     | 10  |     |     | ns   |
| t2   | Rising Edge of MDC to MDIO Invalid (hold)    | 10  | —   | —   | ns   |
| t3   | MDC Falling Edge to MDIO Valid (prop. delay) | 0   | _   | 40  | ns   |
| t4   | MDC High*                                    | —   | 200 | —   | ns   |
| t5   | MDC Low*                                     | 40  | 200 | —   | ns   |
| t6   | MDC Period*                                  | 80  | 400 | —   | ns   |

\* When operating MDC above 6.25 MHz, MDC must be synchronous with LSCLK and have a setup time of 15 ns and a hold time of 5 ns, with respect to LSCLK.



5-4959(F).r1





5-4960(F).c





5-5312(F)

Unit ns ns

ns

ns ns

ns

ns ns ns ns

ns

ns

ns

ns

Note: MDIO turnaround (TA) time is a 2-bit time spacing between the register address field, and the data field of a frame to avoid drive contention on MDIO during a read transaction. During a write to the LU3X54FTL, these bits are driven to a 10 by the station. During a read, the MDIO is not driven during the first bit time and is driven to a 0 by the LU3X54FTL during the second bit time.

#### Figure 11. MDIO During TA (Turnaround) of a Read Transaction

|      | in Data Tining (25 pr Eodd)                                                              |        |     |        |
|------|------------------------------------------------------------------------------------------|--------|-----|--------|
| Name | Parameter                                                                                | Min    | Тур | Max    |
| t1   | RXD[3:0], RX_ER, RX_DV Valid to RX_CLK High                                              | 10/100 | _   | —      |
| t2   | RX_CLK High to RXD[3:0], RX_DV, RX_ER Invalid                                            | 10/100 | _   | —      |
| t3   | RX_CLK High                                                                              | 14/180 | _   | 26/220 |
| t4   | RX_CLK Low                                                                               | 14/180 |     | 26/220 |
| t5   | RX_CLK Period                                                                            | _      | 40  | —      |
| t6   | TX_CLK High                                                                              | 14/180 | _   | 26/220 |
| t7   | TX_CLK Low                                                                               | 14/180 |     | 26/220 |
| t8   | TX_CLK Period                                                                            | _      | 40  | —      |
| t9   | TXD, TX_EN, TX_ER, Setup to TX_CLK                                                       | 18/140 |     | _      |
| t10  | TXD, TX_EN, TX_ER, Hold to TX_CLK                                                        | 0/0    | _   | _      |
| t11  | TXD, TX_EN, TX_ER, Setup to LSCLK*                                                       | 12     | _   | —      |
| t12  | TXD, TX_EN, TX_ER, Hold to LSCLK*                                                        | 0      |     | —      |
| t13  | TX_CLK Skew from LSCLK                                                                   | TBD    | _   | TBD    |
| t14  | First Bit of J on TPIN± While Transmitting Data to COL Assert (half-duplex mode)         |        |     | 170    |
| t15  | First Bit of T Received on TPIN± While Transmitting to COL Deasserted (half-duplex mode) |        | _   | 210    |

#### Table 29. MII Data Timing (25 pF Load)

\* 100 Mbits/s only.



5-5432(F).r2

Figure 12. MII Timing Requirements for LU3X54FTL

#### Table 30. Serial 10 Mbits/s Timing for TPIN, CRS, and RX\_CLK

| Name | Parameter                      |     | Max  | Unit |
|------|--------------------------------|-----|------|------|
| t16  | TPIN Activity to CRS Assertion | 40  | 500  | ns   |
| t17  | TPIN Activity to RX_CLK Valid  | 800 | 2300 | ns   |
| t18  | IDL to CRS Deassertion         | 200 | 550  | ns   |
| t19  | Dead Signal to CRS Deassertion | 400 | 1000 | ns   |



5-5293(F).cr3

Figure 13. Serial 10 Mbits/s Timing for TPIN, CRS, and RX\_CLK

#### Table 31. Serial 10 Mbits/s Timing for TX\_EN, TPOUT, CRS, and RX\_CLK

| Name | Parameter                                               |      | Max  | Unit |
|------|---------------------------------------------------------|------|------|------|
| t20  | TX_EN Asserted to Transmit Pair Activity                |      | 400  | ns   |
| t21  | TX_EN Asserted to CRS Asserted Due to Internal Loopback | 5    | 1900 | ns   |
| t22  | TX_EN Asserted to RX_CLK Valid Due to Internal Loopback | 1000 | 1700 | ns   |
| t23  | TX_EN Deasserted to IDL Transmission                    |      | 300  | ns   |
| t24  | IDL Pulse Width                                         |      | 350  | ns   |



Figure 14. Serial 10 Mbits/s Timing for TX\_EN, TPOUT, CRS, and RX\_CLK

5-5293(F).dr3

### Table 32. Serial 10 Mbits/s Timing for TX\_EN, TPIN, and COL

| Name | Parameter                                                              | Min | Max | Unit |
|------|------------------------------------------------------------------------|-----|-----|------|
| t25  | Time to Assert COL; LU3X54FTL Is Transmitting; Receive Activity Starts | 40  | 400 | ns   |
| t26  | Time to Deassert COL; LU3X54FTL Is Transmitting; Receive Activity      | 300 | 900 | ns   |
|      | Ceases                                                                 |     |     |      |
| t27  | Time to Assert COL; LU3X54FTL Is Receiving; Transmit Activity Starts   | 5   | 400 | ns   |
| t28  | Time to Deassert COL; LU3X54FTL Is Receiving; Transmit Activity Ceases | 5   | 900 | ns   |
| t29  | COL Pulse Width                                                        | 100 | —   | ns   |



5-5293(F).er3



#### Table 33. Serial 10 Mbits/s Timing for RX\_CLK, CRS, RXD, TX\_CLK, TX\_EN, and TXD (25 pF Load)

| Name | Parameter                                                 | Min | Max | Unit |
|------|-----------------------------------------------------------|-----|-----|------|
| t30  | RXD Setup Before RX_CLK Rising Edge                       | 30  | —   | ns   |
| t31  | RXD Held Past RX_CLK Edge                                 | 30  | —   | ns   |
| t32  | RX_CLK Low to CRS Deassertion (at end of received packet) | 40  | —   | ns   |
| t33  | TX_EN Setup Before TX_CLK Rising Edge                     | 30  | —   | ns   |
| t34  | TX_EN Held Past TX_CLK Rising Edge                        | 0   | —   | ns   |
| t35  | TXD Setup Before TX_CLK Rising Edge                       |     | —   | ns   |
| t36  | TXD Held Past TX_CLK Rising Edge                          |     | —   | ns   |



LAST BIT

5-2736(C).b

Figure 16. Serial 10 Mbits/s Timing for RX\_CLK, CRS, RXD, TX\_CLK, TX\_EN, and TXD

### Table 34. Serial 10 Mbits/s Timing for RX\_CLK and TX\_CLK (25 pF Load)

| Name | Parameter               | Min | Мах | Unit |
|------|-------------------------|-----|-----|------|
| t37  | RX_CLK Low Pulse Width  |     | 55  | ns   |
| t38  | RX_CLK High Pulse Width |     | 55  | ns   |
| t39  | TX_CLK Low Pulse Width  | 45  | 55  | ns   |
| t40  | TX_CLK High Pulse Width | 45  | 55  | ns   |



Figure 17. Serial 10 Mbits/s Timing Diagram for RX\_CLK and TX\_CLK

| Table 35. 100 Mbits/s | <b>MII Transmit Timing</b> |
|-----------------------|----------------------------|
|-----------------------|----------------------------|

| Name | Parameter                                                            |   | Мах | Unit |
|------|----------------------------------------------------------------------|---|-----|------|
| t41  | Rising Edge of TX_CLK Following TX_EN Assertion to CRS Assertion     | _ | 40  | ns   |
| t42  | Rising Edge of TX_CLK Following TX_EN Assertion to TPOUT±            |   | 60  | ns   |
| t43  | Rising Edge of TX_CLK Following TX_EN Deassertion to CRS Deassertion |   | 40  | ns   |



5-3745(F).br4

Figure 18. 100 Mbits/s MII Transmit Timing

| Name | Parameter                                                                  |  | Max | Unit |
|------|----------------------------------------------------------------------------|--|-----|------|
| t44  | TPIN± 1st Bit of J Receive Activity to CRS Asserted                        |  | 170 | ns   |
| t45  | t45 TPIN± Receive Activity to Receive Data Valid                           |  | 210 | ns   |
| t46  | t46 TPIN± Receive Activity Cease (1st bit of T) to CRS Deasserted          |  | 210 | ns   |
| t47  | TPIN $\pm$ Receive Activity Cease (1st bit of T) to Receive Data Not Valid |  | 210 | ns   |



Figure 19. 100 Mbits/s MII Receive Timing

### **Outline Diagram**

#### 208-Pin SQFP

Dimensions are in millimeters.



5-2196(F).r13

### Ordering Information

| Device Code        | Comcode   | Package                       | Temperature   |
|--------------------|-----------|-------------------------------|---------------|
| LU3X54FTL-HS208-DB | 108420167 | 208-Pin SQFPH (Heat Spreader) | 0 °C to 70 °C |

For additional information, contact your Microelectronics Group Account Manager or the following: INTERNET: http://www.lucent.com/micro E-MAIL: docmaster@micro.lucent.com Microelectronics Group, Lucent Technologies Inc., 555 Union Boulevard, Room 30L-15P-BA, Allentown, PA 18109-3286 N. AMERICA: 1-800-372-2447, FAX 610-712-4106 (In CANADA: 1-800-553-2448, FAX 610-712-4106) ASIA PACIFIC: Microelectronics Group, Lucent Technologies Singapore Pte. Ltd., 77 Science Park Drive, #03-18 Cintech III, Singapore 118256 Tel. (65) 778 8833, FAX (65) 777 7495 CHINA: Microelectronics Group, Lucent Technologies (China) Co., Ltd., A-F2, 23/F, Zao Fong Universe Building, 1800 Zhong Shan Xi Road, Shanghai 200233 P. R. China Tel. (86) 21 6440 0468, ext. 325, FAX (86) 21 6440 0652 JAPAN: Microelectronics Group, Lucent Technologies Japan Ltd., 7-18, Higashi-Gotanda 2-chome, Shinagawa-ku, Tokyo 141, Japan Tel. (81) 3 5421 1600, FAX (81) 3 5421 1700 Technical Inquiries: GERMANY: (49) 89 95086 0 (Munich), UNITED KINGDOM: (44) 1344 865 900 (Bracknell), FRANCE: (33) 1 48 83 68 00 (Paris), SWEDEN: (46) 8 600 7070 (Stockholm), FINLAND: (358) 9 4354 2800 (Helsinki), EUROPE: ITALY: (39) 2 6608131 (Milan), SPAIN: (34) 1 807 1441 (Madrid)

Lucent Technologies Inc. reserves the right to make changes to the product(s) or information contained herein without notice. No liability is assumed as a result of their use or application. No rights under any patent accompany the sale of any such product(s) or information.

Copyright © 2000 Lucent Technologies Inc. All Rights Reserved Printed in U.S.A.

